選択できるのは25トピックまでです。 トピックは、先頭が英数字で、英数字とダッシュ('-')を使用した35文字以内のものにしてください。

vxge_reg.h 232KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700
  1. /*
  2. * vxge-reg.h: iPXE driver for Neterion Inc's X3100 Series 10GbE
  3. * PCIe I/O Virtualized Server Adapter.
  4. *
  5. * Copyright(c) 2002-2010 Neterion Inc.
  6. *
  7. * This software may be used and distributed according to the terms of
  8. * the GNU General Public License (GPL), incorporated herein by
  9. * reference. Drivers based on or derived from this code fall under
  10. * the GPL and must retain the authorship, copyright and license
  11. * notice.
  12. *
  13. */
  14. FILE_LICENCE(GPL2_ONLY);
  15. #ifndef VXGE_REG_H
  16. #define VXGE_REG_H
  17. #include <stdint.h>
  18. /*
  19. * vxge_mBIT(loc) - set bit at offset
  20. */
  21. #define vxge_mBIT(loc) (0x8000000000000000ULL >> (loc))
  22. /*
  23. * vxge_vBIT(val, loc, sz) - set bits at offset
  24. */
  25. #define vxge_vBIT(val, loc, sz) (((u64)(val)) << (64-(loc)-(sz)))
  26. #define vxge_vBIT32(val, loc, sz) (((u32)(val)) << (32-(loc)-(sz)))
  27. /*
  28. * vxge_bVALn(bits, loc, n) - Get the value of n bits at location
  29. */
  30. #define vxge_bVALn(bits, loc, n) \
  31. ((((u64)bits) >> (64-(loc+n))) & ((0x1ULL << n) - 1))
  32. #define VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(bits) \
  33. vxge_bVALn(bits, 0, 16)
  34. #define VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(bits) \
  35. vxge_bVALn(bits, 48, 8)
  36. #define VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(bits) \
  37. vxge_bVALn(bits, 56, 8)
  38. #define VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(bits) \
  39. vxge_bVALn(bits, 3, 5)
  40. #define VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(bits) \
  41. vxge_bVALn(bits, 5, 3)
  42. #define VXGE_HW_PF_SW_RESET_COMMAND 0xA5
  43. #define VXGE_HW_TITAN_PCICFGMGMT_REG_SPACES 17
  44. #define VXGE_HW_TITAN_SRPCIM_REG_SPACES 17
  45. #define VXGE_HW_TITAN_VPMGMT_REG_SPACES 17
  46. #define VXGE_HW_TITAN_VPATH_REG_SPACES 17
  47. #define VXGE_HW_PRIV_FN_ACTION 8
  48. #define VXGE_HW_PRIV_VP_ACTION 5
  49. #define VXGE_HW_PRIV_FN_MEMO 13
  50. #define VXGE_HW_EN_DIS_UDP_RTH 10
  51. #define VXGE_HW_BW_CONTROL 12
  52. #define VXGE_HW_RTS_ACCESS_FW_MEMO_ACTION_PRIV_NWIF 17
  53. #define VXGE_HW_FW_API_FUNC_MODE 11
  54. #define VXGE_HW_FW_API_GET_FUNC_MODE 29
  55. #define VXGE_HW_FW_API_FUNC_MODE_COMMIT 21
  56. #define VXGE_HW_GET_FUNC_MODE_VAL(val) (val & 0xFF)
  57. #define VXGE_HW_BYTES_PER_U64 8
  58. #define VXGE_HW_FW_UPGRADE_MEMO 13
  59. #define VXGE_HW_FW_UPGRADE_ACTION 16
  60. #define VXGE_HW_FW_UPGRADE_OFFSET_START 2 /* Start upgrade */
  61. #define VXGE_HW_FW_UPGRADE_OFFSET_SEND 3 /* Send upgrade data */
  62. #define VXGE_HW_FW_UPGRADE_OFFSET_COMMIT 4 /* Commit upgrade */
  63. #define VXGE_HW_FW_UPGRADE_OFFSET_READ 5 /* Read upgrade version */
  64. #define VXGE_HW_FW_UPGRADE_BLK_SIZE 16 /* Bytes to write */
  65. #define VXGE_HW_UPGRADE_GET_RET_ERR_CODE(val) (val & 0xff)
  66. #define VXGE_HW_UPGRADE_GET_SEC_ERR_CODE(val) ((val >> 8) & 0xff)
  67. #define VXGE_HW_ASIC_MODE_RESERVED 0
  68. #define VXGE_HW_ASIC_MODE_NO_IOV 1
  69. #define VXGE_HW_ASIC_MODE_SR_IOV 2
  70. #define VXGE_HW_ASIC_MODE_MR_IOV 3
  71. #define VXGE_HW_TXMAC_GEN_CFG1_TMAC_PERMA_STOP_EN vxge_mBIT(3)
  72. #define VXGE_HW_TXMAC_GEN_CFG1_BLOCK_BCAST_TO_WIRE vxge_mBIT(19)
  73. #define VXGE_HW_TXMAC_GEN_CFG1_BLOCK_BCAST_TO_SWITCH vxge_mBIT(23)
  74. #define VXGE_HW_TXMAC_GEN_CFG1_HOST_APPEND_FCS vxge_mBIT(31)
  75. #define VXGE_HW_VPATH_IS_FIRST_GET_VPATH_IS_FIRST(bits) vxge_bVALn(bits, 3, 1)
  76. #define VXGE_HW_TIM_VPATH_ASSIGNMENT_GET_BMAP_ROOT(bits) \
  77. vxge_bVALn(bits, 0, 32)
  78. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN(bits) \
  79. vxge_bVALn(bits, 50, 14)
  80. #define VXGE_HW_XMAC_VSPORT_CHOICES_VP_GET_VSPORT_VECTOR(bits) \
  81. vxge_bVALn(bits, 0, 17)
  82. #define VXGE_HW_XMAC_VPATH_TO_VSPORT_VPMGMT_CLONE_GET_VSPORT_NUMBER(bits) \
  83. vxge_bVALn(bits, 3, 5)
  84. #define VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(bits) \
  85. vxge_bVALn(bits, 17, 15)
  86. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_LEGACY_MODE 0
  87. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY 1
  88. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_MULTI_OP_MODE 2
  89. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_MODE_MESSAGES_ONLY 0
  90. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_MODE_MULTI_OP_MODE 1
  91. #define VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val) \
  92. (val&~VXGE_HW_TOC_KDFC_INITIAL_BIR(7))
  93. #define VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val) \
  94. vxge_bVALn(val, 61, 3)
  95. #define VXGE_HW_TOC_GET_USDC_INITIAL_OFFSET(val) \
  96. (val&~VXGE_HW_TOC_USDC_INITIAL_BIR(7))
  97. #define VXGE_HW_TOC_GET_USDC_INITIAL_BIR(val) \
  98. vxge_bVALn(val, 61, 3)
  99. #define VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(bits) bits
  100. #define VXGE_HW_TOC_KDFC_FIFO_STRIDE_GET_TOC_KDFC_FIFO_STRIDE(bits) bits
  101. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_GET_KDFC_RCTR0(bits) \
  102. vxge_bVALn(bits, 1, 15)
  103. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_GET_KDFC_RCTR1(bits) \
  104. vxge_bVALn(bits, 17, 15)
  105. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_GET_KDFC_RCTR2(bits) \
  106. vxge_bVALn(bits, 33, 15)
  107. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_KDFC_VAPTH_NUM(val) vxge_vBIT(val, 42, 5)
  108. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_KDFC_FIFO_NUM(val) vxge_vBIT(val, 47, 2)
  109. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_KDFC_FIFO_OFFSET(val) \
  110. vxge_vBIT(val, 49, 15)
  111. #define VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER 0
  112. #define VXGE_HW_PRC_CFG4_RING_MODE_THREE_BUFFER 1
  113. #define VXGE_HW_PRC_CFG4_RING_MODE_FIVE_BUFFER 2
  114. #define VXGE_HW_PRC_CFG7_SCATTER_MODE_A 0
  115. #define VXGE_HW_PRC_CFG7_SCATTER_MODE_B 2
  116. #define VXGE_HW_PRC_CFG7_SCATTER_MODE_C 1
  117. #define VXGE_HW_RTS_MGR_STEER_CTRL_WE_READ 0
  118. #define VXGE_HW_RTS_MGR_STEER_CTRL_WE_WRITE 1
  119. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_DA 0
  120. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_VID 1
  121. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_ETYPE 2
  122. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_PN 3
  123. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_RANGE_PN 4
  124. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG 5
  125. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT 6
  126. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_RTH_JHASH_CFG 7
  127. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK 8
  128. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY 9
  129. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_QOS 10
  130. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_DS 11
  131. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT 12
  132. #define VXGE_HW_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL_FW_VERSION 13
  133. #define VXGE_HW_RTS_MGR_STEER_DATA0_GET_DA_MAC_ADDR(bits) \
  134. vxge_bVALn(bits, 0, 48)
  135. #define VXGE_HW_RTS_MGR_STEER_DATA0_DA_MAC_ADDR(val) vxge_vBIT(val, 0, 48)
  136. #define VXGE_HW_RTS_MGR_STEER_DATA1_GET_DA_MAC_ADDR_MASK(bits) \
  137. vxge_bVALn(bits, 0, 48)
  138. #define VXGE_HW_RTS_MGR_STEER_DATA1_DA_MAC_ADDR_MASK(val) vxge_vBIT(val, 0, 48)
  139. #define VXGE_HW_RTS_MGR_STEER_DATA1_DA_MAC_ADDR_ADD_PRIVILEGED_MODE \
  140. vxge_mBIT(54)
  141. #define VXGE_HW_RTS_MGR_STEER_DATA1_GET_DA_MAC_ADDR_ADD_VPATH(bits) \
  142. vxge_bVALn(bits, 55, 5)
  143. #define VXGE_HW_RTS_MGR_STEER_DATA1_DA_MAC_ADDR_ADD_VPATH(val) \
  144. vxge_vBIT(val, 55, 5)
  145. #define VXGE_HW_RTS_MGR_STEER_DATA1_GET_DA_MAC_ADDR_ADD_MODE(bits) \
  146. vxge_bVALn(bits, 62, 2)
  147. #define VXGE_HW_RTS_MGR_STEER_DATA1_DA_MAC_ADDR_MODE(val) vxge_vBIT(val, 62, 2)
  148. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_ADD_ENTRY 0
  149. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_DELETE_ENTRY 1
  150. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY 2
  151. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_NEXT_ENTRY 3
  152. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY 0
  153. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY 1
  154. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY 3
  155. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL 4
  156. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_ALL_CLEAR 172
  157. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA 0
  158. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_VID 1
  159. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_ETYPE 2
  160. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_PN 3
  161. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG 5
  162. #define VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT 6
  163. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_JHASH_CFG 7
  164. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK 8
  165. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY 9
  166. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_QOS 10
  167. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DS 11
  168. #define VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT 12
  169. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO 13
  170. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(bits) \
  171. vxge_bVALn(bits, 0, 48)
  172. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_DA_MAC_ADDR(val) vxge_vBIT(val, 0, 48)
  173. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_SEND_TO_NW vxge_mBIT(51)
  174. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_VLAN_ID(bits) vxge_bVALn(bits, 0, 12)
  175. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_VLAN_ID(val) vxge_vBIT(val, 0, 12)
  176. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_ETYPE(bits) vxge_bVALn(bits, 0, 11)
  177. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_ETYPE(val) vxge_vBIT(val, 0, 16)
  178. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_PN_SRC_DEST_SEL(bits) \
  179. vxge_bVALn(bits, 3, 1)
  180. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_PN_SRC_DEST_SEL vxge_mBIT(3)
  181. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_PN_TCP_UDP_SEL(bits) \
  182. vxge_bVALn(bits, 7, 1)
  183. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_PN_TCP_UDP_SEL vxge_mBIT(7)
  184. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_PN_PORT_NUM(bits) \
  185. vxge_bVALn(bits, 8, 16)
  186. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_PN_PORT_NUM(val) vxge_vBIT(val, 8, 16)
  187. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_RTH_EN(bits) \
  188. vxge_bVALn(bits, 3, 1)
  189. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN vxge_mBIT(3)
  190. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_BUCKET_SIZE(bits) \
  191. vxge_bVALn(bits, 4, 4)
  192. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(val) \
  193. vxge_vBIT(val, 4, 4)
  194. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ALG_SEL(bits) \
  195. vxge_bVALn(bits, 10, 2)
  196. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(val) \
  197. vxge_vBIT(val, 10, 2)
  198. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL_JENKINS 0
  199. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL_MS_RSS 1
  200. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL_CRC32C 2
  201. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_RTH_TCP_IPV4_EN(bits) \
  202. vxge_bVALn(bits, 15, 1)
  203. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN vxge_mBIT(15)
  204. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_RTH_IPV4_EN(bits) \
  205. vxge_bVALn(bits, 19, 1)
  206. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN vxge_mBIT(19)
  207. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_RTH_TCP_IPV6_EN(bits) \
  208. vxge_bVALn(bits, 23, 1)
  209. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN vxge_mBIT(23)
  210. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_RTH_IPV6_EN(bits) \
  211. vxge_bVALn(bits, 27, 1)
  212. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN vxge_mBIT(27)
  213. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_RTH_TCP_IPV6_EX_EN(bits) \
  214. vxge_bVALn(bits, 31, 1)
  215. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN vxge_mBIT(31)
  216. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_RTH_IPV6_EX_EN(bits) \
  217. vxge_bVALn(bits, 35, 1)
  218. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN vxge_mBIT(35)
  219. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(bits) \
  220. vxge_bVALn(bits, 39, 1)
  221. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE vxge_mBIT(39)
  222. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_REPL_ENTRY_EN(bits) \
  223. vxge_bVALn(bits, 43, 1)
  224. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_REPL_ENTRY_EN vxge_mBIT(43)
  225. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_SOLO_IT_ENTRY_EN(bits) \
  226. vxge_bVALn(bits, 3, 1)
  227. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN vxge_mBIT(3)
  228. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_SOLO_IT_BUCKET_DATA(bits) \
  229. vxge_bVALn(bits, 9, 7)
  230. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(val) \
  231. vxge_vBIT(val, 9, 7)
  232. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_ITEM0_BUCKET_NUM(bits) \
  233. vxge_bVALn(bits, 0, 8)
  234. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(val) \
  235. vxge_vBIT(val, 0, 8)
  236. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_ITEM0_ENTRY_EN(bits) \
  237. vxge_bVALn(bits, 8, 1)
  238. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN vxge_mBIT(8)
  239. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_ITEM0_BUCKET_DATA(bits) \
  240. vxge_bVALn(bits, 9, 7)
  241. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(val) \
  242. vxge_vBIT(val, 9, 7)
  243. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_ITEM1_BUCKET_NUM(bits) \
  244. vxge_bVALn(bits, 16, 8)
  245. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(val) \
  246. vxge_vBIT(val, 16, 8)
  247. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_ITEM1_ENTRY_EN(bits) \
  248. vxge_bVALn(bits, 24, 1)
  249. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN vxge_mBIT(24)
  250. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_ITEM1_BUCKET_DATA(bits) \
  251. vxge_bVALn(bits, 25, 7)
  252. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(val) \
  253. vxge_vBIT(val, 25, 7)
  254. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM0_BUCKET_NUM(bits) \
  255. vxge_bVALn(bits, 0, 8)
  256. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(val) \
  257. vxge_vBIT(val, 0, 8)
  258. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM0_ENTRY_EN(bits) \
  259. vxge_bVALn(bits, 8, 1)
  260. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN vxge_mBIT(8)
  261. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM0_BUCKET_DATA(bits) \
  262. vxge_bVALn(bits, 9, 7)
  263. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(val) \
  264. vxge_vBIT(val, 9, 7)
  265. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM1_BUCKET_NUM(bits) \
  266. vxge_bVALn(bits, 16, 8)
  267. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(val) \
  268. vxge_vBIT(val, 16, 8)
  269. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM1_ENTRY_EN(bits) \
  270. vxge_bVALn(bits, 24, 1)
  271. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN vxge_mBIT(24)
  272. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM1_BUCKET_DATA(bits) \
  273. vxge_bVALn(bits, 25, 7)
  274. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(val) \
  275. vxge_vBIT(val, 25, 7)
  276. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_JHASH_CFG_GOLDEN_RATIO(bits) \
  277. vxge_bVALn(bits, 0, 32)
  278. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_JHASH_CFG_GOLDEN_RATIO(val) \
  279. vxge_vBIT(val, 0, 32)
  280. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_JHASH_CFG_INIT_VALUE(bits) \
  281. vxge_bVALn(bits, 32, 32)
  282. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_JHASH_CFG_INIT_VALUE(val) \
  283. vxge_vBIT(val, 32, 32)
  284. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_MASK_IPV6_SA_MASK(bits) \
  285. vxge_bVALn(bits, 0, 16)
  286. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_MASK_IPV6_SA_MASK(val) \
  287. vxge_vBIT(val, 0, 16)
  288. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_MASK_IPV6_DA_MASK(bits) \
  289. vxge_bVALn(bits, 16, 16)
  290. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_MASK_IPV6_DA_MASK(val) \
  291. vxge_vBIT(val, 16, 16)
  292. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_MASK_IPV4_SA_MASK(bits) \
  293. vxge_bVALn(bits, 32, 4)
  294. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_MASK_IPV4_SA_MASK(val) \
  295. vxge_vBIT(val, 32, 4)
  296. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_MASK_IPV4_DA_MASK(bits) \
  297. vxge_bVALn(bits, 36, 4)
  298. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_MASK_IPV4_DA_MASK(val) \
  299. vxge_vBIT(val, 36, 4)
  300. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_MASK_L4SP_MASK(bits) \
  301. vxge_bVALn(bits, 40, 2)
  302. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_MASK_L4SP_MASK(val) \
  303. vxge_vBIT(val, 40, 2)
  304. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_MASK_L4DP_MASK(bits) \
  305. vxge_bVALn(bits, 42, 2)
  306. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_MASK_L4DP_MASK(val) \
  307. vxge_vBIT(val, 42, 2)
  308. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_KEY_KEY(bits) \
  309. vxge_bVALn(bits, 0, 64)
  310. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_KEY_KEY vxge_vBIT(val, 0, 64)
  311. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_QOS_ENTRY_EN(bits) \
  312. vxge_bVALn(bits, 3, 1)
  313. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_QOS_ENTRY_EN vxge_mBIT(3)
  314. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DS_ENTRY_EN(bits) \
  315. vxge_bVALn(bits, 3, 1)
  316. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_DS_ENTRY_EN vxge_mBIT(3)
  317. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(bits) \
  318. vxge_bVALn(bits, 0, 48)
  319. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_DA_MAC_ADDR_MASK(val) \
  320. vxge_vBIT(val, 0, 48)
  321. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_DA_MAC_ADDR_MODE(val) \
  322. vxge_vBIT(val, 62, 2)
  323. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM4_BUCKET_NUM(bits) \
  324. vxge_bVALn(bits, 0, 8)
  325. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM4_BUCKET_NUM(val) \
  326. vxge_vBIT(val, 0, 8)
  327. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM4_ENTRY_EN(bits) \
  328. vxge_bVALn(bits, 8, 1)
  329. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM4_ENTRY_EN vxge_mBIT(8)
  330. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM4_BUCKET_DATA(bits) \
  331. vxge_bVALn(bits, 9, 7)
  332. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM4_BUCKET_DATA(val) \
  333. vxge_vBIT(val, 9, 7)
  334. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM5_BUCKET_NUM(bits) \
  335. vxge_bVALn(bits, 16, 8)
  336. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM5_BUCKET_NUM(val) \
  337. vxge_vBIT(val, 16, 8)
  338. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM5_ENTRY_EN(bits) \
  339. vxge_bVALn(bits, 24, 1)
  340. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM5_ENTRY_EN vxge_mBIT(24)
  341. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM5_BUCKET_DATA(bits) \
  342. vxge_bVALn(bits, 25, 7)
  343. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM5_BUCKET_DATA(val) \
  344. vxge_vBIT(val, 25, 7)
  345. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM6_BUCKET_NUM(bits) \
  346. vxge_bVALn(bits, 32, 8)
  347. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM6_BUCKET_NUM(val) \
  348. vxge_vBIT(val, 32, 8)
  349. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM6_ENTRY_EN(bits) \
  350. vxge_bVALn(bits, 40, 1)
  351. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM6_ENTRY_EN vxge_mBIT(40)
  352. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM6_BUCKET_DATA(bits) \
  353. vxge_bVALn(bits, 41, 7)
  354. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM6_BUCKET_DATA(val) \
  355. vxge_vBIT(val, 41, 7)
  356. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM7_BUCKET_NUM(bits) \
  357. vxge_bVALn(bits, 48, 8)
  358. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM7_BUCKET_NUM(val) \
  359. vxge_vBIT(val, 48, 8)
  360. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM7_ENTRY_EN(bits) \
  361. vxge_bVALn(bits, 56, 1)
  362. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM7_ENTRY_EN vxge_mBIT(56)
  363. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RTH_ITEM7_BUCKET_DATA(bits) \
  364. vxge_bVALn(bits, 57, 7)
  365. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM7_BUCKET_DATA(val) \
  366. vxge_vBIT(val, 57, 7)
  367. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER 0
  368. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER 1
  369. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_VERSION 2
  370. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE 3
  371. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0 4
  372. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_1 5
  373. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_2 6
  374. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3 7
  375. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORTS 8
  376. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT0_PMD_TYPE 10
  377. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT0_PMD_VENDOR 11
  378. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT0_PMD_PARTNO 13
  379. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT0_PMD_SERNO 14
  380. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT1_PMD_TYPE 20
  381. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT1_PMD_VENDOR 21
  382. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT1_PMD_PARTNO 23
  383. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PORT1_PMD_SERNO 24
  384. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_LED_CONTROL_ON 1
  385. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_LED_CONTROL_OFF 0
  386. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(bits) \
  387. vxge_bVALn(bits, 0, 8)
  388. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_FW_VER_DAY(val) vxge_vBIT(val, 0, 8)
  389. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(bits) \
  390. vxge_bVALn(bits, 8, 8)
  391. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_FW_VER_MONTH(val) vxge_vBIT(val, 8, 8)
  392. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(bits) \
  393. vxge_bVALn(bits, 16, 16)
  394. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_FW_VER_YEAR(val) \
  395. vxge_vBIT(val, 16, 16)
  396. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(bits) \
  397. vxge_bVALn(bits, 32, 8)
  398. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_FW_VER_MAJOR vxge_vBIT(val, 32, 8)
  399. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(bits) \
  400. vxge_bVALn(bits, 40, 8)
  401. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_FW_VER_MINOR vxge_vBIT(val, 40, 8)
  402. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(bits) \
  403. vxge_bVALn(bits, 48, 16)
  404. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_GET_ACTION(bits) \
  405. vxge_bVALn(bits, 0, 8)
  406. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_FW_VER_BUILD vxge_vBIT(val, 48, 16)
  407. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(bits) \
  408. vxge_bVALn(bits, 0, 8)
  409. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_FLASH_VER_DAY(val) vxge_vBIT(val, 0, 8)
  410. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(bits) \
  411. vxge_bVALn(bits, 8, 8)
  412. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_FLASH_VER_MONTH(val) vxge_vBIT(val, 8, 8)
  413. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(bits) \
  414. vxge_bVALn(bits, 16, 16)
  415. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_FLASH_VER_YEAR(val) \
  416. vxge_vBIT(val, 16, 16)
  417. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(bits) \
  418. vxge_bVALn(bits, 32, 8)
  419. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_FLASH_VER_MAJOR vxge_vBIT(val, 32, 8)
  420. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(bits) \
  421. vxge_bVALn(bits, 40, 8)
  422. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_FLASH_VER_MINOR vxge_vBIT(val, 40, 8)
  423. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(bits) \
  424. vxge_bVALn(bits, 48, 16)
  425. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_FLASH_VER_BUILD vxge_vBIT(val, 48, 16)
  426. /* Netork port control API related */
  427. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_SET_NWIF_CMD(val) \
  428. vxge_vBIT(val, 0, 8)
  429. /* Bandwidth & priority related MACROS */
  430. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_API_VER(bits) \
  431. vxge_bVALn(bits, 0, 8)
  432. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_TX_PRIORITY(bits) \
  433. vxge_bVALn(bits, 21, 3)
  434. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_TX_MIN_BW(bits) \
  435. vxge_bVALn(bits, 24, 8)
  436. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_TX_MAX_BW(bits) \
  437. vxge_bVALn(bits, 32, 8)
  438. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RX_PRIORITY(bits) \
  439. vxge_bVALn(bits, 45, 3)
  440. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RX_MIN_BW(bits) \
  441. vxge_bVALn(bits, 48, 8)
  442. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_RX_MAX_BW(bits) \
  443. vxge_bVALn(bits, 56, 8)
  444. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_SET_VPATH_OR_FUNC(val) \
  445. vxge_vBIT(val, 0, 8)
  446. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_SET_TX_PRIORITY(val) \
  447. vxge_vBIT(val, 21, 3)
  448. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_SET_TX_MIN_BW(val) \
  449. vxge_vBIT(val, 24, 8)
  450. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_SET_TX_MAX_BW(val) \
  451. vxge_vBIT(val, 32, 8)
  452. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_SET_RX_PRIORITY(val) \
  453. vxge_vBIT(val, 45, 3)
  454. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_SET_RX_MIN_BW(val) \
  455. vxge_vBIT(val, 48, 8)
  456. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_SET_RX_MAX_BW(val) \
  457. vxge_vBIT(val, 56, 8)
  458. #define VXGE_HW_SRPCIM_TO_VPATH_ALARM_REG_GET_PPIF_SRPCIM_TO_VPATH_ALARM(bits)\
  459. vxge_bVALn(bits, 0, 18)
  460. #define VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(bits) \
  461. vxge_bVALn(bits, 48, 16)
  462. #define VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(bits) \
  463. vxge_bVALn(bits, 32, 32)
  464. #define VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(bits) vxge_bVALn(bits, 48, 16)
  465. #define VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(bits) \
  466. vxge_bVALn(bits, 0, 32)
  467. #define VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(bits) \
  468. vxge_bVALn(bits, 0, 32)
  469. #define VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(bits) \
  470. vxge_bVALn(bits, 0, 32)
  471. #define VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(bits) (bits)
  472. #define VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(bits) (bits)
  473. #define VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(bits) \
  474. vxge_bVALn(bits, 32, 32)
  475. #define VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(bits) \
  476. vxge_bVALn(bits, 32, 32)
  477. #define VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(bits) \
  478. vxge_bVALn(bits, 0, 32)
  479. #define VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(bits) \
  480. vxge_bVALn(bits, 32, 32)
  481. #define VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(bits) \
  482. vxge_bVALn(bits, 0, 32)
  483. #define VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(bits) \
  484. vxge_bVALn(bits, 32, 32)
  485. #define VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(bits) \
  486. vxge_bVALn(bits, 0, 32)
  487. #define VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(bits) \
  488. vxge_bVALn(bits, 32, 32)
  489. #define VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(bits\
  490. ) vxge_bVALn(bits, 48, 16)
  491. #define VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(bits) vxge_bVALn(bits, 0, 16)
  492. #define VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(bits) \
  493. vxge_bVALn(bits, 16, 16)
  494. #define VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(bits) \
  495. vxge_bVALn(bits, 32, 16)
  496. #define VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(bits) vxge_bVALn(bits, 0, 16)
  497. #define VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(bits) \
  498. vxge_bVALn(bits, 16, 16)
  499. #define VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(bits) \
  500. vxge_bVALn(bits, 32, 16)
  501. #define VXGE_HW_MRPCIM_DEBUG_STATS0_GET_INI_WR_DROP(bits) \
  502. vxge_bVALn(bits, 0, 32)
  503. #define VXGE_HW_MRPCIM_DEBUG_STATS0_GET_INI_RD_DROP(bits) \
  504. vxge_bVALn(bits, 32, 32)
  505. #define VXGE_HW_MRPCIM_DEBUG_STATS1_GET_VPLANE_WRCRDTARB_PH_CRDT_DEPLETED(bits\
  506. ) vxge_bVALn(bits, 32, 32)
  507. #define VXGE_HW_MRPCIM_DEBUG_STATS2_GET_VPLANE_WRCRDTARB_PD_CRDT_DEPLETED(bits\
  508. ) vxge_bVALn(bits, 32, 32)
  509. #define \
  510. VXGE_HW_MRPCIM_DEBUG_STATS3_GET_VPLANE_RDCRDTARB_NPH_CRDT_DEPLETED(bits) \
  511. vxge_bVALn(bits, 32, 32)
  512. #define VXGE_HW_MRPCIM_DEBUG_STATS4_GET_INI_WR_VPIN_DROP(bits) \
  513. vxge_bVALn(bits, 0, 32)
  514. #define VXGE_HW_MRPCIM_DEBUG_STATS4_GET_INI_RD_VPIN_DROP(bits) \
  515. vxge_bVALn(bits, 32, 32)
  516. #define VXGE_HW_GENSTATS_COUNT01_GET_GENSTATS_COUNT1(bits) \
  517. vxge_bVALn(bits, 0, 32)
  518. #define VXGE_HW_GENSTATS_COUNT01_GET_GENSTATS_COUNT0(bits) \
  519. vxge_bVALn(bits, 32, 32)
  520. #define VXGE_HW_GENSTATS_COUNT23_GET_GENSTATS_COUNT3(bits) \
  521. vxge_bVALn(bits, 0, 32)
  522. #define VXGE_HW_GENSTATS_COUNT23_GET_GENSTATS_COUNT2(bits) \
  523. vxge_bVALn(bits, 32, 32)
  524. #define VXGE_HW_GENSTATS_COUNT4_GET_GENSTATS_COUNT4(bits) \
  525. vxge_bVALn(bits, 32, 32)
  526. #define VXGE_HW_GENSTATS_COUNT5_GET_GENSTATS_COUNT5(bits) \
  527. vxge_bVALn(bits, 32, 32)
  528. #define VXGE_HW_DEBUG_STATS0_GET_RSTDROP_MSG(bits) vxge_bVALn(bits, 0, 32)
  529. #define VXGE_HW_DEBUG_STATS0_GET_RSTDROP_CPL(bits) vxge_bVALn(bits, 32, 32)
  530. #define VXGE_HW_DEBUG_STATS1_GET_RSTDROP_CLIENT0(bits) vxge_bVALn(bits, 0, 32)
  531. #define VXGE_HW_DEBUG_STATS1_GET_RSTDROP_CLIENT1(bits) vxge_bVALn(bits, 32, 32)
  532. #define VXGE_HW_DEBUG_STATS2_GET_RSTDROP_CLIENT2(bits) vxge_bVALn(bits, 0, 32)
  533. #define VXGE_HW_DEBUG_STATS3_GET_VPLANE_DEPL_PH(bits) vxge_bVALn(bits, 0, 16)
  534. #define VXGE_HW_DEBUG_STATS3_GET_VPLANE_DEPL_NPH(bits) vxge_bVALn(bits, 16, 16)
  535. #define VXGE_HW_DEBUG_STATS3_GET_VPLANE_DEPL_CPLH(bits) vxge_bVALn(bits, 32, 16)
  536. #define VXGE_HW_DEBUG_STATS4_GET_VPLANE_DEPL_PD(bits) vxge_bVALn(bits, 0, 16)
  537. #define VXGE_HW_DEBUG_STATS4_GET_VPLANE_DEPL_NPD(bits) vxge_bVALn(bits, 16, 16)
  538. #define VXGE_HW_DEBUG_STATS4_GET_VPLANE_DEPL_CPLD(bits) vxge_bVALn(bits, 32, 16)
  539. #define VXGE_HW_DBG_STATS_TPA_TX_PATH_GET_TX_PERMITTED_FRMS(bits) \
  540. vxge_bVALn(bits, 32, 32)
  541. #define VXGE_HW_DBG_STAT_TX_ANY_FRMS_GET_PORT0_TX_ANY_FRMS(bits) \
  542. vxge_bVALn(bits, 0, 8)
  543. #define VXGE_HW_DBG_STAT_TX_ANY_FRMS_GET_PORT1_TX_ANY_FRMS(bits) \
  544. vxge_bVALn(bits, 8, 8)
  545. #define VXGE_HW_DBG_STAT_TX_ANY_FRMS_GET_PORT2_TX_ANY_FRMS(bits) \
  546. vxge_bVALn(bits, 16, 8)
  547. #define VXGE_HW_DBG_STAT_RX_ANY_FRMS_GET_PORT0_RX_ANY_FRMS(bits) \
  548. vxge_bVALn(bits, 0, 8)
  549. #define VXGE_HW_DBG_STAT_RX_ANY_FRMS_GET_PORT1_RX_ANY_FRMS(bits) \
  550. vxge_bVALn(bits, 8, 8)
  551. #define VXGE_HW_DBG_STAT_RX_ANY_FRMS_GET_PORT2_RX_ANY_FRMS(bits) \
  552. vxge_bVALn(bits, 16, 8)
  553. #define VXGE_HW_CONFIG_PRIV_H
  554. #define VXGE_HW_SWAPPER_INITIAL_VALUE 0x0123456789abcdefULL
  555. #define VXGE_HW_SWAPPER_BYTE_SWAPPED 0xefcdab8967452301ULL
  556. #define VXGE_HW_SWAPPER_BIT_FLIPPED 0x80c4a2e691d5b3f7ULL
  557. #define VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED 0xf7b3d591e6a2c480ULL
  558. #define VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE 0xFFFFFFFFFFFFFFFFULL
  559. #define VXGE_HW_SWAPPER_READ_BYTE_SWAP_DISABLE 0x0000000000000000ULL
  560. #define VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE 0xFFFFFFFFFFFFFFFFULL
  561. #define VXGE_HW_SWAPPER_READ_BIT_FLAP_DISABLE 0x0000000000000000ULL
  562. #define VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE 0xFFFFFFFFFFFFFFFFULL
  563. #define VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_DISABLE 0x0000000000000000ULL
  564. #define VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE 0xFFFFFFFFFFFFFFFFULL
  565. #define VXGE_HW_SWAPPER_WRITE_BIT_FLAP_DISABLE 0x0000000000000000ULL
  566. /*
  567. * The registers are memory mapped and are native big-endian byte order. The
  568. * little-endian hosts are handled by enabling hardware byte-swapping for
  569. * register and dma operations.
  570. */
  571. struct vxge_hw_legacy_reg {
  572. u8 unused00010[0x00010];
  573. /*0x00010*/ u64 toc_swapper_fb;
  574. #define VXGE_HW_TOC_SWAPPER_FB_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  575. /*0x00018*/ u64 pifm_rd_swap_en;
  576. #define VXGE_HW_PIFM_RD_SWAP_EN_PIFM_RD_SWAP_EN(val) vxge_vBIT(val, 0, 64)
  577. /*0x00020*/ u64 pifm_rd_flip_en;
  578. #define VXGE_HW_PIFM_RD_FLIP_EN_PIFM_RD_FLIP_EN(val) vxge_vBIT(val, 0, 64)
  579. /*0x00028*/ u64 pifm_wr_swap_en;
  580. #define VXGE_HW_PIFM_WR_SWAP_EN_PIFM_WR_SWAP_EN(val) vxge_vBIT(val, 0, 64)
  581. /*0x00030*/ u64 pifm_wr_flip_en;
  582. #define VXGE_HW_PIFM_WR_FLIP_EN_PIFM_WR_FLIP_EN(val) vxge_vBIT(val, 0, 64)
  583. /*0x00038*/ u64 toc_first_pointer;
  584. #define VXGE_HW_TOC_FIRST_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  585. /*0x00040*/ u64 host_access_en;
  586. #define VXGE_HW_HOST_ACCESS_EN_HOST_ACCESS_EN(val) vxge_vBIT(val, 0, 64)
  587. } __attribute((packed));
  588. struct vxge_hw_toc_reg {
  589. u8 unused00050[0x00050];
  590. /*0x00050*/ u64 toc_common_pointer;
  591. #define VXGE_HW_TOC_COMMON_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  592. /*0x00058*/ u64 toc_memrepair_pointer;
  593. #define VXGE_HW_TOC_MEMREPAIR_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  594. /*0x00060*/ u64 toc_pcicfgmgmt_pointer[17];
  595. #define VXGE_HW_TOC_PCICFGMGMT_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  596. u8 unused001e0[0x001e0-0x000e8];
  597. /*0x001e0*/ u64 toc_mrpcim_pointer;
  598. #define VXGE_HW_TOC_MRPCIM_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  599. /*0x001e8*/ u64 toc_srpcim_pointer[17];
  600. #define VXGE_HW_TOC_SRPCIM_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  601. u8 unused00278[0x00278-0x00270];
  602. /*0x00278*/ u64 toc_vpmgmt_pointer[17];
  603. #define VXGE_HW_TOC_VPMGMT_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  604. u8 unused00390[0x00390-0x00300];
  605. /*0x00390*/ u64 toc_vpath_pointer[17];
  606. #define VXGE_HW_TOC_VPATH_POINTER_INITIAL_VAL(val) vxge_vBIT(val, 0, 64)
  607. u8 unused004a0[0x004a0-0x00418];
  608. /*0x004a0*/ u64 toc_kdfc;
  609. #define VXGE_HW_TOC_KDFC_INITIAL_OFFSET(val) vxge_vBIT(val, 0, 61)
  610. #define VXGE_HW_TOC_KDFC_INITIAL_BIR(val) vxge_vBIT(val, 61, 3)
  611. /*0x004a8*/ u64 toc_usdc;
  612. #define VXGE_HW_TOC_USDC_INITIAL_OFFSET(val) vxge_vBIT(val, 0, 61)
  613. #define VXGE_HW_TOC_USDC_INITIAL_BIR(val) vxge_vBIT(val, 61, 3)
  614. /*0x004b0*/ u64 toc_kdfc_vpath_stride;
  615. #define VXGE_HW_TOC_KDFC_VPATH_STRIDE_INITIAL_TOC_KDFC_VPATH_STRIDE(val) \
  616. vxge_vBIT(val, 0, 64)
  617. /*0x004b8*/ u64 toc_kdfc_fifo_stride;
  618. #define VXGE_HW_TOC_KDFC_FIFO_STRIDE_INITIAL_TOC_KDFC_FIFO_STRIDE(val) \
  619. vxge_vBIT(val, 0, 64)
  620. } __attribute((packed));
  621. struct vxge_hw_common_reg {
  622. u8 unused00a00[0x00a00];
  623. /*0x00a00*/ u64 prc_status1;
  624. #define VXGE_HW_PRC_STATUS1_PRC_VP_QUIESCENT(n) vxge_mBIT(n)
  625. /*0x00a08*/ u64 rxdcm_reset_in_progress;
  626. #define VXGE_HW_RXDCM_RESET_IN_PROGRESS_PRC_VP(n) vxge_mBIT(n)
  627. /*0x00a10*/ u64 replicq_flush_in_progress;
  628. #define VXGE_HW_REPLICQ_FLUSH_IN_PROGRESS_NOA_VP(n) vxge_mBIT(n)
  629. /*0x00a18*/ u64 rxpe_cmds_reset_in_progress;
  630. #define VXGE_HW_RXPE_CMDS_RESET_IN_PROGRESS_NOA_VP(n) vxge_mBIT(n)
  631. /*0x00a20*/ u64 mxp_cmds_reset_in_progress;
  632. #define VXGE_HW_MXP_CMDS_RESET_IN_PROGRESS_NOA_VP(n) vxge_mBIT(n)
  633. /*0x00a28*/ u64 noffload_reset_in_progress;
  634. #define VXGE_HW_NOFFLOAD_RESET_IN_PROGRESS_PRC_VP(n) vxge_mBIT(n)
  635. /*0x00a30*/ u64 rd_req_in_progress;
  636. #define VXGE_HW_RD_REQ_IN_PROGRESS_VP(n) vxge_mBIT(n)
  637. /*0x00a38*/ u64 rd_req_outstanding;
  638. #define VXGE_HW_RD_REQ_OUTSTANDING_VP(n) vxge_mBIT(n)
  639. /*0x00a40*/ u64 kdfc_reset_in_progress;
  640. #define VXGE_HW_KDFC_RESET_IN_PROGRESS_NOA_VP(n) vxge_mBIT(n)
  641. u8 unused00b00[0x00b00-0x00a48];
  642. /*0x00b00*/ u64 one_cfg_vp;
  643. #define VXGE_HW_ONE_CFG_VP_RDY(n) vxge_mBIT(n)
  644. /*0x00b08*/ u64 one_common;
  645. #define VXGE_HW_ONE_COMMON_PET_VPATH_RESET_IN_PROGRESS(n) vxge_mBIT(n)
  646. u8 unused00b80[0x00b80-0x00b10];
  647. /*0x00b80*/ u64 tim_int_en;
  648. #define VXGE_HW_TIM_INT_EN_TIM_VP(n) vxge_mBIT(n)
  649. /*0x00b88*/ u64 tim_set_int_en;
  650. #define VXGE_HW_TIM_SET_INT_EN_VP(n) vxge_mBIT(n)
  651. /*0x00b90*/ u64 tim_clr_int_en;
  652. #define VXGE_HW_TIM_CLR_INT_EN_VP(n) vxge_mBIT(n)
  653. /*0x00b98*/ u64 tim_mask_int_during_reset;
  654. #define VXGE_HW_TIM_MASK_INT_DURING_RESET_VPATH(n) vxge_mBIT(n)
  655. /*0x00ba0*/ u64 tim_reset_in_progress;
  656. #define VXGE_HW_TIM_RESET_IN_PROGRESS_TIM_VPATH(n) vxge_mBIT(n)
  657. /*0x00ba8*/ u64 tim_outstanding_bmap;
  658. #define VXGE_HW_TIM_OUTSTANDING_BMAP_TIM_VPATH(n) vxge_mBIT(n)
  659. u8 unused00c00[0x00c00-0x00bb0];
  660. /*0x00c00*/ u64 msg_reset_in_progress;
  661. #define VXGE_HW_MSG_RESET_IN_PROGRESS_MSG_COMPOSITE(val) vxge_vBIT(val, 0, 17)
  662. /*0x00c08*/ u64 msg_mxp_mr_ready;
  663. #define VXGE_HW_MSG_MXP_MR_READY_MP_BOOTED(n) vxge_mBIT(n)
  664. /*0x00c10*/ u64 msg_uxp_mr_ready;
  665. #define VXGE_HW_MSG_UXP_MR_READY_UP_BOOTED(n) vxge_mBIT(n)
  666. /*0x00c18*/ u64 msg_dmq_noni_rtl_prefetch;
  667. #define VXGE_HW_MSG_DMQ_NONI_RTL_PREFETCH_BYPASS_ENABLE(n) vxge_mBIT(n)
  668. /*0x00c20*/ u64 msg_umq_rtl_bwr;
  669. #define VXGE_HW_MSG_UMQ_RTL_BWR_PREFETCH_DISABLE(n) vxge_mBIT(n)
  670. u8 unused00d00[0x00d00-0x00c28];
  671. /*0x00d00*/ u64 cmn_rsthdlr_cfg0;
  672. #define VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(val) vxge_vBIT(val, 0, 17)
  673. /*0x00d08*/ u64 cmn_rsthdlr_cfg1;
  674. #define VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(val) vxge_vBIT(val, 0, 17)
  675. /*0x00d10*/ u64 cmn_rsthdlr_cfg2;
  676. #define VXGE_HW_CMN_RSTHDLR_CFG2_SW_RESET_FIFO0(val) vxge_vBIT(val, 0, 17)
  677. /*0x00d18*/ u64 cmn_rsthdlr_cfg3;
  678. #define VXGE_HW_CMN_RSTHDLR_CFG3_SW_RESET_FIFO1(val) vxge_vBIT(val, 0, 17)
  679. /*0x00d20*/ u64 cmn_rsthdlr_cfg4;
  680. #define VXGE_HW_CMN_RSTHDLR_CFG4_SW_RESET_FIFO2(val) vxge_vBIT(val, 0, 17)
  681. u8 unused00d40[0x00d40-0x00d28];
  682. /*0x00d40*/ u64 cmn_rsthdlr_cfg8;
  683. #define VXGE_HW_CMN_RSTHDLR_CFG8_INCR_VPATH_INST_NUM(val) vxge_vBIT(val, 0, 17)
  684. /*0x00d48*/ u64 stats_cfg0;
  685. #define VXGE_HW_STATS_CFG0_STATS_ENABLE(val) vxge_vBIT(val, 0, 17)
  686. u8 unused00da8[0x00da8-0x00d50];
  687. /*0x00da8*/ u64 clear_msix_mask_vect[4];
  688. #define VXGE_HW_CLEAR_MSIX_MASK_VECT_CLEAR_MSIX_MASK_VECT(val) \
  689. vxge_vBIT(val, 0, 17)
  690. /*0x00dc8*/ u64 set_msix_mask_vect[4];
  691. #define VXGE_HW_SET_MSIX_MASK_VECT_SET_MSIX_MASK_VECT(val) vxge_vBIT(val, 0, 17)
  692. /*0x00de8*/ u64 clear_msix_mask_all_vect;
  693. #define VXGE_HW_CLEAR_MSIX_MASK_ALL_VECT_CLEAR_MSIX_MASK_ALL_VECT(val) \
  694. vxge_vBIT(val, 0, 17)
  695. /*0x00df0*/ u64 set_msix_mask_all_vect;
  696. #define VXGE_HW_SET_MSIX_MASK_ALL_VECT_SET_MSIX_MASK_ALL_VECT(val) \
  697. vxge_vBIT(val, 0, 17)
  698. /*0x00df8*/ u64 mask_vector[4];
  699. #define VXGE_HW_MASK_VECTOR_MASK_VECTOR(val) vxge_vBIT(val, 0, 17)
  700. /*0x00e18*/ u64 msix_pending_vector[4];
  701. #define VXGE_HW_MSIX_PENDING_VECTOR_MSIX_PENDING_VECTOR(val) \
  702. vxge_vBIT(val, 0, 17)
  703. /*0x00e38*/ u64 clr_msix_one_shot_vec[4];
  704. #define VXGE_HW_CLR_MSIX_ONE_SHOT_VEC_CLR_MSIX_ONE_SHOT_VEC(val) \
  705. vxge_vBIT(val, 0, 17)
  706. /*0x00e58*/ u64 titan_asic_id;
  707. #define VXGE_HW_TITAN_ASIC_ID_INITIAL_DEVICE_ID(val) vxge_vBIT(val, 0, 16)
  708. #define VXGE_HW_TITAN_ASIC_ID_INITIAL_MAJOR_REVISION(val) vxge_vBIT(val, 48, 8)
  709. #define VXGE_HW_TITAN_ASIC_ID_INITIAL_MINOR_REVISION(val) vxge_vBIT(val, 56, 8)
  710. /*0x00e60*/ u64 titan_general_int_status;
  711. #define VXGE_HW_TITAN_GENERAL_INT_STATUS_MRPCIM_ALARM_INT vxge_mBIT(0)
  712. #define VXGE_HW_TITAN_GENERAL_INT_STATUS_SRPCIM_ALARM_INT vxge_mBIT(1)
  713. #define VXGE_HW_TITAN_GENERAL_INT_STATUS_VPATH_ALARM_INT vxge_mBIT(2)
  714. #define VXGE_HW_TITAN_GENERAL_INT_STATUS_VPATH_TRAFFIC_INT(val) \
  715. vxge_vBIT(val, 3, 17)
  716. u8 unused00e70[0x00e70-0x00e68];
  717. /*0x00e70*/ u64 titan_mask_all_int;
  718. #define VXGE_HW_TITAN_MASK_ALL_INT_ALARM vxge_mBIT(7)
  719. #define VXGE_HW_TITAN_MASK_ALL_INT_TRAFFIC vxge_mBIT(15)
  720. u8 unused00e80[0x00e80-0x00e78];
  721. /*0x00e80*/ u64 tim_int_status0;
  722. #define VXGE_HW_TIM_INT_STATUS0_TIM_INT_STATUS0(val) vxge_vBIT(val, 0, 64)
  723. /*0x00e88*/ u64 tim_int_mask0;
  724. #define VXGE_HW_TIM_INT_MASK0_TIM_INT_MASK0(val) vxge_vBIT(val, 0, 64)
  725. /*0x00e90*/ u64 tim_int_status1;
  726. #define VXGE_HW_TIM_INT_STATUS1_TIM_INT_STATUS1(val) vxge_vBIT(val, 0, 4)
  727. /*0x00e98*/ u64 tim_int_mask1;
  728. #define VXGE_HW_TIM_INT_MASK1_TIM_INT_MASK1(val) vxge_vBIT(val, 0, 4)
  729. /*0x00ea0*/ u64 rti_int_status;
  730. #define VXGE_HW_RTI_INT_STATUS_RTI_INT_STATUS(val) vxge_vBIT(val, 0, 17)
  731. /*0x00ea8*/ u64 rti_int_mask;
  732. #define VXGE_HW_RTI_INT_MASK_RTI_INT_MASK(val) vxge_vBIT(val, 0, 17)
  733. /*0x00eb0*/ u64 adapter_status;
  734. #define VXGE_HW_ADAPTER_STATUS_RTDMA_RTDMA_READY vxge_mBIT(0)
  735. #define VXGE_HW_ADAPTER_STATUS_WRDMA_WRDMA_READY vxge_mBIT(1)
  736. #define VXGE_HW_ADAPTER_STATUS_KDFC_KDFC_READY vxge_mBIT(2)
  737. #define VXGE_HW_ADAPTER_STATUS_TPA_TMAC_BUF_EMPTY vxge_mBIT(3)
  738. #define VXGE_HW_ADAPTER_STATUS_RDCTL_PIC_QUIESCENT vxge_mBIT(4)
  739. #define VXGE_HW_ADAPTER_STATUS_XGMAC_NETWORK_FAULT vxge_mBIT(5)
  740. #define VXGE_HW_ADAPTER_STATUS_ROCRC_OFFLOAD_QUIESCENT vxge_mBIT(6)
  741. #define VXGE_HW_ADAPTER_STATUS_G3IF_FB_G3IF_FB_GDDR3_READY vxge_mBIT(7)
  742. #define VXGE_HW_ADAPTER_STATUS_G3IF_CM_G3IF_CM_GDDR3_READY vxge_mBIT(8)
  743. #define VXGE_HW_ADAPTER_STATUS_RIC_RIC_RUNNING vxge_mBIT(9)
  744. #define VXGE_HW_ADAPTER_STATUS_CMG_C_PLL_IN_LOCK vxge_mBIT(10)
  745. #define VXGE_HW_ADAPTER_STATUS_XGMAC_X_PLL_IN_LOCK vxge_mBIT(11)
  746. #define VXGE_HW_ADAPTER_STATUS_FBIF_M_PLL_IN_LOCK vxge_mBIT(12)
  747. #define VXGE_HW_ADAPTER_STATUS_PCC_PCC_IDLE(val) vxge_vBIT(val, 24, 8)
  748. #define VXGE_HW_ADAPTER_STATUS_ROCRC_RC_PRC_QUIESCENT(val) vxge_vBIT(val, 44, 8)
  749. /*0x00eb8*/ u64 gen_ctrl;
  750. #define VXGE_HW_GEN_CTRL_SPI_MRPCIM_WR_DIS vxge_mBIT(0)
  751. #define VXGE_HW_GEN_CTRL_SPI_MRPCIM_RD_DIS vxge_mBIT(1)
  752. #define VXGE_HW_GEN_CTRL_SPI_SRPCIM_WR_DIS vxge_mBIT(2)
  753. #define VXGE_HW_GEN_CTRL_SPI_SRPCIM_RD_DIS vxge_mBIT(3)
  754. #define VXGE_HW_GEN_CTRL_SPI_DEBUG_DIS vxge_mBIT(4)
  755. #define VXGE_HW_GEN_CTRL_SPI_APP_LTSSM_TIMER_DIS vxge_mBIT(5)
  756. #define VXGE_HW_GEN_CTRL_SPI_NOT_USED(val) vxge_vBIT(val, 6, 4)
  757. u8 unused00ed0[0x00ed0-0x00ec0];
  758. /*0x00ed0*/ u64 adapter_ready;
  759. #define VXGE_HW_ADAPTER_READY_ADAPTER_READY vxge_mBIT(63)
  760. /*0x00ed8*/ u64 outstanding_read;
  761. #define VXGE_HW_OUTSTANDING_READ_OUTSTANDING_READ(val) vxge_vBIT(val, 0, 17)
  762. /*0x00ee0*/ u64 vpath_rst_in_prog;
  763. #define VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(val) vxge_vBIT(val, 0, 17)
  764. /*0x00ee8*/ u64 vpath_reg_modified;
  765. #define VXGE_HW_VPATH_REG_MODIFIED_VPATH_REG_MODIFIED(val) vxge_vBIT(val, 0, 17)
  766. u8 unused00fc0[0x00fc0-0x00ef0];
  767. /*0x00fc0*/ u64 cp_reset_in_progress;
  768. #define VXGE_HW_CP_RESET_IN_PROGRESS_CP_VPATH(n) vxge_mBIT(n)
  769. u8 unused01080[0x01080-0x00fc8];
  770. /*0x01080*/ u64 xgmac_ready;
  771. #define VXGE_HW_XGMAC_READY_XMACJ_READY(val) vxge_vBIT(val, 0, 17)
  772. u8 unused010c0[0x010c0-0x01088];
  773. /*0x010c0*/ u64 fbif_ready;
  774. #define VXGE_HW_FBIF_READY_FAU_READY(val) vxge_vBIT(val, 0, 17)
  775. u8 unused01100[0x01100-0x010c8];
  776. /*0x01100*/ u64 vplane_assignments;
  777. #define VXGE_HW_VPLANE_ASSIGNMENTS_VPLANE_ASSIGNMENTS(val) vxge_vBIT(val, 3, 5)
  778. /*0x01108*/ u64 vpath_assignments;
  779. #define VXGE_HW_VPATH_ASSIGNMENTS_VPATH_ASSIGNMENTS(val) vxge_vBIT(val, 0, 17)
  780. /*0x01110*/ u64 resource_assignments;
  781. #define VXGE_HW_RESOURCE_ASSIGNMENTS_RESOURCE_ASSIGNMENTS(val) \
  782. vxge_vBIT(val, 0, 17)
  783. /*0x01118*/ u64 host_type_assignments;
  784. #define VXGE_HW_HOST_TYPE_ASSIGNMENTS_HOST_TYPE_ASSIGNMENTS(val) \
  785. vxge_vBIT(val, 5, 3)
  786. u8 unused01128[0x01128-0x01120];
  787. /*0x01128*/ u64 max_resource_assignments;
  788. #define VXGE_HW_MAX_RESOURCE_ASSIGNMENTS_PCI_MAX_VPLANE(val) \
  789. vxge_vBIT(val, 3, 5)
  790. #define VXGE_HW_MAX_RESOURCE_ASSIGNMENTS_PCI_MAX_VPATHS(val) \
  791. vxge_vBIT(val, 11, 5)
  792. /*0x01130*/ u64 pf_vpath_assignments;
  793. #define VXGE_HW_PF_VPATH_ASSIGNMENTS_PF_VPATH_ASSIGNMENTS(val) \
  794. vxge_vBIT(val, 0, 17)
  795. u8 unused01200[0x01200-0x01138];
  796. /*0x01200*/ u64 rts_access_icmp;
  797. #define VXGE_HW_RTS_ACCESS_ICMP_EN(val) vxge_vBIT(val, 0, 17)
  798. /*0x01208*/ u64 rts_access_tcpsyn;
  799. #define VXGE_HW_RTS_ACCESS_TCPSYN_EN(val) vxge_vBIT(val, 0, 17)
  800. /*0x01210*/ u64 rts_access_zl4pyld;
  801. #define VXGE_HW_RTS_ACCESS_ZL4PYLD_EN(val) vxge_vBIT(val, 0, 17)
  802. /*0x01218*/ u64 rts_access_l4prtcl_tcp;
  803. #define VXGE_HW_RTS_ACCESS_L4PRTCL_TCP_EN(val) vxge_vBIT(val, 0, 17)
  804. /*0x01220*/ u64 rts_access_l4prtcl_udp;
  805. #define VXGE_HW_RTS_ACCESS_L4PRTCL_UDP_EN(val) vxge_vBIT(val, 0, 17)
  806. /*0x01228*/ u64 rts_access_l4prtcl_flex;
  807. #define VXGE_HW_RTS_ACCESS_L4PRTCL_FLEX_EN(val) vxge_vBIT(val, 0, 17)
  808. /*0x01230*/ u64 rts_access_ipfrag;
  809. #define VXGE_HW_RTS_ACCESS_IPFRAG_EN(val) vxge_vBIT(val, 0, 17)
  810. } __attribute((packed));
  811. struct vxge_hw_memrepair_reg {
  812. u64 unused1;
  813. u64 unused2;
  814. } __attribute((packed));
  815. struct vxge_hw_pcicfgmgmt_reg {
  816. /*0x00000*/ u64 resource_no;
  817. #define VXGE_HW_RESOURCE_NO_PFN_OR_VF BIT(3)
  818. /*0x00008*/ u64 bargrp_pf_or_vf_bar0_mask;
  819. #define VXGE_HW_BARGRP_PF_OR_VF_BAR0_MASK_BARGRP_PF_OR_VF_BAR0_MASK(val) \
  820. vxge_vBIT(val, 2, 6)
  821. /*0x00010*/ u64 bargrp_pf_or_vf_bar1_mask;
  822. #define VXGE_HW_BARGRP_PF_OR_VF_BAR1_MASK_BARGRP_PF_OR_VF_BAR1_MASK(val) \
  823. vxge_vBIT(val, 2, 6)
  824. /*0x00018*/ u64 bargrp_pf_or_vf_bar2_mask;
  825. #define VXGE_HW_BARGRP_PF_OR_VF_BAR2_MASK_BARGRP_PF_OR_VF_BAR2_MASK(val) \
  826. vxge_vBIT(val, 2, 6)
  827. /*0x00020*/ u64 msixgrp_no;
  828. #define VXGE_HW_MSIXGRP_NO_TABLE_SIZE(val) vxge_vBIT(val, 5, 11)
  829. } __attribute((packed));
  830. struct vxge_hw_mrpcim_reg {
  831. /*0x00000*/ u64 g3fbct_int_status;
  832. #define VXGE_HW_G3FBCT_INT_STATUS_ERR_G3IF_INT vxge_mBIT(0)
  833. /*0x00008*/ u64 g3fbct_int_mask;
  834. /*0x00010*/ u64 g3fbct_err_reg;
  835. #define VXGE_HW_G3FBCT_ERR_REG_G3IF_SM_ERR vxge_mBIT(4)
  836. #define VXGE_HW_G3FBCT_ERR_REG_G3IF_GDDR3_DECC vxge_mBIT(5)
  837. #define VXGE_HW_G3FBCT_ERR_REG_G3IF_GDDR3_U_DECC vxge_mBIT(6)
  838. #define VXGE_HW_G3FBCT_ERR_REG_G3IF_CTRL_FIFO_DECC vxge_mBIT(7)
  839. #define VXGE_HW_G3FBCT_ERR_REG_G3IF_GDDR3_SECC vxge_mBIT(29)
  840. #define VXGE_HW_G3FBCT_ERR_REG_G3IF_GDDR3_U_SECC vxge_mBIT(30)
  841. #define VXGE_HW_G3FBCT_ERR_REG_G3IF_CTRL_FIFO_SECC vxge_mBIT(31)
  842. /*0x00018*/ u64 g3fbct_err_mask;
  843. /*0x00020*/ u64 g3fbct_err_alarm;
  844. u8 unused00a00[0x00a00-0x00028];
  845. /*0x00a00*/ u64 wrdma_int_status;
  846. #define VXGE_HW_WRDMA_INT_STATUS_RC_ALARM_RC_INT vxge_mBIT(0)
  847. #define VXGE_HW_WRDMA_INT_STATUS_RXDRM_SM_ERR_RXDRM_INT vxge_mBIT(1)
  848. #define VXGE_HW_WRDMA_INT_STATUS_RXDCM_SM_ERR_RXDCM_SM_INT vxge_mBIT(2)
  849. #define VXGE_HW_WRDMA_INT_STATUS_RXDWM_SM_ERR_RXDWM_INT vxge_mBIT(3)
  850. #define VXGE_HW_WRDMA_INT_STATUS_RDA_ERR_RDA_INT vxge_mBIT(6)
  851. #define VXGE_HW_WRDMA_INT_STATUS_RDA_ECC_DB_RDA_ECC_DB_INT vxge_mBIT(8)
  852. #define VXGE_HW_WRDMA_INT_STATUS_RDA_ECC_SG_RDA_ECC_SG_INT vxge_mBIT(9)
  853. #define VXGE_HW_WRDMA_INT_STATUS_FRF_ALARM_FRF_INT vxge_mBIT(12)
  854. #define VXGE_HW_WRDMA_INT_STATUS_ROCRC_ALARM_ROCRC_INT vxge_mBIT(13)
  855. #define VXGE_HW_WRDMA_INT_STATUS_WDE0_ALARM_WDE0_INT vxge_mBIT(14)
  856. #define VXGE_HW_WRDMA_INT_STATUS_WDE1_ALARM_WDE1_INT vxge_mBIT(15)
  857. #define VXGE_HW_WRDMA_INT_STATUS_WDE2_ALARM_WDE2_INT vxge_mBIT(16)
  858. #define VXGE_HW_WRDMA_INT_STATUS_WDE3_ALARM_WDE3_INT vxge_mBIT(17)
  859. /*0x00a08*/ u64 wrdma_int_mask;
  860. /*0x00a10*/ u64 rc_alarm_reg;
  861. #define VXGE_HW_RC_ALARM_REG_FTC_SM_ERR vxge_mBIT(0)
  862. #define VXGE_HW_RC_ALARM_REG_FTC_SM_PHASE_ERR vxge_mBIT(1)
  863. #define VXGE_HW_RC_ALARM_REG_BTDWM_SM_ERR vxge_mBIT(2)
  864. #define VXGE_HW_RC_ALARM_REG_BTC_SM_ERR vxge_mBIT(3)
  865. #define VXGE_HW_RC_ALARM_REG_BTDCM_SM_ERR vxge_mBIT(4)
  866. #define VXGE_HW_RC_ALARM_REG_BTDRM_SM_ERR vxge_mBIT(5)
  867. #define VXGE_HW_RC_ALARM_REG_RMM_RXD_RC_ECC_DB_ERR vxge_mBIT(6)
  868. #define VXGE_HW_RC_ALARM_REG_RMM_RXD_RC_ECC_SG_ERR vxge_mBIT(7)
  869. #define VXGE_HW_RC_ALARM_REG_RHS_RXD_RHS_ECC_DB_ERR vxge_mBIT(8)
  870. #define VXGE_HW_RC_ALARM_REG_RHS_RXD_RHS_ECC_SG_ERR vxge_mBIT(9)
  871. #define VXGE_HW_RC_ALARM_REG_RMM_SM_ERR vxge_mBIT(10)
  872. #define VXGE_HW_RC_ALARM_REG_BTC_VPATH_MISMATCH_ERR vxge_mBIT(12)
  873. /*0x00a18*/ u64 rc_alarm_mask;
  874. /*0x00a20*/ u64 rc_alarm_alarm;
  875. /*0x00a28*/ u64 rxdrm_sm_err_reg;
  876. #define VXGE_HW_RXDRM_SM_ERR_REG_PRC_VP(n) vxge_mBIT(n)
  877. /*0x00a30*/ u64 rxdrm_sm_err_mask;
  878. /*0x00a38*/ u64 rxdrm_sm_err_alarm;
  879. /*0x00a40*/ u64 rxdcm_sm_err_reg;
  880. #define VXGE_HW_RXDCM_SM_ERR_REG_PRC_VP(n) vxge_mBIT(n)
  881. /*0x00a48*/ u64 rxdcm_sm_err_mask;
  882. /*0x00a50*/ u64 rxdcm_sm_err_alarm;
  883. /*0x00a58*/ u64 rxdwm_sm_err_reg;
  884. #define VXGE_HW_RXDWM_SM_ERR_REG_PRC_VP(n) vxge_mBIT(n)
  885. /*0x00a60*/ u64 rxdwm_sm_err_mask;
  886. /*0x00a68*/ u64 rxdwm_sm_err_alarm;
  887. /*0x00a70*/ u64 rda_err_reg;
  888. #define VXGE_HW_RDA_ERR_REG_RDA_SM0_ERR_ALARM vxge_mBIT(0)
  889. #define VXGE_HW_RDA_ERR_REG_RDA_MISC_ERR vxge_mBIT(1)
  890. #define VXGE_HW_RDA_ERR_REG_RDA_PCIX_ERR vxge_mBIT(2)
  891. #define VXGE_HW_RDA_ERR_REG_RDA_RXD_ECC_DB_ERR vxge_mBIT(3)
  892. #define VXGE_HW_RDA_ERR_REG_RDA_FRM_ECC_DB_ERR vxge_mBIT(4)
  893. #define VXGE_HW_RDA_ERR_REG_RDA_UQM_ECC_DB_ERR vxge_mBIT(5)
  894. #define VXGE_HW_RDA_ERR_REG_RDA_IMM_ECC_DB_ERR vxge_mBIT(6)
  895. #define VXGE_HW_RDA_ERR_REG_RDA_TIM_ECC_DB_ERR vxge_mBIT(7)
  896. /*0x00a78*/ u64 rda_err_mask;
  897. /*0x00a80*/ u64 rda_err_alarm;
  898. /*0x00a88*/ u64 rda_ecc_db_reg;
  899. #define VXGE_HW_RDA_ECC_DB_REG_RDA_RXD_ERR(n) vxge_mBIT(n)
  900. /*0x00a90*/ u64 rda_ecc_db_mask;
  901. /*0x00a98*/ u64 rda_ecc_db_alarm;
  902. /*0x00aa0*/ u64 rda_ecc_sg_reg;
  903. #define VXGE_HW_RDA_ECC_SG_REG_RDA_RXD_ERR(n) vxge_mBIT(n)
  904. /*0x00aa8*/ u64 rda_ecc_sg_mask;
  905. /*0x00ab0*/ u64 rda_ecc_sg_alarm;
  906. /*0x00ab8*/ u64 rqa_err_reg;
  907. #define VXGE_HW_RQA_ERR_REG_RQA_SM_ERR_ALARM vxge_mBIT(0)
  908. /*0x00ac0*/ u64 rqa_err_mask;
  909. /*0x00ac8*/ u64 rqa_err_alarm;
  910. /*0x00ad0*/ u64 frf_alarm_reg;
  911. #define VXGE_HW_FRF_ALARM_REG_PRC_VP_FRF_SM_ERR(n) vxge_mBIT(n)
  912. /*0x00ad8*/ u64 frf_alarm_mask;
  913. /*0x00ae0*/ u64 frf_alarm_alarm;
  914. /*0x00ae8*/ u64 rocrc_alarm_reg;
  915. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_QCC_BYP_ECC_DB vxge_mBIT(0)
  916. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_QCC_BYP_ECC_SG vxge_mBIT(1)
  917. #define VXGE_HW_ROCRC_ALARM_REG_NOA_NMA_SM_ERR vxge_mBIT(2)
  918. #define VXGE_HW_ROCRC_ALARM_REG_NOA_IMMM_ECC_DB vxge_mBIT(3)
  919. #define VXGE_HW_ROCRC_ALARM_REG_NOA_IMMM_ECC_SG vxge_mBIT(4)
  920. #define VXGE_HW_ROCRC_ALARM_REG_UDQ_UMQM_ECC_DB vxge_mBIT(5)
  921. #define VXGE_HW_ROCRC_ALARM_REG_UDQ_UMQM_ECC_SG vxge_mBIT(6)
  922. #define VXGE_HW_ROCRC_ALARM_REG_NOA_RCBM_ECC_DB vxge_mBIT(11)
  923. #define VXGE_HW_ROCRC_ALARM_REG_NOA_RCBM_ECC_SG vxge_mBIT(12)
  924. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_MULTI_EGB_RSVD_ERR vxge_mBIT(13)
  925. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_MULTI_EGB_OWN_ERR vxge_mBIT(14)
  926. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_MULTI_BYP_OWN_ERR vxge_mBIT(15)
  927. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_OWN_NOT_ASSIGNED_ERR vxge_mBIT(16)
  928. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_OWN_RSVD_SYNC_ERR vxge_mBIT(17)
  929. #define VXGE_HW_ROCRC_ALARM_REG_QCQ_LOST_EGB_ERR vxge_mBIT(18)
  930. #define VXGE_HW_ROCRC_ALARM_REG_RCQ_BYPQ0_OVERFLOW vxge_mBIT(19)
  931. #define VXGE_HW_ROCRC_ALARM_REG_RCQ_BYPQ1_OVERFLOW vxge_mBIT(20)
  932. #define VXGE_HW_ROCRC_ALARM_REG_RCQ_BYPQ2_OVERFLOW vxge_mBIT(21)
  933. #define VXGE_HW_ROCRC_ALARM_REG_NOA_WCT_CMD_FIFO_ERR vxge_mBIT(22)
  934. /*0x00af0*/ u64 rocrc_alarm_mask;
  935. /*0x00af8*/ u64 rocrc_alarm_alarm;
  936. /*0x00b00*/ u64 wde0_alarm_reg;
  937. #define VXGE_HW_WDE0_ALARM_REG_WDE0_DCC_SM_ERR vxge_mBIT(0)
  938. #define VXGE_HW_WDE0_ALARM_REG_WDE0_PRM_SM_ERR vxge_mBIT(1)
  939. #define VXGE_HW_WDE0_ALARM_REG_WDE0_CP_SM_ERR vxge_mBIT(2)
  940. #define VXGE_HW_WDE0_ALARM_REG_WDE0_CP_CMD_ERR vxge_mBIT(3)
  941. #define VXGE_HW_WDE0_ALARM_REG_WDE0_PCR_SM_ERR vxge_mBIT(4)
  942. /*0x00b08*/ u64 wde0_alarm_mask;
  943. /*0x00b10*/ u64 wde0_alarm_alarm;
  944. /*0x00b18*/ u64 wde1_alarm_reg;
  945. #define VXGE_HW_WDE1_ALARM_REG_WDE1_DCC_SM_ERR vxge_mBIT(0)
  946. #define VXGE_HW_WDE1_ALARM_REG_WDE1_PRM_SM_ERR vxge_mBIT(1)
  947. #define VXGE_HW_WDE1_ALARM_REG_WDE1_CP_SM_ERR vxge_mBIT(2)
  948. #define VXGE_HW_WDE1_ALARM_REG_WDE1_CP_CMD_ERR vxge_mBIT(3)
  949. #define VXGE_HW_WDE1_ALARM_REG_WDE1_PCR_SM_ERR vxge_mBIT(4)
  950. /*0x00b20*/ u64 wde1_alarm_mask;
  951. /*0x00b28*/ u64 wde1_alarm_alarm;
  952. /*0x00b30*/ u64 wde2_alarm_reg;
  953. #define VXGE_HW_WDE2_ALARM_REG_WDE2_DCC_SM_ERR vxge_mBIT(0)
  954. #define VXGE_HW_WDE2_ALARM_REG_WDE2_PRM_SM_ERR vxge_mBIT(1)
  955. #define VXGE_HW_WDE2_ALARM_REG_WDE2_CP_SM_ERR vxge_mBIT(2)
  956. #define VXGE_HW_WDE2_ALARM_REG_WDE2_CP_CMD_ERR vxge_mBIT(3)
  957. #define VXGE_HW_WDE2_ALARM_REG_WDE2_PCR_SM_ERR vxge_mBIT(4)
  958. /*0x00b38*/ u64 wde2_alarm_mask;
  959. /*0x00b40*/ u64 wde2_alarm_alarm;
  960. /*0x00b48*/ u64 wde3_alarm_reg;
  961. #define VXGE_HW_WDE3_ALARM_REG_WDE3_DCC_SM_ERR vxge_mBIT(0)
  962. #define VXGE_HW_WDE3_ALARM_REG_WDE3_PRM_SM_ERR vxge_mBIT(1)
  963. #define VXGE_HW_WDE3_ALARM_REG_WDE3_CP_SM_ERR vxge_mBIT(2)
  964. #define VXGE_HW_WDE3_ALARM_REG_WDE3_CP_CMD_ERR vxge_mBIT(3)
  965. #define VXGE_HW_WDE3_ALARM_REG_WDE3_PCR_SM_ERR vxge_mBIT(4)
  966. /*0x00b50*/ u64 wde3_alarm_mask;
  967. /*0x00b58*/ u64 wde3_alarm_alarm;
  968. u8 unused00be8[0x00be8-0x00b60];
  969. /*0x00be8*/ u64 rx_w_round_robin_0;
  970. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_0(val) vxge_vBIT(val, 3, 5)
  971. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_1(val) vxge_vBIT(val, 11, 5)
  972. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_2(val) vxge_vBIT(val, 19, 5)
  973. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_3(val) vxge_vBIT(val, 27, 5)
  974. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_4(val) vxge_vBIT(val, 35, 5)
  975. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_5(val) vxge_vBIT(val, 43, 5)
  976. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_6(val) vxge_vBIT(val, 51, 5)
  977. #define VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_7(val) vxge_vBIT(val, 59, 5)
  978. /*0x00bf0*/ u64 rx_w_round_robin_1;
  979. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_8(val) vxge_vBIT(val, 3, 5)
  980. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_9(val) vxge_vBIT(val, 11, 5)
  981. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_10(val) \
  982. vxge_vBIT(val, 19, 5)
  983. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_11(val) \
  984. vxge_vBIT(val, 27, 5)
  985. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_12(val) \
  986. vxge_vBIT(val, 35, 5)
  987. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_13(val) \
  988. vxge_vBIT(val, 43, 5)
  989. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_14(val) \
  990. vxge_vBIT(val, 51, 5)
  991. #define VXGE_HW_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_15(val) \
  992. vxge_vBIT(val, 59, 5)
  993. /*0x00bf8*/ u64 rx_w_round_robin_2;
  994. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_16(val) vxge_vBIT(val, 3, 5)
  995. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_17(val) \
  996. vxge_vBIT(val, 11, 5)
  997. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_18(val) \
  998. vxge_vBIT(val, 19, 5)
  999. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_19(val) \
  1000. vxge_vBIT(val, 27, 5)
  1001. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_20(val) \
  1002. vxge_vBIT(val, 35, 5)
  1003. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_21(val) \
  1004. vxge_vBIT(val, 43, 5)
  1005. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_22(val) \
  1006. vxge_vBIT(val, 51, 5)
  1007. #define VXGE_HW_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_23(val) \
  1008. vxge_vBIT(val, 59, 5)
  1009. /*0x00c00*/ u64 rx_w_round_robin_3;
  1010. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_24(val) vxge_vBIT(val, 3, 5)
  1011. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_25(val) \
  1012. vxge_vBIT(val, 11, 5)
  1013. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_26(val) \
  1014. vxge_vBIT(val, 19, 5)
  1015. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_27(val) \
  1016. vxge_vBIT(val, 27, 5)
  1017. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_28(val) \
  1018. vxge_vBIT(val, 35, 5)
  1019. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_29(val) \
  1020. vxge_vBIT(val, 43, 5)
  1021. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_30(val) \
  1022. vxge_vBIT(val, 51, 5)
  1023. #define VXGE_HW_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_31(val) \
  1024. vxge_vBIT(val, 59, 5)
  1025. /*0x00c08*/ u64 rx_w_round_robin_4;
  1026. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_32(val) vxge_vBIT(val, 3, 5)
  1027. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_33(val) \
  1028. vxge_vBIT(val, 11, 5)
  1029. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_34(val) \
  1030. vxge_vBIT(val, 19, 5)
  1031. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_35(val) \
  1032. vxge_vBIT(val, 27, 5)
  1033. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_36(val) \
  1034. vxge_vBIT(val, 35, 5)
  1035. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_37(val) \
  1036. vxge_vBIT(val, 43, 5)
  1037. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_38(val) \
  1038. vxge_vBIT(val, 51, 5)
  1039. #define VXGE_HW_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_39(val) \
  1040. vxge_vBIT(val, 59, 5)
  1041. /*0x00c10*/ u64 rx_w_round_robin_5;
  1042. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_40(val) vxge_vBIT(val, 3, 5)
  1043. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_41(val) \
  1044. vxge_vBIT(val, 11, 5)
  1045. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_42(val) \
  1046. vxge_vBIT(val, 19, 5)
  1047. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_43(val) \
  1048. vxge_vBIT(val, 27, 5)
  1049. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_44(val) \
  1050. vxge_vBIT(val, 35, 5)
  1051. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_45(val) \
  1052. vxge_vBIT(val, 43, 5)
  1053. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_46(val) \
  1054. vxge_vBIT(val, 51, 5)
  1055. #define VXGE_HW_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_47(val) \
  1056. vxge_vBIT(val, 59, 5)
  1057. /*0x00c18*/ u64 rx_w_round_robin_6;
  1058. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_48(val) vxge_vBIT(val, 3, 5)
  1059. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_49(val) \
  1060. vxge_vBIT(val, 11, 5)
  1061. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_50(val) \
  1062. vxge_vBIT(val, 19, 5)
  1063. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_51(val) \
  1064. vxge_vBIT(val, 27, 5)
  1065. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_52(val) \
  1066. vxge_vBIT(val, 35, 5)
  1067. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_53(val) \
  1068. vxge_vBIT(val, 43, 5)
  1069. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_54(val) \
  1070. vxge_vBIT(val, 51, 5)
  1071. #define VXGE_HW_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_55(val) \
  1072. vxge_vBIT(val, 59, 5)
  1073. /*0x00c20*/ u64 rx_w_round_robin_7;
  1074. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_56(val) vxge_vBIT(val, 3, 5)
  1075. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_57(val) \
  1076. vxge_vBIT(val, 11, 5)
  1077. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_58(val) \
  1078. vxge_vBIT(val, 19, 5)
  1079. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_59(val) \
  1080. vxge_vBIT(val, 27, 5)
  1081. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_60(val) \
  1082. vxge_vBIT(val, 35, 5)
  1083. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_61(val) \
  1084. vxge_vBIT(val, 43, 5)
  1085. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_62(val) \
  1086. vxge_vBIT(val, 51, 5)
  1087. #define VXGE_HW_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_63(val) \
  1088. vxge_vBIT(val, 59, 5)
  1089. /*0x00c28*/ u64 rx_w_round_robin_8;
  1090. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_64(val) vxge_vBIT(val, 3, 5)
  1091. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_65(val) \
  1092. vxge_vBIT(val, 11, 5)
  1093. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_66(val) \
  1094. vxge_vBIT(val, 19, 5)
  1095. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_67(val) \
  1096. vxge_vBIT(val, 27, 5)
  1097. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_68(val) \
  1098. vxge_vBIT(val, 35, 5)
  1099. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_69(val) \
  1100. vxge_vBIT(val, 43, 5)
  1101. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_70(val) \
  1102. vxge_vBIT(val, 51, 5)
  1103. #define VXGE_HW_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_71(val) \
  1104. vxge_vBIT(val, 59, 5)
  1105. /*0x00c30*/ u64 rx_w_round_robin_9;
  1106. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_72(val) vxge_vBIT(val, 3, 5)
  1107. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_73(val) \
  1108. vxge_vBIT(val, 11, 5)
  1109. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_74(val) \
  1110. vxge_vBIT(val, 19, 5)
  1111. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_75(val) \
  1112. vxge_vBIT(val, 27, 5)
  1113. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_76(val) \
  1114. vxge_vBIT(val, 35, 5)
  1115. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_77(val) \
  1116. vxge_vBIT(val, 43, 5)
  1117. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_78(val) \
  1118. vxge_vBIT(val, 51, 5)
  1119. #define VXGE_HW_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_79(val) \
  1120. vxge_vBIT(val, 59, 5)
  1121. /*0x00c38*/ u64 rx_w_round_robin_10;
  1122. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_80(val) \
  1123. vxge_vBIT(val, 3, 5)
  1124. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_81(val) \
  1125. vxge_vBIT(val, 11, 5)
  1126. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_82(val) \
  1127. vxge_vBIT(val, 19, 5)
  1128. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_83(val) \
  1129. vxge_vBIT(val, 27, 5)
  1130. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_84(val) \
  1131. vxge_vBIT(val, 35, 5)
  1132. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_85(val) \
  1133. vxge_vBIT(val, 43, 5)
  1134. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_86(val) \
  1135. vxge_vBIT(val, 51, 5)
  1136. #define VXGE_HW_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_87(val) \
  1137. vxge_vBIT(val, 59, 5)
  1138. /*0x00c40*/ u64 rx_w_round_robin_11;
  1139. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_88(val) \
  1140. vxge_vBIT(val, 3, 5)
  1141. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_89(val) \
  1142. vxge_vBIT(val, 11, 5)
  1143. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_90(val) \
  1144. vxge_vBIT(val, 19, 5)
  1145. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_91(val) \
  1146. vxge_vBIT(val, 27, 5)
  1147. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_92(val) \
  1148. vxge_vBIT(val, 35, 5)
  1149. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_93(val) \
  1150. vxge_vBIT(val, 43, 5)
  1151. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_94(val) \
  1152. vxge_vBIT(val, 51, 5)
  1153. #define VXGE_HW_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_95(val) \
  1154. vxge_vBIT(val, 59, 5)
  1155. /*0x00c48*/ u64 rx_w_round_robin_12;
  1156. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_96(val) \
  1157. vxge_vBIT(val, 3, 5)
  1158. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_97(val) \
  1159. vxge_vBIT(val, 11, 5)
  1160. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_98(val) \
  1161. vxge_vBIT(val, 19, 5)
  1162. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_99(val) \
  1163. vxge_vBIT(val, 27, 5)
  1164. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_100(val) \
  1165. vxge_vBIT(val, 35, 5)
  1166. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_101(val) \
  1167. vxge_vBIT(val, 43, 5)
  1168. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_102(val) \
  1169. vxge_vBIT(val, 51, 5)
  1170. #define VXGE_HW_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_103(val) \
  1171. vxge_vBIT(val, 59, 5)
  1172. /*0x00c50*/ u64 rx_w_round_robin_13;
  1173. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_104(val) \
  1174. vxge_vBIT(val, 3, 5)
  1175. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_105(val) \
  1176. vxge_vBIT(val, 11, 5)
  1177. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_106(val) \
  1178. vxge_vBIT(val, 19, 5)
  1179. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_107(val) \
  1180. vxge_vBIT(val, 27, 5)
  1181. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_108(val) \
  1182. vxge_vBIT(val, 35, 5)
  1183. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_109(val) \
  1184. vxge_vBIT(val, 43, 5)
  1185. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_110(val) \
  1186. vxge_vBIT(val, 51, 5)
  1187. #define VXGE_HW_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_111(val) \
  1188. vxge_vBIT(val, 59, 5)
  1189. /*0x00c58*/ u64 rx_w_round_robin_14;
  1190. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_112(val) \
  1191. vxge_vBIT(val, 3, 5)
  1192. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_113(val) \
  1193. vxge_vBIT(val, 11, 5)
  1194. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_114(val) \
  1195. vxge_vBIT(val, 19, 5)
  1196. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_115(val) \
  1197. vxge_vBIT(val, 27, 5)
  1198. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_116(val) \
  1199. vxge_vBIT(val, 35, 5)
  1200. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_117(val) \
  1201. vxge_vBIT(val, 43, 5)
  1202. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_118(val) \
  1203. vxge_vBIT(val, 51, 5)
  1204. #define VXGE_HW_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_119(val) \
  1205. vxge_vBIT(val, 59, 5)
  1206. /*0x00c60*/ u64 rx_w_round_robin_15;
  1207. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_120(val) \
  1208. vxge_vBIT(val, 3, 5)
  1209. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_121(val) \
  1210. vxge_vBIT(val, 11, 5)
  1211. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_122(val) \
  1212. vxge_vBIT(val, 19, 5)
  1213. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_123(val) \
  1214. vxge_vBIT(val, 27, 5)
  1215. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_124(val) \
  1216. vxge_vBIT(val, 35, 5)
  1217. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_125(val) \
  1218. vxge_vBIT(val, 43, 5)
  1219. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_126(val) \
  1220. vxge_vBIT(val, 51, 5)
  1221. #define VXGE_HW_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_127(val) \
  1222. vxge_vBIT(val, 59, 5)
  1223. /*0x00c68*/ u64 rx_w_round_robin_16;
  1224. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_128(val) \
  1225. vxge_vBIT(val, 3, 5)
  1226. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_129(val) \
  1227. vxge_vBIT(val, 11, 5)
  1228. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_130(val) \
  1229. vxge_vBIT(val, 19, 5)
  1230. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_131(val) \
  1231. vxge_vBIT(val, 27, 5)
  1232. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_132(val) \
  1233. vxge_vBIT(val, 35, 5)
  1234. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_133(val) \
  1235. vxge_vBIT(val, 43, 5)
  1236. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_134(val) \
  1237. vxge_vBIT(val, 51, 5)
  1238. #define VXGE_HW_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_135(val) \
  1239. vxge_vBIT(val, 59, 5)
  1240. /*0x00c70*/ u64 rx_w_round_robin_17;
  1241. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_136(val) \
  1242. vxge_vBIT(val, 3, 5)
  1243. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_137(val) \
  1244. vxge_vBIT(val, 11, 5)
  1245. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_138(val) \
  1246. vxge_vBIT(val, 19, 5)
  1247. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_139(val) \
  1248. vxge_vBIT(val, 27, 5)
  1249. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_140(val) \
  1250. vxge_vBIT(val, 35, 5)
  1251. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_141(val) \
  1252. vxge_vBIT(val, 43, 5)
  1253. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_142(val) \
  1254. vxge_vBIT(val, 51, 5)
  1255. #define VXGE_HW_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_143(val) \
  1256. vxge_vBIT(val, 59, 5)
  1257. /*0x00c78*/ u64 rx_w_round_robin_18;
  1258. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_144(val) \
  1259. vxge_vBIT(val, 3, 5)
  1260. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_145(val) \
  1261. vxge_vBIT(val, 11, 5)
  1262. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_146(val) \
  1263. vxge_vBIT(val, 19, 5)
  1264. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_147(val) \
  1265. vxge_vBIT(val, 27, 5)
  1266. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_148(val) \
  1267. vxge_vBIT(val, 35, 5)
  1268. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_149(val) \
  1269. vxge_vBIT(val, 43, 5)
  1270. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_150(val) \
  1271. vxge_vBIT(val, 51, 5)
  1272. #define VXGE_HW_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_151(val) \
  1273. vxge_vBIT(val, 59, 5)
  1274. /*0x00c80*/ u64 rx_w_round_robin_19;
  1275. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_152(val) \
  1276. vxge_vBIT(val, 3, 5)
  1277. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_153(val) \
  1278. vxge_vBIT(val, 11, 5)
  1279. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_154(val) \
  1280. vxge_vBIT(val, 19, 5)
  1281. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_155(val) \
  1282. vxge_vBIT(val, 27, 5)
  1283. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_156(val) \
  1284. vxge_vBIT(val, 35, 5)
  1285. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_157(val) \
  1286. vxge_vBIT(val, 43, 5)
  1287. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_158(val) \
  1288. vxge_vBIT(val, 51, 5)
  1289. #define VXGE_HW_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_159(val) \
  1290. vxge_vBIT(val, 59, 5)
  1291. /*0x00c88*/ u64 rx_w_round_robin_20;
  1292. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_160(val) \
  1293. vxge_vBIT(val, 3, 5)
  1294. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_161(val) \
  1295. vxge_vBIT(val, 11, 5)
  1296. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_162(val) \
  1297. vxge_vBIT(val, 19, 5)
  1298. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_163(val) \
  1299. vxge_vBIT(val, 27, 5)
  1300. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_164(val) \
  1301. vxge_vBIT(val, 35, 5)
  1302. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_165(val) \
  1303. vxge_vBIT(val, 43, 5)
  1304. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_166(val) \
  1305. vxge_vBIT(val, 51, 5)
  1306. #define VXGE_HW_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_167(val) \
  1307. vxge_vBIT(val, 59, 5)
  1308. /*0x00c90*/ u64 rx_w_round_robin_21;
  1309. #define VXGE_HW_RX_W_ROUND_ROBIN_21_RX_W_PRIORITY_SS_168(val) \
  1310. vxge_vBIT(val, 3, 5)
  1311. #define VXGE_HW_RX_W_ROUND_ROBIN_21_RX_W_PRIORITY_SS_169(val) \
  1312. vxge_vBIT(val, 11, 5)
  1313. #define VXGE_HW_RX_W_ROUND_ROBIN_21_RX_W_PRIORITY_SS_170(val) \
  1314. vxge_vBIT(val, 19, 5)
  1315. #define VXGE_HW_WRR_RING_SERVICE_STATES 171
  1316. #define VXGE_HW_WRR_RING_COUNT 22
  1317. /*0x00c98*/ u64 rx_queue_priority_0;
  1318. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_0(val) vxge_vBIT(val, 3, 5)
  1319. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_1(val) vxge_vBIT(val, 11, 5)
  1320. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_2(val) vxge_vBIT(val, 19, 5)
  1321. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_3(val) vxge_vBIT(val, 27, 5)
  1322. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_4(val) vxge_vBIT(val, 35, 5)
  1323. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_5(val) vxge_vBIT(val, 43, 5)
  1324. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_6(val) vxge_vBIT(val, 51, 5)
  1325. #define VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_7(val) vxge_vBIT(val, 59, 5)
  1326. /*0x00ca0*/ u64 rx_queue_priority_1;
  1327. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_8(val) vxge_vBIT(val, 3, 5)
  1328. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_9(val) vxge_vBIT(val, 11, 5)
  1329. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_10(val) vxge_vBIT(val, 19, 5)
  1330. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_11(val) vxge_vBIT(val, 27, 5)
  1331. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_12(val) vxge_vBIT(val, 35, 5)
  1332. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_13(val) vxge_vBIT(val, 43, 5)
  1333. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_14(val) vxge_vBIT(val, 51, 5)
  1334. #define VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_15(val) vxge_vBIT(val, 59, 5)
  1335. /*0x00ca8*/ u64 rx_queue_priority_2;
  1336. #define VXGE_HW_RX_QUEUE_PRIORITY_2_RX_Q_NUMBER_16(val) vxge_vBIT(val, 3, 5)
  1337. u8 unused00cc8[0x00cc8-0x00cb0];
  1338. /*0x00cc8*/ u64 replication_queue_priority;
  1339. #define VXGE_HW_REPLICATION_QUEUE_PRIORITY_REPLICATION_QUEUE_PRIORITY(val) \
  1340. vxge_vBIT(val, 59, 5)
  1341. /*0x00cd0*/ u64 rx_queue_select;
  1342. #define VXGE_HW_RX_QUEUE_SELECT_NUMBER(n) vxge_mBIT(n)
  1343. #define VXGE_HW_RX_QUEUE_SELECT_ENABLE_CODE vxge_mBIT(15)
  1344. #define VXGE_HW_RX_QUEUE_SELECT_ENABLE_HIERARCHICAL_PRTY vxge_mBIT(23)
  1345. /*0x00cd8*/ u64 rqa_vpbp_ctrl;
  1346. #define VXGE_HW_RQA_VPBP_CTRL_WR_XON_DIS vxge_mBIT(15)
  1347. #define VXGE_HW_RQA_VPBP_CTRL_ROCRC_DIS vxge_mBIT(23)
  1348. #define VXGE_HW_RQA_VPBP_CTRL_TXPE_DIS vxge_mBIT(31)
  1349. /*0x00ce0*/ u64 rx_multi_cast_ctrl;
  1350. #define VXGE_HW_RX_MULTI_CAST_CTRL_TIME_OUT_DIS vxge_mBIT(0)
  1351. #define VXGE_HW_RX_MULTI_CAST_CTRL_FRM_DROP_DIS vxge_mBIT(1)
  1352. #define VXGE_HW_RX_MULTI_CAST_CTRL_NO_RXD_TIME_OUT_CNT(val) \
  1353. vxge_vBIT(val, 2, 30)
  1354. #define VXGE_HW_RX_MULTI_CAST_CTRL_TIME_OUT_CNT(val) vxge_vBIT(val, 32, 32)
  1355. /*0x00ce8*/ u64 wde_prm_ctrl;
  1356. #define VXGE_HW_WDE_PRM_CTRL_SPAV_THRESHOLD(val) vxge_vBIT(val, 2, 10)
  1357. #define VXGE_HW_WDE_PRM_CTRL_SPLIT_THRESHOLD(val) vxge_vBIT(val, 18, 14)
  1358. #define VXGE_HW_WDE_PRM_CTRL_SPLIT_ON_1ST_ROW vxge_mBIT(32)
  1359. #define VXGE_HW_WDE_PRM_CTRL_SPLIT_ON_ROW_BNDRY vxge_mBIT(33)
  1360. #define VXGE_HW_WDE_PRM_CTRL_FB_ROW_SIZE(val) vxge_vBIT(val, 46, 2)
  1361. /*0x00cf0*/ u64 noa_ctrl;
  1362. #define VXGE_HW_NOA_CTRL_FRM_PRTY_QUOTA(val) vxge_vBIT(val, 3, 5)
  1363. #define VXGE_HW_NOA_CTRL_NON_FRM_PRTY_QUOTA(val) vxge_vBIT(val, 11, 5)
  1364. #define VXGE_HW_NOA_CTRL_IGNORE_KDFC_IF_STATUS vxge_mBIT(16)
  1365. #define VXGE_HW_NOA_CTRL_MAX_JOB_CNT_FOR_WDE0(val) vxge_vBIT(val, 37, 4)
  1366. #define VXGE_HW_NOA_CTRL_MAX_JOB_CNT_FOR_WDE1(val) vxge_vBIT(val, 45, 4)
  1367. #define VXGE_HW_NOA_CTRL_MAX_JOB_CNT_FOR_WDE2(val) vxge_vBIT(val, 53, 4)
  1368. #define VXGE_HW_NOA_CTRL_MAX_JOB_CNT_FOR_WDE3(val) vxge_vBIT(val, 60, 4)
  1369. /*0x00cf8*/ u64 phase_cfg;
  1370. #define VXGE_HW_PHASE_CFG_QCC_WR_PHASE_EN vxge_mBIT(0)
  1371. #define VXGE_HW_PHASE_CFG_QCC_RD_PHASE_EN vxge_mBIT(3)
  1372. #define VXGE_HW_PHASE_CFG_IMMM_WR_PHASE_EN vxge_mBIT(7)
  1373. #define VXGE_HW_PHASE_CFG_IMMM_RD_PHASE_EN vxge_mBIT(11)
  1374. #define VXGE_HW_PHASE_CFG_UMQM_WR_PHASE_EN vxge_mBIT(15)
  1375. #define VXGE_HW_PHASE_CFG_UMQM_RD_PHASE_EN vxge_mBIT(19)
  1376. #define VXGE_HW_PHASE_CFG_RCBM_WR_PHASE_EN vxge_mBIT(23)
  1377. #define VXGE_HW_PHASE_CFG_RCBM_RD_PHASE_EN vxge_mBIT(27)
  1378. #define VXGE_HW_PHASE_CFG_RXD_RC_WR_PHASE_EN vxge_mBIT(31)
  1379. #define VXGE_HW_PHASE_CFG_RXD_RC_RD_PHASE_EN vxge_mBIT(35)
  1380. #define VXGE_HW_PHASE_CFG_RXD_RHS_WR_PHASE_EN vxge_mBIT(39)
  1381. #define VXGE_HW_PHASE_CFG_RXD_RHS_RD_PHASE_EN vxge_mBIT(43)
  1382. /*0x00d00*/ u64 rcq_bypq_cfg;
  1383. #define VXGE_HW_RCQ_BYPQ_CFG_OVERFLOW_THRESHOLD(val) vxge_vBIT(val, 10, 22)
  1384. #define VXGE_HW_RCQ_BYPQ_CFG_BYP_ON_THRESHOLD(val) vxge_vBIT(val, 39, 9)
  1385. #define VXGE_HW_RCQ_BYPQ_CFG_BYP_OFF_THRESHOLD(val) vxge_vBIT(val, 55, 9)
  1386. u8 unused00e00[0x00e00-0x00d08];
  1387. /*0x00e00*/ u64 doorbell_int_status;
  1388. #define VXGE_HW_DOORBELL_INT_STATUS_KDFC_ERR_REG_TXDMA_KDFC_INT vxge_mBIT(7)
  1389. #define VXGE_HW_DOORBELL_INT_STATUS_USDC_ERR_REG_TXDMA_USDC_INT vxge_mBIT(15)
  1390. /*0x00e08*/ u64 doorbell_int_mask;
  1391. /*0x00e10*/ u64 kdfc_err_reg;
  1392. #define VXGE_HW_KDFC_ERR_REG_KDFC_KDFC_ECC_SG_ERR vxge_mBIT(7)
  1393. #define VXGE_HW_KDFC_ERR_REG_KDFC_KDFC_ECC_DB_ERR vxge_mBIT(15)
  1394. #define VXGE_HW_KDFC_ERR_REG_KDFC_KDFC_SM_ERR_ALARM vxge_mBIT(23)
  1395. #define VXGE_HW_KDFC_ERR_REG_KDFC_KDFC_MISC_ERR_1 vxge_mBIT(32)
  1396. #define VXGE_HW_KDFC_ERR_REG_KDFC_KDFC_PCIX_ERR vxge_mBIT(39)
  1397. /*0x00e18*/ u64 kdfc_err_mask;
  1398. /*0x00e20*/ u64 kdfc_err_reg_alarm;
  1399. #define VXGE_HW_KDFC_ERR_REG_ALARM_KDFC_KDFC_ECC_SG_ERR vxge_mBIT(7)
  1400. #define VXGE_HW_KDFC_ERR_REG_ALARM_KDFC_KDFC_ECC_DB_ERR vxge_mBIT(15)
  1401. #define VXGE_HW_KDFC_ERR_REG_ALARM_KDFC_KDFC_SM_ERR_ALARM vxge_mBIT(23)
  1402. #define VXGE_HW_KDFC_ERR_REG_ALARM_KDFC_KDFC_MISC_ERR_1 vxge_mBIT(32)
  1403. #define VXGE_HW_KDFC_ERR_REG_ALARM_KDFC_KDFC_PCIX_ERR vxge_mBIT(39)
  1404. u8 unused00e40[0x00e40-0x00e28];
  1405. /*0x00e40*/ u64 kdfc_vp_partition_0;
  1406. #define VXGE_HW_KDFC_VP_PARTITION_0_ENABLE vxge_mBIT(0)
  1407. #define VXGE_HW_KDFC_VP_PARTITION_0_NUMBER_0(val) vxge_vBIT(val, 5, 3)
  1408. #define VXGE_HW_KDFC_VP_PARTITION_0_LENGTH_0(val) vxge_vBIT(val, 17, 15)
  1409. #define VXGE_HW_KDFC_VP_PARTITION_0_NUMBER_1(val) vxge_vBIT(val, 37, 3)
  1410. #define VXGE_HW_KDFC_VP_PARTITION_0_LENGTH_1(val) vxge_vBIT(val, 49, 15)
  1411. /*0x00e48*/ u64 kdfc_vp_partition_1;
  1412. #define VXGE_HW_KDFC_VP_PARTITION_1_NUMBER_2(val) vxge_vBIT(val, 5, 3)
  1413. #define VXGE_HW_KDFC_VP_PARTITION_1_LENGTH_2(val) vxge_vBIT(val, 17, 15)
  1414. #define VXGE_HW_KDFC_VP_PARTITION_1_NUMBER_3(val) vxge_vBIT(val, 37, 3)
  1415. #define VXGE_HW_KDFC_VP_PARTITION_1_LENGTH_3(val) vxge_vBIT(val, 49, 15)
  1416. /*0x00e50*/ u64 kdfc_vp_partition_2;
  1417. #define VXGE_HW_KDFC_VP_PARTITION_2_NUMBER_4(val) vxge_vBIT(val, 5, 3)
  1418. #define VXGE_HW_KDFC_VP_PARTITION_2_LENGTH_4(val) vxge_vBIT(val, 17, 15)
  1419. #define VXGE_HW_KDFC_VP_PARTITION_2_NUMBER_5(val) vxge_vBIT(val, 37, 3)
  1420. #define VXGE_HW_KDFC_VP_PARTITION_2_LENGTH_5(val) vxge_vBIT(val, 49, 15)
  1421. /*0x00e58*/ u64 kdfc_vp_partition_3;
  1422. #define VXGE_HW_KDFC_VP_PARTITION_3_NUMBER_6(val) vxge_vBIT(val, 5, 3)
  1423. #define VXGE_HW_KDFC_VP_PARTITION_3_LENGTH_6(val) vxge_vBIT(val, 17, 15)
  1424. #define VXGE_HW_KDFC_VP_PARTITION_3_NUMBER_7(val) vxge_vBIT(val, 37, 3)
  1425. #define VXGE_HW_KDFC_VP_PARTITION_3_LENGTH_7(val) vxge_vBIT(val, 49, 15)
  1426. /*0x00e60*/ u64 kdfc_vp_partition_4;
  1427. #define VXGE_HW_KDFC_VP_PARTITION_4_LENGTH_8(val) vxge_vBIT(val, 17, 15)
  1428. #define VXGE_HW_KDFC_VP_PARTITION_4_LENGTH_9(val) vxge_vBIT(val, 49, 15)
  1429. /*0x00e68*/ u64 kdfc_vp_partition_5;
  1430. #define VXGE_HW_KDFC_VP_PARTITION_5_LENGTH_10(val) vxge_vBIT(val, 17, 15)
  1431. #define VXGE_HW_KDFC_VP_PARTITION_5_LENGTH_11(val) vxge_vBIT(val, 49, 15)
  1432. /*0x00e70*/ u64 kdfc_vp_partition_6;
  1433. #define VXGE_HW_KDFC_VP_PARTITION_6_LENGTH_12(val) vxge_vBIT(val, 17, 15)
  1434. #define VXGE_HW_KDFC_VP_PARTITION_6_LENGTH_13(val) vxge_vBIT(val, 49, 15)
  1435. /*0x00e78*/ u64 kdfc_vp_partition_7;
  1436. #define VXGE_HW_KDFC_VP_PARTITION_7_LENGTH_14(val) vxge_vBIT(val, 17, 15)
  1437. #define VXGE_HW_KDFC_VP_PARTITION_7_LENGTH_15(val) vxge_vBIT(val, 49, 15)
  1438. /*0x00e80*/ u64 kdfc_vp_partition_8;
  1439. #define VXGE_HW_KDFC_VP_PARTITION_8_LENGTH_16(val) vxge_vBIT(val, 17, 15)
  1440. /*0x00e88*/ u64 kdfc_w_round_robin_0;
  1441. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_0(val) vxge_vBIT(val, 3, 5)
  1442. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_1(val) vxge_vBIT(val, 11, 5)
  1443. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_2(val) vxge_vBIT(val, 19, 5)
  1444. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_3(val) vxge_vBIT(val, 27, 5)
  1445. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_4(val) vxge_vBIT(val, 35, 5)
  1446. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_5(val) vxge_vBIT(val, 43, 5)
  1447. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_6(val) vxge_vBIT(val, 51, 5)
  1448. #define VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_7(val) vxge_vBIT(val, 59, 5)
  1449. u8 unused0f28[0x0f28-0x0e90];
  1450. /*0x00f28*/ u64 kdfc_w_round_robin_20;
  1451. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_0(val) vxge_vBIT(val, 3, 5)
  1452. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_1(val) vxge_vBIT(val, 11, 5)
  1453. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_2(val) vxge_vBIT(val, 19, 5)
  1454. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_3(val) vxge_vBIT(val, 27, 5)
  1455. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_4(val) vxge_vBIT(val, 35, 5)
  1456. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_5(val) vxge_vBIT(val, 43, 5)
  1457. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_6(val) vxge_vBIT(val, 51, 5)
  1458. #define VXGE_HW_KDFC_W_ROUND_ROBIN_20_NUMBER_7(val) vxge_vBIT(val, 59, 5)
  1459. #define VXGE_HW_WRR_FIFO_COUNT 20
  1460. u8 unused0fc8[0x0fc8-0x0f30];
  1461. /*0x00fc8*/ u64 kdfc_w_round_robin_40;
  1462. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_0(val) vxge_vBIT(val, 3, 5)
  1463. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_1(val) vxge_vBIT(val, 11, 5)
  1464. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_2(val) vxge_vBIT(val, 19, 5)
  1465. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_3(val) vxge_vBIT(val, 27, 5)
  1466. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_4(val) vxge_vBIT(val, 35, 5)
  1467. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_5(val) vxge_vBIT(val, 43, 5)
  1468. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_6(val) vxge_vBIT(val, 51, 5)
  1469. #define VXGE_HW_KDFC_W_ROUND_ROBIN_40_NUMBER_7(val) vxge_vBIT(val, 59, 5)
  1470. u8 unused1068[0x01068-0x0fd0];
  1471. /*0x01068*/ u64 kdfc_entry_type_sel_0;
  1472. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_0(val) vxge_vBIT(val, 6, 2)
  1473. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_1(val) vxge_vBIT(val, 14, 2)
  1474. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_2(val) vxge_vBIT(val, 22, 2)
  1475. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_3(val) vxge_vBIT(val, 30, 2)
  1476. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_4(val) vxge_vBIT(val, 38, 2)
  1477. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_5(val) vxge_vBIT(val, 46, 2)
  1478. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_6(val) vxge_vBIT(val, 54, 2)
  1479. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_7(val) vxge_vBIT(val, 62, 2)
  1480. /*0x01070*/ u64 kdfc_entry_type_sel_1;
  1481. #define VXGE_HW_KDFC_ENTRY_TYPE_SEL_1_NUMBER_8(val) vxge_vBIT(val, 6, 2)
  1482. /*0x01078*/ u64 kdfc_fifo_0_ctrl;
  1483. #define VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(val) vxge_vBIT(val, 3, 5)
  1484. #define VXGE_HW_WEIGHTED_RR_SERVICE_STATES 176
  1485. #define VXGE_HW_WRR_FIFO_SERVICE_STATES 153
  1486. u8 unused1100[0x01100-0x1080];
  1487. /*0x01100*/ u64 kdfc_fifo_17_ctrl;
  1488. #define VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(val) vxge_vBIT(val, 3, 5)
  1489. u8 unused1600[0x01600-0x1108];
  1490. /*0x01600*/ u64 rxmac_int_status;
  1491. #define VXGE_HW_RXMAC_INT_STATUS_RXMAC_GEN_ERR_RXMAC_GEN_INT vxge_mBIT(3)
  1492. #define VXGE_HW_RXMAC_INT_STATUS_RXMAC_ECC_ERR_RXMAC_ECC_INT vxge_mBIT(7)
  1493. #define VXGE_HW_RXMAC_INT_STATUS_RXMAC_VARIOUS_ERR_RXMAC_VARIOUS_INT \
  1494. vxge_mBIT(11)
  1495. /*0x01608*/ u64 rxmac_int_mask;
  1496. u8 unused01618[0x01618-0x01610];
  1497. /*0x01618*/ u64 rxmac_gen_err_reg;
  1498. /*0x01620*/ u64 rxmac_gen_err_mask;
  1499. /*0x01628*/ u64 rxmac_gen_err_alarm;
  1500. /*0x01630*/ u64 rxmac_ecc_err_reg;
  1501. #define VXGE_HW_RXMAC_ECC_ERR_REG_RMAC_PORT0_RMAC_RTS_PART_SG_ERR(val) \
  1502. vxge_vBIT(val, 0, 4)
  1503. #define VXGE_HW_RXMAC_ECC_ERR_REG_RMAC_PORT0_RMAC_RTS_PART_DB_ERR(val) \
  1504. vxge_vBIT(val, 4, 4)
  1505. #define VXGE_HW_RXMAC_ECC_ERR_REG_RMAC_PORT1_RMAC_RTS_PART_SG_ERR(val) \
  1506. vxge_vBIT(val, 8, 4)
  1507. #define VXGE_HW_RXMAC_ECC_ERR_REG_RMAC_PORT1_RMAC_RTS_PART_DB_ERR(val) \
  1508. vxge_vBIT(val, 12, 4)
  1509. #define VXGE_HW_RXMAC_ECC_ERR_REG_RMAC_PORT2_RMAC_RTS_PART_SG_ERR(val) \
  1510. vxge_vBIT(val, 16, 4)
  1511. #define VXGE_HW_RXMAC_ECC_ERR_REG_RMAC_PORT2_RMAC_RTS_PART_DB_ERR(val) \
  1512. vxge_vBIT(val, 20, 4)
  1513. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT0_SG_ERR(val) \
  1514. vxge_vBIT(val, 24, 2)
  1515. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT0_DB_ERR(val) \
  1516. vxge_vBIT(val, 26, 2)
  1517. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT1_SG_ERR(val) \
  1518. vxge_vBIT(val, 28, 2)
  1519. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT1_DB_ERR(val) \
  1520. vxge_vBIT(val, 30, 2)
  1521. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_VID_LKP_SG_ERR vxge_mBIT(32)
  1522. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_VID_LKP_DB_ERR vxge_mBIT(33)
  1523. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT0_SG_ERR vxge_mBIT(34)
  1524. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT0_DB_ERR vxge_mBIT(35)
  1525. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT1_SG_ERR vxge_mBIT(36)
  1526. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT1_DB_ERR vxge_mBIT(37)
  1527. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT2_SG_ERR vxge_mBIT(38)
  1528. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT2_DB_ERR vxge_mBIT(39)
  1529. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_MASK_SG_ERR(val) \
  1530. vxge_vBIT(val, 40, 7)
  1531. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_MASK_DB_ERR(val) \
  1532. vxge_vBIT(val, 47, 7)
  1533. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_LKP_SG_ERR(val) \
  1534. vxge_vBIT(val, 54, 3)
  1535. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_LKP_DB_ERR(val) \
  1536. vxge_vBIT(val, 57, 3)
  1537. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DS_LKP_SG_ERR \
  1538. vxge_mBIT(60)
  1539. #define VXGE_HW_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DS_LKP_DB_ERR \
  1540. vxge_mBIT(61)
  1541. /*0x01638*/ u64 rxmac_ecc_err_mask;
  1542. /*0x01640*/ u64 rxmac_ecc_err_alarm;
  1543. /*0x01648*/ u64 rxmac_various_err_reg;
  1544. #define VXGE_HW_RXMAC_VARIOUS_ERR_REG_RMAC_RMAC_PORT0_FSM_ERR vxge_mBIT(0)
  1545. #define VXGE_HW_RXMAC_VARIOUS_ERR_REG_RMAC_RMAC_PORT1_FSM_ERR vxge_mBIT(1)
  1546. #define VXGE_HW_RXMAC_VARIOUS_ERR_REG_RMAC_RMAC_PORT2_FSM_ERR vxge_mBIT(2)
  1547. #define VXGE_HW_RXMAC_VARIOUS_ERR_REG_RMACJ_RMACJ_FSM_ERR vxge_mBIT(3)
  1548. /*0x01650*/ u64 rxmac_various_err_mask;
  1549. /*0x01658*/ u64 rxmac_various_err_alarm;
  1550. /*0x01660*/ u64 rxmac_gen_cfg;
  1551. #define VXGE_HW_RXMAC_GEN_CFG_SCALE_RMAC_UTIL vxge_mBIT(11)
  1552. /*0x01668*/ u64 rxmac_authorize_all_addr;
  1553. #define VXGE_HW_RXMAC_AUTHORIZE_ALL_ADDR_VP(n) vxge_mBIT(n)
  1554. /*0x01670*/ u64 rxmac_authorize_all_vid;
  1555. #define VXGE_HW_RXMAC_AUTHORIZE_ALL_VID_VP(n) vxge_mBIT(n)
  1556. u8 unused016c0[0x016c0-0x01678];
  1557. /*0x016c0*/ u64 rxmac_red_rate_repl_queue;
  1558. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR0(val) vxge_vBIT(val, 0, 4)
  1559. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR1(val) vxge_vBIT(val, 4, 4)
  1560. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR2(val) vxge_vBIT(val, 8, 4)
  1561. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR3(val) vxge_vBIT(val, 12, 4)
  1562. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR0(val) vxge_vBIT(val, 16, 4)
  1563. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR1(val) vxge_vBIT(val, 20, 4)
  1564. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR2(val) vxge_vBIT(val, 24, 4)
  1565. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR3(val) vxge_vBIT(val, 28, 4)
  1566. #define VXGE_HW_RXMAC_RED_RATE_REPL_QUEUE_TRICKLE_EN vxge_mBIT(35)
  1567. u8 unused016e0[0x016e0-0x016c8];
  1568. /*0x016e0*/ u64 rxmac_cfg0_port[3];
  1569. #define VXGE_HW_RXMAC_CFG0_PORT_RMAC_EN vxge_mBIT(3)
  1570. #define VXGE_HW_RXMAC_CFG0_PORT_STRIP_FCS vxge_mBIT(7)
  1571. #define VXGE_HW_RXMAC_CFG0_PORT_DISCARD_PFRM vxge_mBIT(11)
  1572. #define VXGE_HW_RXMAC_CFG0_PORT_IGNORE_FCS_ERR vxge_mBIT(15)
  1573. #define VXGE_HW_RXMAC_CFG0_PORT_IGNORE_LONG_ERR vxge_mBIT(19)
  1574. #define VXGE_HW_RXMAC_CFG0_PORT_IGNORE_USIZED_ERR vxge_mBIT(23)
  1575. #define VXGE_HW_RXMAC_CFG0_PORT_IGNORE_LEN_MISMATCH vxge_mBIT(27)
  1576. #define VXGE_HW_RXMAC_CFG0_PORT_MAX_PYLD_LEN(val) vxge_vBIT(val, 50, 14)
  1577. u8 unused01710[0x01710-0x016f8];
  1578. /*0x01710*/ u64 rxmac_cfg2_port[3];
  1579. #define VXGE_HW_RXMAC_CFG2_PORT_PROM_EN vxge_mBIT(3)
  1580. /*0x01728*/ u64 rxmac_pause_cfg_port[3];
  1581. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN vxge_mBIT(3)
  1582. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN vxge_mBIT(7)
  1583. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_ACCEL_SEND(val) vxge_vBIT(val, 9, 3)
  1584. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_DUAL_THR vxge_mBIT(15)
  1585. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_HIGH_PTIME(val) vxge_vBIT(val, 20, 16)
  1586. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_IGNORE_PF_FCS_ERR vxge_mBIT(39)
  1587. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_IGNORE_PF_LEN_ERR vxge_mBIT(43)
  1588. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_LIMITER_EN vxge_mBIT(47)
  1589. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_MAX_LIMIT(val) vxge_vBIT(val, 48, 8)
  1590. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_PERMIT_RATEMGMT_CTRL vxge_mBIT(59)
  1591. u8 unused01758[0x01758-0x01740];
  1592. /*0x01758*/ u64 rxmac_red_cfg0_port[3];
  1593. #define VXGE_HW_RXMAC_RED_CFG0_PORT_RED_EN_VP(n) vxge_mBIT(n)
  1594. /*0x01770*/ u64 rxmac_red_cfg1_port[3];
  1595. #define VXGE_HW_RXMAC_RED_CFG1_PORT_FINE_EN vxge_mBIT(3)
  1596. #define VXGE_HW_RXMAC_RED_CFG1_PORT_RED_EN_REPL_QUEUE vxge_mBIT(11)
  1597. /*0x01788*/ u64 rxmac_red_cfg2_port[3];
  1598. #define VXGE_HW_RXMAC_RED_CFG2_PORT_TRICKLE_EN_VP(n) vxge_mBIT(n)
  1599. /*0x017a0*/ u64 rxmac_link_util_port[3];
  1600. #define VXGE_HW_RXMAC_LINK_UTIL_PORT_RMAC_RMAC_UTILIZATION(val) \
  1601. vxge_vBIT(val, 1, 7)
  1602. #define VXGE_HW_RXMAC_LINK_UTIL_PORT_RMAC_UTIL_CFG(val) vxge_vBIT(val, 8, 4)
  1603. #define VXGE_HW_RXMAC_LINK_UTIL_PORT_RMAC_RMAC_FRAC_UTIL(val) \
  1604. vxge_vBIT(val, 12, 4)
  1605. #define VXGE_HW_RXMAC_LINK_UTIL_PORT_RMAC_PKT_WEIGHT(val) vxge_vBIT(val, 16, 4)
  1606. #define VXGE_HW_RXMAC_LINK_UTIL_PORT_RMAC_RMAC_SCALE_FACTOR vxge_mBIT(23)
  1607. u8 unused017d0[0x017d0-0x017b8];
  1608. /*0x017d0*/ u64 rxmac_status_port[3];
  1609. #define VXGE_HW_RXMAC_STATUS_PORT_RMAC_RX_FRM_RCVD vxge_mBIT(3)
  1610. u8 unused01800[0x01800-0x017e8];
  1611. /*0x01800*/ u64 rxmac_rx_pa_cfg0;
  1612. #define VXGE_HW_RXMAC_RX_PA_CFG0_IGNORE_FRAME_ERR vxge_mBIT(3)
  1613. #define VXGE_HW_RXMAC_RX_PA_CFG0_SUPPORT_SNAP_AB_N vxge_mBIT(7)
  1614. #define VXGE_HW_RXMAC_RX_PA_CFG0_SEARCH_FOR_HAO vxge_mBIT(18)
  1615. #define VXGE_HW_RXMAC_RX_PA_CFG0_SUPPORT_MOBILE_IPV6_HDRS vxge_mBIT(19)
  1616. #define VXGE_HW_RXMAC_RX_PA_CFG0_IPV6_STOP_SEARCHING vxge_mBIT(23)
  1617. #define VXGE_HW_RXMAC_RX_PA_CFG0_NO_PS_IF_UNKNOWN vxge_mBIT(27)
  1618. #define VXGE_HW_RXMAC_RX_PA_CFG0_SEARCH_FOR_ETYPE vxge_mBIT(35)
  1619. #define VXGE_HW_RXMAC_RX_PA_CFG0_TOSS_ANY_FRM_IF_L3_CSUM_ERR vxge_mBIT(39)
  1620. #define VXGE_HW_RXMAC_RX_PA_CFG0_TOSS_OFFLD_FRM_IF_L3_CSUM_ERR vxge_mBIT(43)
  1621. #define VXGE_HW_RXMAC_RX_PA_CFG0_TOSS_ANY_FRM_IF_L4_CSUM_ERR vxge_mBIT(47)
  1622. #define VXGE_HW_RXMAC_RX_PA_CFG0_TOSS_OFFLD_FRM_IF_L4_CSUM_ERR vxge_mBIT(51)
  1623. #define VXGE_HW_RXMAC_RX_PA_CFG0_TOSS_ANY_FRM_IF_RPA_ERR vxge_mBIT(55)
  1624. #define VXGE_HW_RXMAC_RX_PA_CFG0_TOSS_OFFLD_FRM_IF_RPA_ERR vxge_mBIT(59)
  1625. #define VXGE_HW_RXMAC_RX_PA_CFG0_JUMBO_SNAP_EN vxge_mBIT(63)
  1626. /*0x01808*/ u64 rxmac_rx_pa_cfg1;
  1627. #define VXGE_HW_RXMAC_RX_PA_CFG1_REPL_IPV4_TCP_INCL_PH vxge_mBIT(3)
  1628. #define VXGE_HW_RXMAC_RX_PA_CFG1_REPL_IPV6_TCP_INCL_PH vxge_mBIT(7)
  1629. #define VXGE_HW_RXMAC_RX_PA_CFG1_REPL_IPV4_UDP_INCL_PH vxge_mBIT(11)
  1630. #define VXGE_HW_RXMAC_RX_PA_CFG1_REPL_IPV6_UDP_INCL_PH vxge_mBIT(15)
  1631. #define VXGE_HW_RXMAC_RX_PA_CFG1_REPL_L4_INCL_CF vxge_mBIT(19)
  1632. #define VXGE_HW_RXMAC_RX_PA_CFG1_REPL_STRIP_VLAN_TAG vxge_mBIT(23)
  1633. u8 unused01828[0x01828-0x01810];
  1634. /*0x01828*/ u64 rts_mgr_cfg0;
  1635. #define VXGE_HW_RTS_MGR_CFG0_RTS_DP_SP_PRIORITY vxge_mBIT(3)
  1636. #define VXGE_HW_RTS_MGR_CFG0_FLEX_L4PRTCL_VALUE(val) vxge_vBIT(val, 24, 8)
  1637. #define VXGE_HW_RTS_MGR_CFG0_ICMP_TRASH vxge_mBIT(35)
  1638. #define VXGE_HW_RTS_MGR_CFG0_TCPSYN_TRASH vxge_mBIT(39)
  1639. #define VXGE_HW_RTS_MGR_CFG0_ZL4PYLD_TRASH vxge_mBIT(43)
  1640. #define VXGE_HW_RTS_MGR_CFG0_L4PRTCL_TCP_TRASH vxge_mBIT(47)
  1641. #define VXGE_HW_RTS_MGR_CFG0_L4PRTCL_UDP_TRASH vxge_mBIT(51)
  1642. #define VXGE_HW_RTS_MGR_CFG0_L4PRTCL_FLEX_TRASH vxge_mBIT(55)
  1643. #define VXGE_HW_RTS_MGR_CFG0_IPFRAG_TRASH vxge_mBIT(59)
  1644. /*0x01830*/ u64 rts_mgr_cfg1;
  1645. #define VXGE_HW_RTS_MGR_CFG1_DA_ACTIVE_TABLE vxge_mBIT(3)
  1646. #define VXGE_HW_RTS_MGR_CFG1_PN_ACTIVE_TABLE vxge_mBIT(7)
  1647. /*0x01838*/ u64 rts_mgr_criteria_priority;
  1648. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_ETYPE(val) vxge_vBIT(val, 5, 3)
  1649. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_ICMP_TCPSYN(val) vxge_vBIT(val, 9, 3)
  1650. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_L4PN(val) vxge_vBIT(val, 13, 3)
  1651. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_RANGE_L4PN(val) vxge_vBIT(val, 17, 3)
  1652. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_RTH_IT(val) vxge_vBIT(val, 21, 3)
  1653. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_DS(val) vxge_vBIT(val, 25, 3)
  1654. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_QOS(val) vxge_vBIT(val, 29, 3)
  1655. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_ZL4PYLD(val) vxge_vBIT(val, 33, 3)
  1656. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_L4PRTCL(val) vxge_vBIT(val, 37, 3)
  1657. /*0x01840*/ u64 rts_mgr_da_pause_cfg;
  1658. #define VXGE_HW_RTS_MGR_DA_PAUSE_CFG_VPATH_VECTOR(val) vxge_vBIT(val, 0, 17)
  1659. /*0x01848*/ u64 rts_mgr_da_slow_proto_cfg;
  1660. #define VXGE_HW_RTS_MGR_DA_SLOW_PROTO_CFG_VPATH_VECTOR(val) \
  1661. vxge_vBIT(val, 0, 17)
  1662. u8 unused01890[0x01890-0x01850];
  1663. /*0x01890*/ u64 rts_mgr_cbasin_cfg;
  1664. u8 unused01968[0x01968-0x01898];
  1665. /*0x01968*/ u64 dbg_stat_rx_any_frms;
  1666. #define VXGE_HW_DBG_STAT_RX_ANY_FRMS_PORT0_RX_ANY_FRMS(val) vxge_vBIT(val, 0, 8)
  1667. #define VXGE_HW_DBG_STAT_RX_ANY_FRMS_PORT1_RX_ANY_FRMS(val) vxge_vBIT(val, 8, 8)
  1668. #define VXGE_HW_DBG_STAT_RX_ANY_FRMS_PORT2_RX_ANY_FRMS(val) \
  1669. vxge_vBIT(val, 16, 8)
  1670. u8 unused01a00[0x01a00-0x01970];
  1671. /*0x01a00*/ u64 rxmac_red_rate_vp[17];
  1672. #define VXGE_HW_RXMAC_RED_RATE_VP_CRATE_THR0(val) vxge_vBIT(val, 0, 4)
  1673. #define VXGE_HW_RXMAC_RED_RATE_VP_CRATE_THR1(val) vxge_vBIT(val, 4, 4)
  1674. #define VXGE_HW_RXMAC_RED_RATE_VP_CRATE_THR2(val) vxge_vBIT(val, 8, 4)
  1675. #define VXGE_HW_RXMAC_RED_RATE_VP_CRATE_THR3(val) vxge_vBIT(val, 12, 4)
  1676. #define VXGE_HW_RXMAC_RED_RATE_VP_FRATE_THR0(val) vxge_vBIT(val, 16, 4)
  1677. #define VXGE_HW_RXMAC_RED_RATE_VP_FRATE_THR1(val) vxge_vBIT(val, 20, 4)
  1678. #define VXGE_HW_RXMAC_RED_RATE_VP_FRATE_THR2(val) vxge_vBIT(val, 24, 4)
  1679. #define VXGE_HW_RXMAC_RED_RATE_VP_FRATE_THR3(val) vxge_vBIT(val, 28, 4)
  1680. u8 unused01e00[0x01e00-0x01a88];
  1681. /*0x01e00*/ u64 xgmac_int_status;
  1682. #define VXGE_HW_XGMAC_INT_STATUS_XMAC_GEN_ERR_XMAC_GEN_INT vxge_mBIT(3)
  1683. #define VXGE_HW_XGMAC_INT_STATUS_XMAC_LINK_ERR_PORT0_XMAC_LINK_INT_PORT0 \
  1684. vxge_mBIT(7)
  1685. #define VXGE_HW_XGMAC_INT_STATUS_XMAC_LINK_ERR_PORT1_XMAC_LINK_INT_PORT1 \
  1686. vxge_mBIT(11)
  1687. #define VXGE_HW_XGMAC_INT_STATUS_XGXS_GEN_ERR_XGXS_GEN_INT vxge_mBIT(15)
  1688. #define VXGE_HW_XGMAC_INT_STATUS_ASIC_NTWK_ERR_ASIC_NTWK_INT vxge_mBIT(19)
  1689. #define VXGE_HW_XGMAC_INT_STATUS_ASIC_GPIO_ERR_ASIC_GPIO_INT vxge_mBIT(23)
  1690. /*0x01e08*/ u64 xgmac_int_mask;
  1691. /*0x01e10*/ u64 xmac_gen_err_reg;
  1692. #define VXGE_HW_XMAC_GEN_ERR_REG_LAGC_LAG_PORT0_ACTOR_CHURN_DETECTED \
  1693. vxge_mBIT(7)
  1694. #define VXGE_HW_XMAC_GEN_ERR_REG_LAGC_LAG_PORT0_PARTNER_CHURN_DETECTED \
  1695. vxge_mBIT(11)
  1696. #define VXGE_HW_XMAC_GEN_ERR_REG_LAGC_LAG_PORT0_RECEIVED_LACPDU vxge_mBIT(15)
  1697. #define VXGE_HW_XMAC_GEN_ERR_REG_LAGC_LAG_PORT1_ACTOR_CHURN_DETECTED \
  1698. vxge_mBIT(19)
  1699. #define VXGE_HW_XMAC_GEN_ERR_REG_LAGC_LAG_PORT1_PARTNER_CHURN_DETECTED \
  1700. vxge_mBIT(23)
  1701. #define VXGE_HW_XMAC_GEN_ERR_REG_LAGC_LAG_PORT1_RECEIVED_LACPDU vxge_mBIT(27)
  1702. #define VXGE_HW_XMAC_GEN_ERR_REG_XLCM_LAG_FAILOVER_DETECTED vxge_mBIT(31)
  1703. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE0_SG_ERR(val) \
  1704. vxge_vBIT(val, 40, 2)
  1705. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE0_DB_ERR(val) \
  1706. vxge_vBIT(val, 42, 2)
  1707. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE1_SG_ERR(val) \
  1708. vxge_vBIT(val, 44, 2)
  1709. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE1_DB_ERR(val) \
  1710. vxge_vBIT(val, 46, 2)
  1711. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE2_SG_ERR(val) \
  1712. vxge_vBIT(val, 48, 2)
  1713. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE2_DB_ERR(val) \
  1714. vxge_vBIT(val, 50, 2)
  1715. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE3_SG_ERR(val) \
  1716. vxge_vBIT(val, 52, 2)
  1717. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE3_DB_ERR(val) \
  1718. vxge_vBIT(val, 54, 2)
  1719. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE4_SG_ERR(val) \
  1720. vxge_vBIT(val, 56, 2)
  1721. #define VXGE_HW_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE4_DB_ERR(val) \
  1722. vxge_vBIT(val, 58, 2)
  1723. #define VXGE_HW_XMAC_GEN_ERR_REG_XMACJ_XMAC_FSM_ERR vxge_mBIT(63)
  1724. /*0x01e18*/ u64 xmac_gen_err_mask;
  1725. /*0x01e20*/ u64 xmac_gen_err_alarm;
  1726. /*0x01e28*/ u64 xmac_link_err_port0_reg;
  1727. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_DOWN vxge_mBIT(3)
  1728. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_UP vxge_mBIT(7)
  1729. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_WENT_DOWN vxge_mBIT(11)
  1730. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_WENT_UP vxge_mBIT(15)
  1731. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_REAFFIRMED_FAULT \
  1732. vxge_mBIT(19)
  1733. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_REAFFIRMED_OK vxge_mBIT(23)
  1734. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_LINK_DOWN vxge_mBIT(27)
  1735. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMACJ_LINK_UP vxge_mBIT(31)
  1736. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_RATEMGMT_RATE_CHANGE vxge_mBIT(35)
  1737. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_RATEMGMT_LASI_INV vxge_mBIT(39)
  1738. #define VXGE_HW_XMAC_LINK_ERR_PORT_REG_XMDIO_MDIO_MGR_ACCESS_COMPLETE \
  1739. vxge_mBIT(47)
  1740. /*0x01e30*/ u64 xmac_link_err_port0_mask;
  1741. /*0x01e38*/ u64 xmac_link_err_port0_alarm;
  1742. /*0x01e40*/ u64 xmac_link_err_port1_reg;
  1743. /*0x01e48*/ u64 xmac_link_err_port1_mask;
  1744. /*0x01e50*/ u64 xmac_link_err_port1_alarm;
  1745. /*0x01e58*/ u64 xgxs_gen_err_reg;
  1746. #define VXGE_HW_XGXS_GEN_ERR_REG_XGXS_XGXS_FSM_ERR vxge_mBIT(63)
  1747. /*0x01e60*/ u64 xgxs_gen_err_mask;
  1748. /*0x01e68*/ u64 xgxs_gen_err_alarm;
  1749. /*0x01e70*/ u64 asic_ntwk_err_reg;
  1750. #define VXGE_HW_ASIC_NTWK_ERR_REG_XMACJ_NTWK_DOWN vxge_mBIT(3)
  1751. #define VXGE_HW_ASIC_NTWK_ERR_REG_XMACJ_NTWK_UP vxge_mBIT(7)
  1752. #define VXGE_HW_ASIC_NTWK_ERR_REG_XMACJ_NTWK_WENT_DOWN vxge_mBIT(11)
  1753. #define VXGE_HW_ASIC_NTWK_ERR_REG_XMACJ_NTWK_WENT_UP vxge_mBIT(15)
  1754. #define VXGE_HW_ASIC_NTWK_ERR_REG_XMACJ_NTWK_REAFFIRMED_FAULT vxge_mBIT(19)
  1755. #define VXGE_HW_ASIC_NTWK_ERR_REG_XMACJ_NTWK_REAFFIRMED_OK vxge_mBIT(23)
  1756. /*0x01e78*/ u64 asic_ntwk_err_mask;
  1757. /*0x01e80*/ u64 asic_ntwk_err_alarm;
  1758. /*0x01e88*/ u64 asic_gpio_err_reg;
  1759. #define VXGE_HW_ASIC_GPIO_ERR_REG_XMACJ_GPIO_INT(n) vxge_mBIT(n)
  1760. /*0x01e90*/ u64 asic_gpio_err_mask;
  1761. /*0x01e98*/ u64 asic_gpio_err_alarm;
  1762. /*0x01ea0*/ u64 xgmac_gen_status;
  1763. #define VXGE_HW_XGMAC_GEN_STATUS_XMACJ_NTWK_OK vxge_mBIT(3)
  1764. #define VXGE_HW_XGMAC_GEN_STATUS_XMACJ_NTWK_DATA_RATE vxge_mBIT(11)
  1765. /*0x01ea8*/ u64 xgmac_gen_fw_memo_status;
  1766. #define VXGE_HW_XGMAC_GEN_FW_MEMO_STATUS_XMACJ_EVENTS_PENDING(val) \
  1767. vxge_vBIT(val, 0, 17)
  1768. /*0x01eb0*/ u64 xgmac_gen_fw_memo_mask;
  1769. #define VXGE_HW_XGMAC_GEN_FW_MEMO_MASK_MASK(val) vxge_vBIT(val, 0, 64)
  1770. /*0x01eb8*/ u64 xgmac_gen_fw_vpath_to_vsport_status;
  1771. #define VXGE_HW_XGMAC_GEN_FW_VPATH_TO_VSPORT_STATUS_XMACJ_EVENTS_PENDING(val) \
  1772. vxge_vBIT(val, 0, 17)
  1773. /*0x01ec0*/ u64 xgmac_main_cfg_port[2];
  1774. #define VXGE_HW_XGMAC_MAIN_CFG_PORT_PORT_EN vxge_mBIT(3)
  1775. u8 unused01f40[0x01f40-0x01ed0];
  1776. /*0x01f40*/ u64 xmac_gen_cfg;
  1777. #define VXGE_HW_XMAC_GEN_CFG_RATEMGMT_MAC_RATE_SEL(val) vxge_vBIT(val, 2, 2)
  1778. #define VXGE_HW_XMAC_GEN_CFG_TX_HEAD_DROP_WHEN_FAULT vxge_mBIT(7)
  1779. #define VXGE_HW_XMAC_GEN_CFG_FAULT_BEHAVIOUR vxge_mBIT(27)
  1780. #define VXGE_HW_XMAC_GEN_CFG_PERIOD_NTWK_UP(val) vxge_vBIT(val, 28, 4)
  1781. #define VXGE_HW_XMAC_GEN_CFG_PERIOD_NTWK_DOWN(val) vxge_vBIT(val, 32, 4)
  1782. /*0x01f48*/ u64 xmac_timestamp;
  1783. #define VXGE_HW_XMAC_TIMESTAMP_EN vxge_mBIT(3)
  1784. #define VXGE_HW_XMAC_TIMESTAMP_USE_LINK_ID(val) vxge_vBIT(val, 6, 2)
  1785. #define VXGE_HW_XMAC_TIMESTAMP_INTERVAL(val) vxge_vBIT(val, 12, 4)
  1786. #define VXGE_HW_XMAC_TIMESTAMP_TIMER_RESTART vxge_mBIT(19)
  1787. #define VXGE_HW_XMAC_TIMESTAMP_XMACJ_ROLLOVER_CNT(val) vxge_vBIT(val, 32, 16)
  1788. /*0x01f50*/ u64 xmac_stats_gen_cfg;
  1789. #define VXGE_HW_XMAC_STATS_GEN_CFG_PRTAGGR_CUM_TIMER(val) vxge_vBIT(val, 4, 4)
  1790. #define VXGE_HW_XMAC_STATS_GEN_CFG_VPATH_CUM_TIMER(val) vxge_vBIT(val, 8, 4)
  1791. #define VXGE_HW_XMAC_STATS_GEN_CFG_VLAN_HANDLING vxge_mBIT(15)
  1792. /*0x01f58*/ u64 xmac_stats_sys_cmd;
  1793. #define VXGE_HW_XMAC_STATS_SYS_CMD_OP(val) vxge_vBIT(val, 5, 3)
  1794. #define VXGE_HW_XMAC_STATS_SYS_CMD_STROBE vxge_mBIT(15)
  1795. #define VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(val) vxge_vBIT(val, 27, 5)
  1796. #define VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(val) vxge_vBIT(val, 32, 8)
  1797. /*0x01f60*/ u64 xmac_stats_sys_data;
  1798. #define VXGE_HW_XMAC_STATS_SYS_DATA_XSMGR_DATA(val) vxge_vBIT(val, 0, 64)
  1799. u8 unused01f80[0x01f80-0x01f68];
  1800. /*0x01f80*/ u64 asic_ntwk_ctrl;
  1801. #define VXGE_HW_ASIC_NTWK_CTRL_REQ_TEST_NTWK vxge_mBIT(3)
  1802. #define VXGE_HW_ASIC_NTWK_CTRL_PORT0_REQ_TEST_PORT vxge_mBIT(11)
  1803. #define VXGE_HW_ASIC_NTWK_CTRL_PORT1_REQ_TEST_PORT vxge_mBIT(15)
  1804. /*0x01f88*/ u64 asic_ntwk_cfg_show_port_info;
  1805. #define VXGE_HW_ASIC_NTWK_CFG_SHOW_PORT_INFO_VP(n) vxge_mBIT(n)
  1806. /*0x01f90*/ u64 asic_ntwk_cfg_port_num;
  1807. #define VXGE_HW_ASIC_NTWK_CFG_PORT_NUM_VP(n) vxge_mBIT(n)
  1808. /*0x01f98*/ u64 xmac_cfg_port[3];
  1809. #define VXGE_HW_XMAC_CFG_PORT_XGMII_LOOPBACK vxge_mBIT(3)
  1810. #define VXGE_HW_XMAC_CFG_PORT_XGMII_REVERSE_LOOPBACK vxge_mBIT(7)
  1811. #define VXGE_HW_XMAC_CFG_PORT_XGMII_TX_BEHAV vxge_mBIT(11)
  1812. #define VXGE_HW_XMAC_CFG_PORT_XGMII_RX_BEHAV vxge_mBIT(15)
  1813. /*0x01fb0*/ u64 xmac_station_addr_port[2];
  1814. #define VXGE_HW_XMAC_STATION_ADDR_PORT_MAC_ADDR(val) vxge_vBIT(val, 0, 48)
  1815. u8 unused02020[0x02020-0x01fc0];
  1816. /*0x02020*/ u64 lag_cfg;
  1817. #define VXGE_HW_LAG_CFG_EN vxge_mBIT(3)
  1818. #define VXGE_HW_LAG_CFG_MODE(val) vxge_vBIT(val, 6, 2)
  1819. #define VXGE_HW_LAG_CFG_TX_DISCARD_BEHAV vxge_mBIT(11)
  1820. #define VXGE_HW_LAG_CFG_RX_DISCARD_BEHAV vxge_mBIT(15)
  1821. #define VXGE_HW_LAG_CFG_PREF_INDIV_PORT_NUM vxge_mBIT(19)
  1822. /*0x02028*/ u64 lag_status;
  1823. #define VXGE_HW_LAG_STATUS_XLCM_WAITING_TO_FAILBACK vxge_mBIT(3)
  1824. #define VXGE_HW_LAG_STATUS_XLCM_TIMER_VAL_COLD_FAILOVER(val) \
  1825. vxge_vBIT(val, 8, 8)
  1826. /*0x02030*/ u64 lag_active_passive_cfg;
  1827. #define VXGE_HW_LAG_ACTIVE_PASSIVE_CFG_HOT_STANDBY vxge_mBIT(3)
  1828. #define VXGE_HW_LAG_ACTIVE_PASSIVE_CFG_LACP_DECIDES vxge_mBIT(7)
  1829. #define VXGE_HW_LAG_ACTIVE_PASSIVE_CFG_PREF_ACTIVE_PORT_NUM vxge_mBIT(11)
  1830. #define VXGE_HW_LAG_ACTIVE_PASSIVE_CFG_AUTO_FAILBACK vxge_mBIT(15)
  1831. #define VXGE_HW_LAG_ACTIVE_PASSIVE_CFG_FAILBACK_EN vxge_mBIT(19)
  1832. #define VXGE_HW_LAG_ACTIVE_PASSIVE_CFG_COLD_FAILOVER_TIMEOUT(val) \
  1833. vxge_vBIT(val, 32, 16)
  1834. u8 unused02040[0x02040-0x02038];
  1835. /*0x02040*/ u64 lag_lacp_cfg;
  1836. #define VXGE_HW_LAG_LACP_CFG_EN vxge_mBIT(3)
  1837. #define VXGE_HW_LAG_LACP_CFG_LACP_BEGIN vxge_mBIT(7)
  1838. #define VXGE_HW_LAG_LACP_CFG_DISCARD_LACP vxge_mBIT(11)
  1839. #define VXGE_HW_LAG_LACP_CFG_LIBERAL_LEN_CHK vxge_mBIT(15)
  1840. /*0x02048*/ u64 lag_timer_cfg_1;
  1841. #define VXGE_HW_LAG_TIMER_CFG_1_FAST_PER(val) vxge_vBIT(val, 0, 16)
  1842. #define VXGE_HW_LAG_TIMER_CFG_1_SLOW_PER(val) vxge_vBIT(val, 16, 16)
  1843. #define VXGE_HW_LAG_TIMER_CFG_1_SHORT_TIMEOUT(val) vxge_vBIT(val, 32, 16)
  1844. #define VXGE_HW_LAG_TIMER_CFG_1_LONG_TIMEOUT(val) vxge_vBIT(val, 48, 16)
  1845. /*0x02050*/ u64 lag_timer_cfg_2;
  1846. #define VXGE_HW_LAG_TIMER_CFG_2_CHURN_DET(val) vxge_vBIT(val, 0, 16)
  1847. #define VXGE_HW_LAG_TIMER_CFG_2_AGGR_WAIT(val) vxge_vBIT(val, 16, 16)
  1848. #define VXGE_HW_LAG_TIMER_CFG_2_SHORT_TIMER_SCALE(val) vxge_vBIT(val, 32, 16)
  1849. #define VXGE_HW_LAG_TIMER_CFG_2_LONG_TIMER_SCALE(val) vxge_vBIT(val, 48, 16)
  1850. /*0x02058*/ u64 lag_sys_id;
  1851. #define VXGE_HW_LAG_SYS_ID_ADDR(val) vxge_vBIT(val, 0, 48)
  1852. #define VXGE_HW_LAG_SYS_ID_USE_PORT_ADDR vxge_mBIT(51)
  1853. #define VXGE_HW_LAG_SYS_ID_ADDR_SEL vxge_mBIT(55)
  1854. /*0x02060*/ u64 lag_sys_cfg;
  1855. #define VXGE_HW_LAG_SYS_CFG_SYS_PRI(val) vxge_vBIT(val, 0, 16)
  1856. u8 unused02070[0x02070-0x02068];
  1857. /*0x02070*/ u64 lag_aggr_addr_cfg[2];
  1858. #define VXGE_HW_LAG_AGGR_ADDR_CFG_ADDR(val) vxge_vBIT(val, 0, 48)
  1859. #define VXGE_HW_LAG_AGGR_ADDR_CFG_USE_PORT_ADDR vxge_mBIT(51)
  1860. #define VXGE_HW_LAG_AGGR_ADDR_CFG_ADDR_SEL vxge_mBIT(55)
  1861. /*0x02080*/ u64 lag_aggr_id_cfg[2];
  1862. #define VXGE_HW_LAG_AGGR_ID_CFG_ID(val) vxge_vBIT(val, 0, 16)
  1863. /*0x02090*/ u64 lag_aggr_admin_key[2];
  1864. #define VXGE_HW_LAG_AGGR_ADMIN_KEY_KEY(val) vxge_vBIT(val, 0, 16)
  1865. /*0x020a0*/ u64 lag_aggr_alt_admin_key;
  1866. #define VXGE_HW_LAG_AGGR_ALT_ADMIN_KEY_KEY(val) vxge_vBIT(val, 0, 16)
  1867. #define VXGE_HW_LAG_AGGR_ALT_ADMIN_KEY_ALT_AGGR vxge_mBIT(19)
  1868. /*0x020a8*/ u64 lag_aggr_oper_key[2];
  1869. #define VXGE_HW_LAG_AGGR_OPER_KEY_LAGC_KEY(val) vxge_vBIT(val, 0, 16)
  1870. /*0x020b8*/ u64 lag_aggr_partner_sys_id[2];
  1871. #define VXGE_HW_LAG_AGGR_PARTNER_SYS_ID_LAGC_ADDR(val) vxge_vBIT(val, 0, 48)
  1872. /*0x020c8*/ u64 lag_aggr_partner_info[2];
  1873. #define VXGE_HW_LAG_AGGR_PARTNER_INFO_LAGC_SYS_PRI(val) vxge_vBIT(val, 0, 16)
  1874. #define VXGE_HW_LAG_AGGR_PARTNER_INFO_LAGC_OPER_KEY(val) \
  1875. vxge_vBIT(val, 16, 16)
  1876. /*0x020d8*/ u64 lag_aggr_state[2];
  1877. #define VXGE_HW_LAG_AGGR_STATE_LAGC_TX vxge_mBIT(3)
  1878. #define VXGE_HW_LAG_AGGR_STATE_LAGC_RX vxge_mBIT(7)
  1879. #define VXGE_HW_LAG_AGGR_STATE_LAGC_READY vxge_mBIT(11)
  1880. #define VXGE_HW_LAG_AGGR_STATE_LAGC_INDIVIDUAL vxge_mBIT(15)
  1881. u8 unused020f0[0x020f0-0x020e8];
  1882. /*0x020f0*/ u64 lag_port_cfg[2];
  1883. #define VXGE_HW_LAG_PORT_CFG_EN vxge_mBIT(3)
  1884. #define VXGE_HW_LAG_PORT_CFG_DISCARD_SLOW_PROTO vxge_mBIT(7)
  1885. #define VXGE_HW_LAG_PORT_CFG_HOST_CHOSEN_AGGR vxge_mBIT(11)
  1886. #define VXGE_HW_LAG_PORT_CFG_DISCARD_UNKNOWN_SLOW_PROTO vxge_mBIT(15)
  1887. /*0x02100*/ u64 lag_port_actor_admin_cfg[2];
  1888. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_CFG_PORT_NUM(val) vxge_vBIT(val, 0, 16)
  1889. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_CFG_PORT_PRI(val) vxge_vBIT(val, 16, 16)
  1890. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_CFG_KEY_10G(val) vxge_vBIT(val, 32, 16)
  1891. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_CFG_KEY_1G(val) vxge_vBIT(val, 48, 16)
  1892. /*0x02110*/ u64 lag_port_actor_admin_state[2];
  1893. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_LACP_ACTIVITY vxge_mBIT(3)
  1894. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_LACP_TIMEOUT vxge_mBIT(7)
  1895. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_AGGREGATION vxge_mBIT(11)
  1896. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_SYNCHRONIZATION vxge_mBIT(15)
  1897. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_COLLECTING vxge_mBIT(19)
  1898. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_DISTRIBUTING vxge_mBIT(23)
  1899. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_DEFAULTED vxge_mBIT(27)
  1900. #define VXGE_HW_LAG_PORT_ACTOR_ADMIN_STATE_EXPIRED vxge_mBIT(31)
  1901. /*0x02120*/ u64 lag_port_partner_admin_sys_id[2];
  1902. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_SYS_ID_ADDR(val) vxge_vBIT(val, 0, 48)
  1903. /*0x02130*/ u64 lag_port_partner_admin_cfg[2];
  1904. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_CFG_SYS_PRI(val) vxge_vBIT(val, 0, 16)
  1905. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_CFG_KEY(val) vxge_vBIT(val, 16, 16)
  1906. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_CFG_PORT_NUM(val) \
  1907. vxge_vBIT(val, 32, 16)
  1908. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_CFG_PORT_PRI(val) \
  1909. vxge_vBIT(val, 48, 16)
  1910. /*0x02140*/ u64 lag_port_partner_admin_state[2];
  1911. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_LACP_ACTIVITY vxge_mBIT(3)
  1912. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_LACP_TIMEOUT vxge_mBIT(7)
  1913. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_AGGREGATION vxge_mBIT(11)
  1914. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_SYNCHRONIZATION vxge_mBIT(15)
  1915. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_COLLECTING vxge_mBIT(19)
  1916. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_DISTRIBUTING vxge_mBIT(23)
  1917. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_DEFAULTED vxge_mBIT(27)
  1918. #define VXGE_HW_LAG_PORT_PARTNER_ADMIN_STATE_EXPIRED vxge_mBIT(31)
  1919. /*0x02150*/ u64 lag_port_to_aggr[2];
  1920. #define VXGE_HW_LAG_PORT_TO_AGGR_LAGC_AGGR_ID(val) vxge_vBIT(val, 0, 16)
  1921. #define VXGE_HW_LAG_PORT_TO_AGGR_LAGC_AGGR_VLD_ID vxge_mBIT(19)
  1922. /*0x02160*/ u64 lag_port_actor_oper_key[2];
  1923. #define VXGE_HW_LAG_PORT_ACTOR_OPER_KEY_LAGC_KEY(val) vxge_vBIT(val, 0, 16)
  1924. /*0x02170*/ u64 lag_port_actor_oper_state[2];
  1925. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_LACP_ACTIVITY vxge_mBIT(3)
  1926. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_LACP_TIMEOUT vxge_mBIT(7)
  1927. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_AGGREGATION vxge_mBIT(11)
  1928. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_SYNCHRONIZATION vxge_mBIT(15)
  1929. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_COLLECTING vxge_mBIT(19)
  1930. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_DISTRIBUTING vxge_mBIT(23)
  1931. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_DEFAULTED vxge_mBIT(27)
  1932. #define VXGE_HW_LAG_PORT_ACTOR_OPER_STATE_LAGC_EXPIRED vxge_mBIT(31)
  1933. /*0x02180*/ u64 lag_port_partner_oper_sys_id[2];
  1934. #define VXGE_HW_LAG_PORT_PARTNER_OPER_SYS_ID_LAGC_ADDR(val) \
  1935. vxge_vBIT(val, 0, 48)
  1936. /*0x02190*/ u64 lag_port_partner_oper_info[2];
  1937. #define VXGE_HW_LAG_PORT_PARTNER_OPER_INFO_LAGC_SYS_PRI(val) \
  1938. vxge_vBIT(val, 0, 16)
  1939. #define VXGE_HW_LAG_PORT_PARTNER_OPER_INFO_LAGC_KEY(val) \
  1940. vxge_vBIT(val, 16, 16)
  1941. #define VXGE_HW_LAG_PORT_PARTNER_OPER_INFO_LAGC_PORT_NUM(val) \
  1942. vxge_vBIT(val, 32, 16)
  1943. #define VXGE_HW_LAG_PORT_PARTNER_OPER_INFO_LAGC_PORT_PRI(val) \
  1944. vxge_vBIT(val, 48, 16)
  1945. /*0x021a0*/ u64 lag_port_partner_oper_state[2];
  1946. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_LACP_ACTIVITY vxge_mBIT(3)
  1947. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_LACP_TIMEOUT vxge_mBIT(7)
  1948. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_AGGREGATION vxge_mBIT(11)
  1949. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_SYNCHRONIZATION \
  1950. vxge_mBIT(15)
  1951. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_COLLECTING vxge_mBIT(19)
  1952. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_DISTRIBUTING vxge_mBIT(23)
  1953. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_DEFAULTED vxge_mBIT(27)
  1954. #define VXGE_HW_LAG_PORT_PARTNER_OPER_STATE_LAGC_EXPIRED vxge_mBIT(31)
  1955. /*0x021b0*/ u64 lag_port_state_vars[2];
  1956. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_READY vxge_mBIT(3)
  1957. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_SELECTED(val) vxge_vBIT(val, 6, 2)
  1958. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_AGGR_NUM vxge_mBIT(11)
  1959. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_PORT_MOVED vxge_mBIT(15)
  1960. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_PORT_ENABLED vxge_mBIT(18)
  1961. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_PORT_DISABLED vxge_mBIT(19)
  1962. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_NTT vxge_mBIT(23)
  1963. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_ACTOR_CHURN vxge_mBIT(27)
  1964. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_PARTNER_CHURN vxge_mBIT(31)
  1965. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_ACTOR_INFO_LEN_MISMATCH \
  1966. vxge_mBIT(32)
  1967. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_PARTNER_INFO_LEN_MISMATCH \
  1968. vxge_mBIT(33)
  1969. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_COLL_INFO_LEN_MISMATCH vxge_mBIT(34)
  1970. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_TERM_INFO_LEN_MISMATCH vxge_mBIT(35)
  1971. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_RX_FSM_STATE(val) vxge_vBIT(val, 37, 3)
  1972. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_MUX_FSM_STATE(val) \
  1973. vxge_vBIT(val, 41, 3)
  1974. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_MUX_REASON(val) vxge_vBIT(val, 44, 4)
  1975. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_ACTOR_CHURN_STATE vxge_mBIT(54)
  1976. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_PARTNER_CHURN_STATE vxge_mBIT(55)
  1977. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_ACTOR_CHURN_COUNT(val) \
  1978. vxge_vBIT(val, 56, 4)
  1979. #define VXGE_HW_LAG_PORT_STATE_VARS_LAGC_PARTNER_CHURN_COUNT(val) \
  1980. vxge_vBIT(val, 60, 4)
  1981. /*0x021c0*/ u64 lag_port_timer_cntr[2];
  1982. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_CURRENT_WHILE(val) vxge_vBIT(val, 0, 8)
  1983. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_PERIODIC_WHILE(val) \
  1984. vxge_vBIT(val, 8, 8)
  1985. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_WAIT_WHILE(val) vxge_vBIT(val, 16, 8)
  1986. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_TX_LACP(val) vxge_vBIT(val, 24, 8)
  1987. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_ACTOR_SYNC_TRANSITION_COUNT(val) \
  1988. vxge_vBIT(val, 32, 8)
  1989. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_PARTNER_SYNC_TRANSITION_COUNT(val) \
  1990. vxge_vBIT(val, 40, 8)
  1991. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_ACTOR_CHANGE_COUNT(val) \
  1992. vxge_vBIT(val, 48, 8)
  1993. #define VXGE_HW_LAG_PORT_TIMER_CNTR_LAGC_PARTNER_CHANGE_COUNT(val) \
  1994. vxge_vBIT(val, 56, 8)
  1995. u8 unused02208[0x02700-0x021d0];
  1996. /*0x02700*/ u64 rtdma_int_status;
  1997. #define VXGE_HW_RTDMA_INT_STATUS_PDA_ALARM_PDA_INT vxge_mBIT(1)
  1998. #define VXGE_HW_RTDMA_INT_STATUS_PCC_ERROR_PCC_INT vxge_mBIT(2)
  1999. #define VXGE_HW_RTDMA_INT_STATUS_LSO_ERROR_LSO_INT vxge_mBIT(4)
  2000. #define VXGE_HW_RTDMA_INT_STATUS_SM_ERROR_SM_INT vxge_mBIT(5)
  2001. /*0x02708*/ u64 rtdma_int_mask;
  2002. /*0x02710*/ u64 pda_alarm_reg;
  2003. #define VXGE_HW_PDA_ALARM_REG_PDA_HSC_FIFO_ERR vxge_mBIT(0)
  2004. #define VXGE_HW_PDA_ALARM_REG_PDA_SM_ERR vxge_mBIT(1)
  2005. /*0x02718*/ u64 pda_alarm_mask;
  2006. /*0x02720*/ u64 pda_alarm_alarm;
  2007. /*0x02728*/ u64 pcc_error_reg;
  2008. #define VXGE_HW_PCC_ERROR_REG_PCC_PCC_FRM_BUF_SBE(n) vxge_mBIT(n)
  2009. #define VXGE_HW_PCC_ERROR_REG_PCC_PCC_TXDO_SBE(n) vxge_mBIT(n)
  2010. #define VXGE_HW_PCC_ERROR_REG_PCC_PCC_FRM_BUF_DBE(n) vxge_mBIT(n)
  2011. #define VXGE_HW_PCC_ERROR_REG_PCC_PCC_TXDO_DBE(n) vxge_mBIT(n)
  2012. #define VXGE_HW_PCC_ERROR_REG_PCC_PCC_FSM_ERR_ALARM(n) vxge_mBIT(n)
  2013. #define VXGE_HW_PCC_ERROR_REG_PCC_PCC_SERR(n) vxge_mBIT(n)
  2014. /*0x02730*/ u64 pcc_error_mask;
  2015. /*0x02738*/ u64 pcc_error_alarm;
  2016. /*0x02740*/ u64 lso_error_reg;
  2017. #define VXGE_HW_LSO_ERROR_REG_PCC_LSO_ABORT(n) vxge_mBIT(n)
  2018. #define VXGE_HW_LSO_ERROR_REG_PCC_LSO_FSM_ERR_ALARM(n) vxge_mBIT(n)
  2019. /*0x02748*/ u64 lso_error_mask;
  2020. /*0x02750*/ u64 lso_error_alarm;
  2021. /*0x02758*/ u64 sm_error_reg;
  2022. #define VXGE_HW_SM_ERROR_REG_SM_FSM_ERR_ALARM vxge_mBIT(15)
  2023. /*0x02760*/ u64 sm_error_mask;
  2024. /*0x02768*/ u64 sm_error_alarm;
  2025. u8 unused027a8[0x027a8-0x02770];
  2026. /*0x027a8*/ u64 txd_ownership_ctrl;
  2027. #define VXGE_HW_TXD_OWNERSHIP_CTRL_KEEP_OWNERSHIP vxge_mBIT(7)
  2028. /*0x027b0*/ u64 pcc_cfg;
  2029. #define VXGE_HW_PCC_CFG_PCC_ENABLE(n) vxge_mBIT(n)
  2030. #define VXGE_HW_PCC_CFG_PCC_ECC_ENABLE_N(n) vxge_mBIT(n)
  2031. /*0x027b8*/ u64 pcc_control;
  2032. #define VXGE_HW_PCC_CONTROL_FE_ENABLE(val) vxge_vBIT(val, 6, 2)
  2033. #define VXGE_HW_PCC_CONTROL_EARLY_ASSIGN_EN vxge_mBIT(15)
  2034. #define VXGE_HW_PCC_CONTROL_UNBLOCK_DB_ERR vxge_mBIT(31)
  2035. /*0x027c0*/ u64 pda_status1;
  2036. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_0_CTR(val) vxge_vBIT(val, 4, 4)
  2037. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_1_CTR(val) vxge_vBIT(val, 12, 4)
  2038. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_2_CTR(val) vxge_vBIT(val, 20, 4)
  2039. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_3_CTR(val) vxge_vBIT(val, 28, 4)
  2040. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_4_CTR(val) vxge_vBIT(val, 36, 4)
  2041. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_5_CTR(val) vxge_vBIT(val, 44, 4)
  2042. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_6_CTR(val) vxge_vBIT(val, 52, 4)
  2043. #define VXGE_HW_PDA_STATUS1_PDA_WRAP_7_CTR(val) vxge_vBIT(val, 60, 4)
  2044. /*0x027c8*/ u64 rtdma_bw_timer;
  2045. #define VXGE_HW_RTDMA_BW_TIMER_TIMER_CTRL(val) vxge_vBIT(val, 12, 4)
  2046. u8 unused02900[0x02900-0x027d0];
  2047. /*0x02900*/ u64 g3cmct_int_status;
  2048. #define VXGE_HW_G3CMCT_INT_STATUS_ERR_G3IF_INT vxge_mBIT(0)
  2049. /*0x02908*/ u64 g3cmct_int_mask;
  2050. /*0x02910*/ u64 g3cmct_err_reg;
  2051. #define VXGE_HW_G3CMCT_ERR_REG_G3IF_SM_ERR vxge_mBIT(4)
  2052. #define VXGE_HW_G3CMCT_ERR_REG_G3IF_GDDR3_DECC vxge_mBIT(5)
  2053. #define VXGE_HW_G3CMCT_ERR_REG_G3IF_GDDR3_U_DECC vxge_mBIT(6)
  2054. #define VXGE_HW_G3CMCT_ERR_REG_G3IF_CTRL_FIFO_DECC vxge_mBIT(7)
  2055. #define VXGE_HW_G3CMCT_ERR_REG_G3IF_GDDR3_SECC vxge_mBIT(29)
  2056. #define VXGE_HW_G3CMCT_ERR_REG_G3IF_GDDR3_U_SECC vxge_mBIT(30)
  2057. #define VXGE_HW_G3CMCT_ERR_REG_G3IF_CTRL_FIFO_SECC vxge_mBIT(31)
  2058. /*0x02918*/ u64 g3cmct_err_mask;
  2059. /*0x02920*/ u64 g3cmct_err_alarm;
  2060. u8 unused03000[0x03000-0x02928];
  2061. /*0x03000*/ u64 mc_int_status;
  2062. #define VXGE_HW_MC_INT_STATUS_MC_ERR_MC_INT vxge_mBIT(3)
  2063. #define VXGE_HW_MC_INT_STATUS_GROCRC_ALARM_ROCRC_INT vxge_mBIT(7)
  2064. #define VXGE_HW_MC_INT_STATUS_FAU_GEN_ERR_FAU_GEN_INT vxge_mBIT(11)
  2065. #define VXGE_HW_MC_INT_STATUS_FAU_ECC_ERR_FAU_ECC_INT vxge_mBIT(15)
  2066. /*0x03008*/ u64 mc_int_mask;
  2067. /*0x03010*/ u64 mc_err_reg;
  2068. #define VXGE_HW_MC_ERR_REG_MC_XFMD_MEM_ECC_SG_ERR_A vxge_mBIT(3)
  2069. #define VXGE_HW_MC_ERR_REG_MC_XFMD_MEM_ECC_SG_ERR_B vxge_mBIT(4)
  2070. #define VXGE_HW_MC_ERR_REG_MC_G3IF_RD_FIFO_ECC_SG_ERR vxge_mBIT(5)
  2071. #define VXGE_HW_MC_ERR_REG_MC_MIRI_ECC_SG_ERR_0 vxge_mBIT(6)
  2072. #define VXGE_HW_MC_ERR_REG_MC_MIRI_ECC_SG_ERR_1 vxge_mBIT(7)
  2073. #define VXGE_HW_MC_ERR_REG_MC_XFMD_MEM_ECC_DB_ERR_A vxge_mBIT(10)
  2074. #define VXGE_HW_MC_ERR_REG_MC_XFMD_MEM_ECC_DB_ERR_B vxge_mBIT(11)
  2075. #define VXGE_HW_MC_ERR_REG_MC_G3IF_RD_FIFO_ECC_DB_ERR vxge_mBIT(12)
  2076. #define VXGE_HW_MC_ERR_REG_MC_MIRI_ECC_DB_ERR_0 vxge_mBIT(13)
  2077. #define VXGE_HW_MC_ERR_REG_MC_MIRI_ECC_DB_ERR_1 vxge_mBIT(14)
  2078. #define VXGE_HW_MC_ERR_REG_MC_SM_ERR vxge_mBIT(15)
  2079. /*0x03018*/ u64 mc_err_mask;
  2080. /*0x03020*/ u64 mc_err_alarm;
  2081. /*0x03028*/ u64 grocrc_alarm_reg;
  2082. #define VXGE_HW_GROCRC_ALARM_REG_XFMD_WR_FIFO_ERR vxge_mBIT(3)
  2083. #define VXGE_HW_GROCRC_ALARM_REG_WDE2MSR_RD_FIFO_ERR vxge_mBIT(7)
  2084. /*0x03030*/ u64 grocrc_alarm_mask;
  2085. /*0x03038*/ u64 grocrc_alarm_alarm;
  2086. u8 unused03100[0x03100-0x03040];
  2087. /*0x03100*/ u64 rx_thresh_cfg_repl;
  2088. #define VXGE_HW_RX_THRESH_CFG_REPL_PAUSE_LOW_THR(val) vxge_vBIT(val, 0, 8)
  2089. #define VXGE_HW_RX_THRESH_CFG_REPL_PAUSE_HIGH_THR(val) vxge_vBIT(val, 8, 8)
  2090. #define VXGE_HW_RX_THRESH_CFG_REPL_RED_THR_0(val) vxge_vBIT(val, 16, 8)
  2091. #define VXGE_HW_RX_THRESH_CFG_REPL_RED_THR_1(val) vxge_vBIT(val, 24, 8)
  2092. #define VXGE_HW_RX_THRESH_CFG_REPL_RED_THR_2(val) vxge_vBIT(val, 32, 8)
  2093. #define VXGE_HW_RX_THRESH_CFG_REPL_RED_THR_3(val) vxge_vBIT(val, 40, 8)
  2094. #define VXGE_HW_RX_THRESH_CFG_REPL_GLOBAL_WOL_EN vxge_mBIT(62)
  2095. #define VXGE_HW_RX_THRESH_CFG_REPL_EXACT_VP_MATCH_REQ vxge_mBIT(63)
  2096. u8 unused033b8[0x033b8-0x03108];
  2097. /*0x033b8*/ u64 fbmc_ecc_cfg;
  2098. #define VXGE_HW_FBMC_ECC_CFG_ENABLE(val) vxge_vBIT(val, 3, 5)
  2099. u8 unused03400[0x03400-0x033c0];
  2100. /*0x03400*/ u64 pcipif_int_status;
  2101. #define VXGE_HW_PCIPIF_INT_STATUS_DBECC_ERR_DBECC_ERR_INT vxge_mBIT(3)
  2102. #define VXGE_HW_PCIPIF_INT_STATUS_SBECC_ERR_SBECC_ERR_INT vxge_mBIT(7)
  2103. #define VXGE_HW_PCIPIF_INT_STATUS_GENERAL_ERR_GENERAL_ERR_INT vxge_mBIT(11)
  2104. #define VXGE_HW_PCIPIF_INT_STATUS_SRPCIM_MSG_SRPCIM_MSG_INT vxge_mBIT(15)
  2105. #define VXGE_HW_PCIPIF_INT_STATUS_MRPCIM_SPARE_R1_MRPCIM_SPARE_R1_INT \
  2106. vxge_mBIT(19)
  2107. /*0x03408*/ u64 pcipif_int_mask;
  2108. /*0x03410*/ u64 dbecc_err_reg;
  2109. #define VXGE_HW_DBECC_ERR_REG_PCI_RETRY_BUF_DB_ERR vxge_mBIT(3)
  2110. #define VXGE_HW_DBECC_ERR_REG_PCI_RETRY_SOT_DB_ERR vxge_mBIT(7)
  2111. #define VXGE_HW_DBECC_ERR_REG_PCI_P_HDR_DB_ERR vxge_mBIT(11)
  2112. #define VXGE_HW_DBECC_ERR_REG_PCI_P_DATA_DB_ERR vxge_mBIT(15)
  2113. #define VXGE_HW_DBECC_ERR_REG_PCI_NP_HDR_DB_ERR vxge_mBIT(19)
  2114. #define VXGE_HW_DBECC_ERR_REG_PCI_NP_DATA_DB_ERR vxge_mBIT(23)
  2115. /*0x03418*/ u64 dbecc_err_mask;
  2116. /*0x03420*/ u64 dbecc_err_alarm;
  2117. /*0x03428*/ u64 sbecc_err_reg;
  2118. #define VXGE_HW_SBECC_ERR_REG_PCI_RETRY_BUF_SG_ERR vxge_mBIT(3)
  2119. #define VXGE_HW_SBECC_ERR_REG_PCI_RETRY_SOT_SG_ERR vxge_mBIT(7)
  2120. #define VXGE_HW_SBECC_ERR_REG_PCI_P_HDR_SG_ERR vxge_mBIT(11)
  2121. #define VXGE_HW_SBECC_ERR_REG_PCI_P_DATA_SG_ERR vxge_mBIT(15)
  2122. #define VXGE_HW_SBECC_ERR_REG_PCI_NP_HDR_SG_ERR vxge_mBIT(19)
  2123. #define VXGE_HW_SBECC_ERR_REG_PCI_NP_DATA_SG_ERR vxge_mBIT(23)
  2124. /*0x03430*/ u64 sbecc_err_mask;
  2125. /*0x03438*/ u64 sbecc_err_alarm;
  2126. /*0x03440*/ u64 general_err_reg;
  2127. #define VXGE_HW_GENERAL_ERR_REG_PCI_DROPPED_ILLEGAL_CFG vxge_mBIT(3)
  2128. #define VXGE_HW_GENERAL_ERR_REG_PCI_ILLEGAL_MEM_MAP_PROG vxge_mBIT(7)
  2129. #define VXGE_HW_GENERAL_ERR_REG_PCI_LINK_RST_FSM_ERR vxge_mBIT(11)
  2130. #define VXGE_HW_GENERAL_ERR_REG_PCI_RX_ILLEGAL_TLP_VPLANE vxge_mBIT(15)
  2131. #define VXGE_HW_GENERAL_ERR_REG_PCI_TRAINING_RESET_DET vxge_mBIT(19)
  2132. #define VXGE_HW_GENERAL_ERR_REG_PCI_PCI_LINK_DOWN_DET vxge_mBIT(23)
  2133. #define VXGE_HW_GENERAL_ERR_REG_PCI_RESET_ACK_DLLP vxge_mBIT(27)
  2134. /*0x03448*/ u64 general_err_mask;
  2135. /*0x03450*/ u64 general_err_alarm;
  2136. /*0x03458*/ u64 srpcim_msg_reg;
  2137. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE0_RMSG_INT \
  2138. vxge_mBIT(0)
  2139. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE1_RMSG_INT \
  2140. vxge_mBIT(1)
  2141. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE2_RMSG_INT \
  2142. vxge_mBIT(2)
  2143. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE3_RMSG_INT \
  2144. vxge_mBIT(3)
  2145. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE4_RMSG_INT \
  2146. vxge_mBIT(4)
  2147. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE5_RMSG_INT \
  2148. vxge_mBIT(5)
  2149. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE6_RMSG_INT \
  2150. vxge_mBIT(6)
  2151. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE7_RMSG_INT \
  2152. vxge_mBIT(7)
  2153. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE8_RMSG_INT \
  2154. vxge_mBIT(8)
  2155. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE9_RMSG_INT \
  2156. vxge_mBIT(9)
  2157. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE10_RMSG_INT \
  2158. vxge_mBIT(10)
  2159. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE11_RMSG_INT \
  2160. vxge_mBIT(11)
  2161. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE12_RMSG_INT \
  2162. vxge_mBIT(12)
  2163. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE13_RMSG_INT \
  2164. vxge_mBIT(13)
  2165. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE14_RMSG_INT \
  2166. vxge_mBIT(14)
  2167. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE15_RMSG_INT \
  2168. vxge_mBIT(15)
  2169. #define VXGE_HW_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE16_RMSG_INT \
  2170. vxge_mBIT(16)
  2171. /*0x03460*/ u64 srpcim_msg_mask;
  2172. /*0x03468*/ u64 srpcim_msg_alarm;
  2173. u8 unused03600[0x03600-0x03470];
  2174. /*0x03600*/ u64 gcmg1_int_status;
  2175. #define VXGE_HW_GCMG1_INT_STATUS_GSSCC_ERR_GSSCC_INT vxge_mBIT(0)
  2176. #define VXGE_HW_GCMG1_INT_STATUS_GSSC0_ERR0_GSSC0_0_INT vxge_mBIT(1)
  2177. #define VXGE_HW_GCMG1_INT_STATUS_GSSC0_ERR1_GSSC0_1_INT vxge_mBIT(2)
  2178. #define VXGE_HW_GCMG1_INT_STATUS_GSSC1_ERR0_GSSC1_0_INT vxge_mBIT(3)
  2179. #define VXGE_HW_GCMG1_INT_STATUS_GSSC1_ERR1_GSSC1_1_INT vxge_mBIT(4)
  2180. #define VXGE_HW_GCMG1_INT_STATUS_GSSC2_ERR0_GSSC2_0_INT vxge_mBIT(5)
  2181. #define VXGE_HW_GCMG1_INT_STATUS_GSSC2_ERR1_GSSC2_1_INT vxge_mBIT(6)
  2182. #define VXGE_HW_GCMG1_INT_STATUS_UQM_ERR_UQM_INT vxge_mBIT(7)
  2183. #define VXGE_HW_GCMG1_INT_STATUS_GQCC_ERR_GQCC_INT vxge_mBIT(8)
  2184. /*0x03608*/ u64 gcmg1_int_mask;
  2185. u8 unused03a00[0x03a00-0x03610];
  2186. /*0x03a00*/ u64 pcmg1_int_status;
  2187. #define VXGE_HW_PCMG1_INT_STATUS_PSSCC_ERR_PSSCC_INT vxge_mBIT(0)
  2188. #define VXGE_HW_PCMG1_INT_STATUS_PQCC_ERR_PQCC_INT vxge_mBIT(1)
  2189. #define VXGE_HW_PCMG1_INT_STATUS_PQCC_CQM_ERR_PQCC_CQM_INT vxge_mBIT(2)
  2190. #define VXGE_HW_PCMG1_INT_STATUS_PQCC_SQM_ERR_PQCC_SQM_INT vxge_mBIT(3)
  2191. /*0x03a08*/ u64 pcmg1_int_mask;
  2192. u8 unused04000[0x04000-0x03a10];
  2193. /*0x04000*/ u64 one_int_status;
  2194. #define VXGE_HW_ONE_INT_STATUS_RXPE_ERR_RXPE_INT vxge_mBIT(7)
  2195. #define VXGE_HW_ONE_INT_STATUS_TXPE_BCC_MEM_SG_ECC_ERR_TXPE_BCC_MEM_SG_ECC_INT \
  2196. vxge_mBIT(13)
  2197. #define VXGE_HW_ONE_INT_STATUS_TXPE_BCC_MEM_DB_ECC_ERR_TXPE_BCC_MEM_DB_ECC_INT \
  2198. vxge_mBIT(14)
  2199. #define VXGE_HW_ONE_INT_STATUS_TXPE_ERR_TXPE_INT vxge_mBIT(15)
  2200. #define VXGE_HW_ONE_INT_STATUS_DLM_ERR_DLM_INT vxge_mBIT(23)
  2201. #define VXGE_HW_ONE_INT_STATUS_PE_ERR_PE_INT vxge_mBIT(31)
  2202. #define VXGE_HW_ONE_INT_STATUS_RPE_ERR_RPE_INT vxge_mBIT(39)
  2203. #define VXGE_HW_ONE_INT_STATUS_RPE_FSM_ERR_RPE_FSM_INT vxge_mBIT(47)
  2204. #define VXGE_HW_ONE_INT_STATUS_OES_ERR_OES_INT vxge_mBIT(55)
  2205. /*0x04008*/ u64 one_int_mask;
  2206. u8 unused04818[0x04818-0x04010];
  2207. /*0x04818*/ u64 noa_wct_ctrl;
  2208. #define VXGE_HW_NOA_WCT_CTRL_VP_INT_NUM vxge_mBIT(0)
  2209. /*0x04820*/ u64 rc_cfg2;
  2210. #define VXGE_HW_RC_CFG2_BUFF1_SIZE(val) vxge_vBIT(val, 0, 16)
  2211. #define VXGE_HW_RC_CFG2_BUFF2_SIZE(val) vxge_vBIT(val, 16, 16)
  2212. #define VXGE_HW_RC_CFG2_BUFF3_SIZE(val) vxge_vBIT(val, 32, 16)
  2213. #define VXGE_HW_RC_CFG2_BUFF4_SIZE(val) vxge_vBIT(val, 48, 16)
  2214. /*0x04828*/ u64 rc_cfg3;
  2215. #define VXGE_HW_RC_CFG3_BUFF5_SIZE(val) vxge_vBIT(val, 0, 16)
  2216. /*0x04830*/ u64 rx_multi_cast_ctrl1;
  2217. #define VXGE_HW_RX_MULTI_CAST_CTRL1_ENABLE vxge_mBIT(7)
  2218. #define VXGE_HW_RX_MULTI_CAST_CTRL1_DELAY_COUNT(val) vxge_vBIT(val, 11, 5)
  2219. /*0x04838*/ u64 rxdm_dbg_rd;
  2220. #define VXGE_HW_RXDM_DBG_RD_ADDR(val) vxge_vBIT(val, 0, 12)
  2221. #define VXGE_HW_RXDM_DBG_RD_ENABLE vxge_mBIT(31)
  2222. /*0x04840*/ u64 rxdm_dbg_rd_data;
  2223. #define VXGE_HW_RXDM_DBG_RD_DATA_RMC_RXDM_DBG_RD_DATA(val) vxge_vBIT(val, 0, 64)
  2224. /*0x04848*/ u64 rqa_top_prty_for_vh[17];
  2225. #define VXGE_HW_RQA_TOP_PRTY_FOR_VH_RQA_TOP_PRTY_FOR_VH(val) \
  2226. vxge_vBIT(val, 59, 5)
  2227. u8 unused04900[0x04900-0x048d0];
  2228. /*0x04900*/ u64 tim_status;
  2229. #define VXGE_HW_TIM_STATUS_TIM_RESET_IN_PROGRESS vxge_mBIT(0)
  2230. /*0x04908*/ u64 tim_ecc_enable;
  2231. #define VXGE_HW_TIM_ECC_ENABLE_VBLS_N vxge_mBIT(7)
  2232. #define VXGE_HW_TIM_ECC_ENABLE_BMAP_N vxge_mBIT(15)
  2233. #define VXGE_HW_TIM_ECC_ENABLE_BMAP_MSG_N vxge_mBIT(23)
  2234. /*0x04910*/ u64 tim_bp_ctrl;
  2235. #define VXGE_HW_TIM_BP_CTRL_RD_XON vxge_mBIT(7)
  2236. #define VXGE_HW_TIM_BP_CTRL_WR_XON vxge_mBIT(15)
  2237. #define VXGE_HW_TIM_BP_CTRL_ROCRC_BYP vxge_mBIT(23)
  2238. /*0x04918*/ u64 tim_resource_assignment_vh[17];
  2239. #define VXGE_HW_TIM_RESOURCE_ASSIGNMENT_VH_BMAP_ROOT(val) vxge_vBIT(val, 0, 32)
  2240. /*0x049a0*/ u64 tim_bmap_mapping_vp_err[17];
  2241. #define VXGE_HW_TIM_BMAP_MAPPING_VP_ERR_TIM_DEST_VPATH(val) vxge_vBIT(val, 3, 5)
  2242. u8 unused04b00[0x04b00-0x04a28];
  2243. /*0x04b00*/ u64 gcmg2_int_status;
  2244. #define VXGE_HW_GCMG2_INT_STATUS_GXTMC_ERR_GXTMC_INT vxge_mBIT(7)
  2245. #define VXGE_HW_GCMG2_INT_STATUS_GCP_ERR_GCP_INT vxge_mBIT(15)
  2246. #define VXGE_HW_GCMG2_INT_STATUS_CMC_ERR_CMC_INT vxge_mBIT(23)
  2247. /*0x04b08*/ u64 gcmg2_int_mask;
  2248. /*0x04b10*/ u64 gxtmc_err_reg;
  2249. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_MEM_DB_ERR(val) vxge_vBIT(val, 0, 4)
  2250. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_MEM_SG_ERR(val) vxge_vBIT(val, 4, 4)
  2251. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMC_RD_DATA_DB_ERR vxge_mBIT(8)
  2252. #define VXGE_HW_GXTMC_ERR_REG_XTMC_REQ_FIFO_ERR vxge_mBIT(9)
  2253. #define VXGE_HW_GXTMC_ERR_REG_XTMC_REQ_DATA_FIFO_ERR vxge_mBIT(10)
  2254. #define VXGE_HW_GXTMC_ERR_REG_XTMC_WR_RSP_FIFO_ERR vxge_mBIT(11)
  2255. #define VXGE_HW_GXTMC_ERR_REG_XTMC_RD_RSP_FIFO_ERR vxge_mBIT(12)
  2256. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMI_WRP_FIFO_ERR vxge_mBIT(13)
  2257. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMI_WRP_ERR vxge_mBIT(14)
  2258. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMI_RRP_FIFO_ERR vxge_mBIT(15)
  2259. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMI_RRP_ERR vxge_mBIT(16)
  2260. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMI_DATA_SM_ERR vxge_mBIT(17)
  2261. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMI_CMC0_IF_ERR vxge_mBIT(18)
  2262. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_ARB_SM_ERR vxge_mBIT(19)
  2263. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_CFC_SM_ERR vxge_mBIT(20)
  2264. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_DFETCH_CREDIT_OVERFLOW \
  2265. vxge_mBIT(21)
  2266. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_DFETCH_CREDIT_UNDERFLOW \
  2267. vxge_mBIT(22)
  2268. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_DFETCH_SM_ERR vxge_mBIT(23)
  2269. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_RCTRL_CREDIT_OVERFLOW \
  2270. vxge_mBIT(24)
  2271. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_RCTRL_CREDIT_UNDERFLOW \
  2272. vxge_mBIT(25)
  2273. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_RCTRL_SM_ERR vxge_mBIT(26)
  2274. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_WCOMPL_SM_ERR vxge_mBIT(27)
  2275. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_WCOMPL_TAG_ERR vxge_mBIT(28)
  2276. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_WREQ_SM_ERR vxge_mBIT(29)
  2277. #define VXGE_HW_GXTMC_ERR_REG_XTMC_BDT_CMI_WREQ_FIFO_ERR vxge_mBIT(30)
  2278. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CP2BDT_RFIFO_POP_ERR vxge_mBIT(31)
  2279. #define VXGE_HW_GXTMC_ERR_REG_XTMC_XTMC_BDT_CMI_OP_ERR vxge_mBIT(32)
  2280. #define VXGE_HW_GXTMC_ERR_REG_XTMC_XTMC_BDT_DFETCH_OP_ERR vxge_mBIT(33)
  2281. #define VXGE_HW_GXTMC_ERR_REG_XTMC_XTMC_BDT_DFIFO_ERR vxge_mBIT(34)
  2282. #define VXGE_HW_GXTMC_ERR_REG_XTMC_CMI_ARB_SM_ERR vxge_mBIT(35)
  2283. /*0x04b18*/ u64 gxtmc_err_mask;
  2284. /*0x04b20*/ u64 gxtmc_err_alarm;
  2285. /*0x04b28*/ u64 cmc_err_reg;
  2286. #define VXGE_HW_CMC_ERR_REG_CMC_CMC_SM_ERR vxge_mBIT(0)
  2287. /*0x04b30*/ u64 cmc_err_mask;
  2288. /*0x04b38*/ u64 cmc_err_alarm;
  2289. /*0x04b40*/ u64 gcp_err_reg;
  2290. #define VXGE_HW_GCP_ERR_REG_CP_H2L2CP_FIFO_ERR vxge_mBIT(0)
  2291. #define VXGE_HW_GCP_ERR_REG_CP_STC2CP_FIFO_ERR vxge_mBIT(1)
  2292. #define VXGE_HW_GCP_ERR_REG_CP_STE2CP_FIFO_ERR vxge_mBIT(2)
  2293. #define VXGE_HW_GCP_ERR_REG_CP_TTE2CP_FIFO_ERR vxge_mBIT(3)
  2294. /*0x04b48*/ u64 gcp_err_mask;
  2295. /*0x04b50*/ u64 gcp_err_alarm;
  2296. u8 unused04f00[0x04f00-0x04b58];
  2297. /*0x04f00*/ u64 pcmg2_int_status;
  2298. #define VXGE_HW_PCMG2_INT_STATUS_PXTMC_ERR_PXTMC_INT vxge_mBIT(7)
  2299. #define VXGE_HW_PCMG2_INT_STATUS_CP_EXC_CP_XT_EXC_INT vxge_mBIT(15)
  2300. #define VXGE_HW_PCMG2_INT_STATUS_CP_ERR_CP_ERR_INT vxge_mBIT(23)
  2301. /*0x04f08*/ u64 pcmg2_int_mask;
  2302. /*0x04f10*/ u64 pxtmc_err_reg;
  2303. #define VXGE_HW_PXTMC_ERR_REG_XTMC_XT_PIF_SRAM_DB_ERR(val) vxge_vBIT(val, 0, 2)
  2304. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MPT_REQ_FIFO_ERR vxge_mBIT(2)
  2305. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MPT_PRSP_FIFO_ERR vxge_mBIT(3)
  2306. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MPT_WRSP_FIFO_ERR vxge_mBIT(4)
  2307. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UPT_REQ_FIFO_ERR vxge_mBIT(5)
  2308. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UPT_PRSP_FIFO_ERR vxge_mBIT(6)
  2309. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UPT_WRSP_FIFO_ERR vxge_mBIT(7)
  2310. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CPT_REQ_FIFO_ERR vxge_mBIT(8)
  2311. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CPT_PRSP_FIFO_ERR vxge_mBIT(9)
  2312. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CPT_WRSP_FIFO_ERR vxge_mBIT(10)
  2313. #define VXGE_HW_PXTMC_ERR_REG_XTMC_REQ_FIFO_ERR vxge_mBIT(11)
  2314. #define VXGE_HW_PXTMC_ERR_REG_XTMC_REQ_DATA_FIFO_ERR vxge_mBIT(12)
  2315. #define VXGE_HW_PXTMC_ERR_REG_XTMC_WR_RSP_FIFO_ERR vxge_mBIT(13)
  2316. #define VXGE_HW_PXTMC_ERR_REG_XTMC_RD_RSP_FIFO_ERR vxge_mBIT(14)
  2317. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MPT_REQ_SHADOW_ERR vxge_mBIT(15)
  2318. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MPT_RSP_SHADOW_ERR vxge_mBIT(16)
  2319. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UPT_REQ_SHADOW_ERR vxge_mBIT(17)
  2320. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UPT_RSP_SHADOW_ERR vxge_mBIT(18)
  2321. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CPT_REQ_SHADOW_ERR vxge_mBIT(19)
  2322. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CPT_RSP_SHADOW_ERR vxge_mBIT(20)
  2323. #define VXGE_HW_PXTMC_ERR_REG_XTMC_XIL_SHADOW_ERR vxge_mBIT(21)
  2324. #define VXGE_HW_PXTMC_ERR_REG_XTMC_ARB_SHADOW_ERR vxge_mBIT(22)
  2325. #define VXGE_HW_PXTMC_ERR_REG_XTMC_RAM_SHADOW_ERR vxge_mBIT(23)
  2326. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CMW_SHADOW_ERR vxge_mBIT(24)
  2327. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CMR_SHADOW_ERR vxge_mBIT(25)
  2328. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MPT_REQ_FSM_ERR vxge_mBIT(26)
  2329. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MPT_RSP_FSM_ERR vxge_mBIT(27)
  2330. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UPT_REQ_FSM_ERR vxge_mBIT(28)
  2331. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UPT_RSP_FSM_ERR vxge_mBIT(29)
  2332. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CPT_REQ_FSM_ERR vxge_mBIT(30)
  2333. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CPT_RSP_FSM_ERR vxge_mBIT(31)
  2334. #define VXGE_HW_PXTMC_ERR_REG_XTMC_XIL_FSM_ERR vxge_mBIT(32)
  2335. #define VXGE_HW_PXTMC_ERR_REG_XTMC_ARB_FSM_ERR vxge_mBIT(33)
  2336. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CMW_FSM_ERR vxge_mBIT(34)
  2337. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CMR_FSM_ERR vxge_mBIT(35)
  2338. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MXP_RD_PROT_ERR vxge_mBIT(36)
  2339. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UXP_RD_PROT_ERR vxge_mBIT(37)
  2340. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CXP_RD_PROT_ERR vxge_mBIT(38)
  2341. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MXP_WR_PROT_ERR vxge_mBIT(39)
  2342. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UXP_WR_PROT_ERR vxge_mBIT(40)
  2343. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CXP_WR_PROT_ERR vxge_mBIT(41)
  2344. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MXP_INV_ADDR_ERR vxge_mBIT(42)
  2345. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UXP_INV_ADDR_ERR vxge_mBIT(43)
  2346. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CXP_INV_ADDR_ERR vxge_mBIT(44)
  2347. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MXP_RD_PROT_INFO_ERR vxge_mBIT(45)
  2348. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UXP_RD_PROT_INFO_ERR vxge_mBIT(46)
  2349. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CXP_RD_PROT_INFO_ERR vxge_mBIT(47)
  2350. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MXP_WR_PROT_INFO_ERR vxge_mBIT(48)
  2351. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UXP_WR_PROT_INFO_ERR vxge_mBIT(49)
  2352. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CXP_WR_PROT_INFO_ERR vxge_mBIT(50)
  2353. #define VXGE_HW_PXTMC_ERR_REG_XTMC_MXP_INV_ADDR_INFO_ERR vxge_mBIT(51)
  2354. #define VXGE_HW_PXTMC_ERR_REG_XTMC_UXP_INV_ADDR_INFO_ERR vxge_mBIT(52)
  2355. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CXP_INV_ADDR_INFO_ERR vxge_mBIT(53)
  2356. #define VXGE_HW_PXTMC_ERR_REG_XTMC_XT_PIF_SRAM_SG_ERR(val) vxge_vBIT(val, 54, 2)
  2357. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CP2BDT_DFIFO_PUSH_ERR vxge_mBIT(56)
  2358. #define VXGE_HW_PXTMC_ERR_REG_XTMC_CP2BDT_RFIFO_PUSH_ERR vxge_mBIT(57)
  2359. /*0x04f18*/ u64 pxtmc_err_mask;
  2360. /*0x04f20*/ u64 pxtmc_err_alarm;
  2361. /*0x04f28*/ u64 cp_err_reg;
  2362. #define VXGE_HW_CP_ERR_REG_CP_CP_DCACHE_SG_ERR(val) vxge_vBIT(val, 0, 8)
  2363. #define VXGE_HW_CP_ERR_REG_CP_CP_ICACHE_SG_ERR(val) vxge_vBIT(val, 8, 2)
  2364. #define VXGE_HW_CP_ERR_REG_CP_CP_DTAG_SG_ERR vxge_mBIT(10)
  2365. #define VXGE_HW_CP_ERR_REG_CP_CP_ITAG_SG_ERR vxge_mBIT(11)
  2366. #define VXGE_HW_CP_ERR_REG_CP_CP_TRACE_SG_ERR vxge_mBIT(12)
  2367. #define VXGE_HW_CP_ERR_REG_CP_DMA2CP_SG_ERR vxge_mBIT(13)
  2368. #define VXGE_HW_CP_ERR_REG_CP_MP2CP_SG_ERR vxge_mBIT(14)
  2369. #define VXGE_HW_CP_ERR_REG_CP_QCC2CP_SG_ERR vxge_mBIT(15)
  2370. #define VXGE_HW_CP_ERR_REG_CP_STC2CP_SG_ERR(val) vxge_vBIT(val, 16, 2)
  2371. #define VXGE_HW_CP_ERR_REG_CP_CP_DCACHE_DB_ERR(val) vxge_vBIT(val, 24, 8)
  2372. #define VXGE_HW_CP_ERR_REG_CP_CP_ICACHE_DB_ERR(val) vxge_vBIT(val, 32, 2)
  2373. #define VXGE_HW_CP_ERR_REG_CP_CP_DTAG_DB_ERR vxge_mBIT(34)
  2374. #define VXGE_HW_CP_ERR_REG_CP_CP_ITAG_DB_ERR vxge_mBIT(35)
  2375. #define VXGE_HW_CP_ERR_REG_CP_CP_TRACE_DB_ERR vxge_mBIT(36)
  2376. #define VXGE_HW_CP_ERR_REG_CP_DMA2CP_DB_ERR vxge_mBIT(37)
  2377. #define VXGE_HW_CP_ERR_REG_CP_MP2CP_DB_ERR vxge_mBIT(38)
  2378. #define VXGE_HW_CP_ERR_REG_CP_QCC2CP_DB_ERR vxge_mBIT(39)
  2379. #define VXGE_HW_CP_ERR_REG_CP_STC2CP_DB_ERR(val) vxge_vBIT(val, 40, 2)
  2380. #define VXGE_HW_CP_ERR_REG_CP_H2L2CP_FIFO_ERR vxge_mBIT(48)
  2381. #define VXGE_HW_CP_ERR_REG_CP_STC2CP_FIFO_ERR vxge_mBIT(49)
  2382. #define VXGE_HW_CP_ERR_REG_CP_STE2CP_FIFO_ERR vxge_mBIT(50)
  2383. #define VXGE_HW_CP_ERR_REG_CP_TTE2CP_FIFO_ERR vxge_mBIT(51)
  2384. #define VXGE_HW_CP_ERR_REG_CP_SWIF2CP_FIFO_ERR vxge_mBIT(52)
  2385. #define VXGE_HW_CP_ERR_REG_CP_CP2DMA_FIFO_ERR vxge_mBIT(53)
  2386. #define VXGE_HW_CP_ERR_REG_CP_DAM2CP_FIFO_ERR vxge_mBIT(54)
  2387. #define VXGE_HW_CP_ERR_REG_CP_MP2CP_FIFO_ERR vxge_mBIT(55)
  2388. #define VXGE_HW_CP_ERR_REG_CP_QCC2CP_FIFO_ERR vxge_mBIT(56)
  2389. #define VXGE_HW_CP_ERR_REG_CP_DMA2CP_FIFO_ERR vxge_mBIT(57)
  2390. #define VXGE_HW_CP_ERR_REG_CP_CP_WAKE_FSM_INTEGRITY_ERR vxge_mBIT(60)
  2391. #define VXGE_HW_CP_ERR_REG_CP_CP_PMON_FSM_INTEGRITY_ERR vxge_mBIT(61)
  2392. #define VXGE_HW_CP_ERR_REG_CP_DMA_RD_SHADOW_ERR vxge_mBIT(62)
  2393. #define VXGE_HW_CP_ERR_REG_CP_PIFT_CREDIT_ERR vxge_mBIT(63)
  2394. /*0x04f30*/ u64 cp_err_mask;
  2395. /*0x04f38*/ u64 cp_err_alarm;
  2396. u8 unused04fe8[0x04f50-0x04f40];
  2397. /*0x04f50*/ u64 cp_exc_reg;
  2398. #define VXGE_HW_CP_EXC_REG_CP_CP_CAUSE_INFO_INT vxge_mBIT(47)
  2399. #define VXGE_HW_CP_EXC_REG_CP_CP_CAUSE_CRIT_INT vxge_mBIT(55)
  2400. #define VXGE_HW_CP_EXC_REG_CP_CP_SERR vxge_mBIT(63)
  2401. /*0x04f58*/ u64 cp_exc_mask;
  2402. /*0x04f60*/ u64 cp_exc_alarm;
  2403. /*0x04f68*/ u64 cp_exc_cause;
  2404. #define VXGE_HW_CP_EXC_CAUSE_CP_CP_CAUSE(val) vxge_vBIT(val, 32, 32)
  2405. u8 unused05200[0x05200-0x04f70];
  2406. /*0x05200*/ u64 msg_int_status;
  2407. #define VXGE_HW_MSG_INT_STATUS_TIM_ERR_TIM_INT vxge_mBIT(7)
  2408. #define VXGE_HW_MSG_INT_STATUS_MSG_EXC_MSG_XT_EXC_INT vxge_mBIT(60)
  2409. #define VXGE_HW_MSG_INT_STATUS_MSG_ERR3_MSG_ERR3_INT vxge_mBIT(61)
  2410. #define VXGE_HW_MSG_INT_STATUS_MSG_ERR2_MSG_ERR2_INT vxge_mBIT(62)
  2411. #define VXGE_HW_MSG_INT_STATUS_MSG_ERR_MSG_ERR_INT vxge_mBIT(63)
  2412. /*0x05208*/ u64 msg_int_mask;
  2413. /*0x05210*/ u64 tim_err_reg;
  2414. #define VXGE_HW_TIM_ERR_REG_TIM_VBLS_SG_ERR vxge_mBIT(4)
  2415. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_PA_SG_ERR vxge_mBIT(5)
  2416. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_PB_SG_ERR vxge_mBIT(6)
  2417. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_MSG_SG_ERR vxge_mBIT(7)
  2418. #define VXGE_HW_TIM_ERR_REG_TIM_VBLS_DB_ERR vxge_mBIT(12)
  2419. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_PA_DB_ERR vxge_mBIT(13)
  2420. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_PB_DB_ERR vxge_mBIT(14)
  2421. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_MSG_DB_ERR vxge_mBIT(15)
  2422. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_MEM_CNTRL_SM_ERR vxge_mBIT(18)
  2423. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_MSG_MEM_CNTRL_SM_ERR vxge_mBIT(19)
  2424. #define VXGE_HW_TIM_ERR_REG_TIM_MPIF_PCIWR_ERR vxge_mBIT(20)
  2425. #define VXGE_HW_TIM_ERR_REG_TIM_ROCRC_BMAP_UPDT_FIFO_ERR vxge_mBIT(22)
  2426. #define VXGE_HW_TIM_ERR_REG_TIM_CREATE_BMAPMSG_FIFO_ERR vxge_mBIT(23)
  2427. #define VXGE_HW_TIM_ERR_REG_TIM_ROCRCIF_MISMATCH vxge_mBIT(46)
  2428. #define VXGE_HW_TIM_ERR_REG_TIM_BMAP_MAPPING_VP_ERR(n) vxge_mBIT(n)
  2429. /*0x05218*/ u64 tim_err_mask;
  2430. /*0x05220*/ u64 tim_err_alarm;
  2431. /*0x05228*/ u64 msg_err_reg;
  2432. #define VXGE_HW_MSG_ERR_REG_UP_UXP_WAKE_FSM_INTEGRITY_ERR vxge_mBIT(0)
  2433. #define VXGE_HW_MSG_ERR_REG_MP_MXP_WAKE_FSM_INTEGRITY_ERR vxge_mBIT(1)
  2434. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMQ_DMA_READ_CMD_FSM_INTEGRITY_ERR \
  2435. vxge_mBIT(2)
  2436. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMQ_DMA_RESP_FSM_INTEGRITY_ERR \
  2437. vxge_mBIT(3)
  2438. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMQ_OWN_FSM_INTEGRITY_ERR vxge_mBIT(4)
  2439. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_PDA_ACC_FSM_INTEGRITY_ERR vxge_mBIT(5)
  2440. #define VXGE_HW_MSG_ERR_REG_MP_MXP_PMON_FSM_INTEGRITY_ERR vxge_mBIT(6)
  2441. #define VXGE_HW_MSG_ERR_REG_UP_UXP_PMON_FSM_INTEGRITY_ERR vxge_mBIT(7)
  2442. #define VXGE_HW_MSG_ERR_REG_UP_UXP_DTAG_SG_ERR vxge_mBIT(8)
  2443. #define VXGE_HW_MSG_ERR_REG_UP_UXP_ITAG_SG_ERR vxge_mBIT(10)
  2444. #define VXGE_HW_MSG_ERR_REG_MP_MXP_DTAG_SG_ERR vxge_mBIT(12)
  2445. #define VXGE_HW_MSG_ERR_REG_MP_MXP_ITAG_SG_ERR vxge_mBIT(14)
  2446. #define VXGE_HW_MSG_ERR_REG_UP_UXP_TRACE_SG_ERR vxge_mBIT(16)
  2447. #define VXGE_HW_MSG_ERR_REG_MP_MXP_TRACE_SG_ERR vxge_mBIT(17)
  2448. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_CMG2MSG_SG_ERR vxge_mBIT(18)
  2449. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_TXPE2MSG_SG_ERR vxge_mBIT(19)
  2450. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_RXPE2MSG_SG_ERR vxge_mBIT(20)
  2451. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_RPE2MSG_SG_ERR vxge_mBIT(21)
  2452. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_UMQ_SG_ERR vxge_mBIT(26)
  2453. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_BWR_PF_SG_ERR vxge_mBIT(27)
  2454. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMQ_ECC_SG_ERR vxge_mBIT(29)
  2455. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMA_RESP_ECC_SG_ERR vxge_mBIT(31)
  2456. #define VXGE_HW_MSG_ERR_REG_MSG_XFMDQRY_FSM_INTEGRITY_ERR vxge_mBIT(33)
  2457. #define VXGE_HW_MSG_ERR_REG_MSG_FRMQRY_FSM_INTEGRITY_ERR vxge_mBIT(34)
  2458. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_UMQ_WRITE_FSM_INTEGRITY_ERR vxge_mBIT(35)
  2459. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_UMQ_BWR_PF_FSM_INTEGRITY_ERR \
  2460. vxge_mBIT(36)
  2461. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_REG_RESP_FIFO_ERR vxge_mBIT(38)
  2462. #define VXGE_HW_MSG_ERR_REG_UP_UXP_DTAG_DB_ERR vxge_mBIT(39)
  2463. #define VXGE_HW_MSG_ERR_REG_UP_UXP_ITAG_DB_ERR vxge_mBIT(41)
  2464. #define VXGE_HW_MSG_ERR_REG_MP_MXP_DTAG_DB_ERR vxge_mBIT(43)
  2465. #define VXGE_HW_MSG_ERR_REG_MP_MXP_ITAG_DB_ERR vxge_mBIT(45)
  2466. #define VXGE_HW_MSG_ERR_REG_UP_UXP_TRACE_DB_ERR vxge_mBIT(47)
  2467. #define VXGE_HW_MSG_ERR_REG_MP_MXP_TRACE_DB_ERR vxge_mBIT(48)
  2468. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_CMG2MSG_DB_ERR vxge_mBIT(49)
  2469. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_TXPE2MSG_DB_ERR vxge_mBIT(50)
  2470. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_RXPE2MSG_DB_ERR vxge_mBIT(51)
  2471. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_RPE2MSG_DB_ERR vxge_mBIT(52)
  2472. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_REG_READ_FIFO_ERR vxge_mBIT(53)
  2473. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_MXP2UXP_FIFO_ERR vxge_mBIT(54)
  2474. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_KDFC_SIF_FIFO_ERR vxge_mBIT(55)
  2475. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_CXP2SWIF_FIFO_ERR vxge_mBIT(56)
  2476. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_UMQ_DB_ERR vxge_mBIT(57)
  2477. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_BWR_PF_DB_ERR vxge_mBIT(58)
  2478. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_BWR_SIF_FIFO_ERR vxge_mBIT(59)
  2479. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMQ_ECC_DB_ERR vxge_mBIT(60)
  2480. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMA_READ_FIFO_ERR vxge_mBIT(61)
  2481. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_DMA_RESP_ECC_DB_ERR vxge_mBIT(62)
  2482. #define VXGE_HW_MSG_ERR_REG_MSG_QUE_UXP2MXP_FIFO_ERR vxge_mBIT(63)
  2483. /*0x05230*/ u64 msg_err_mask;
  2484. /*0x05238*/ u64 msg_err_alarm;
  2485. u8 unused05340[0x05340-0x05240];
  2486. /*0x05340*/ u64 msg_exc_reg;
  2487. #define VXGE_HW_MSG_EXC_REG_MP_MXP_CAUSE_INFO_INT vxge_mBIT(50)
  2488. #define VXGE_HW_MSG_EXC_REG_MP_MXP_CAUSE_CRIT_INT vxge_mBIT(51)
  2489. #define VXGE_HW_MSG_EXC_REG_UP_UXP_CAUSE_INFO_INT vxge_mBIT(54)
  2490. #define VXGE_HW_MSG_EXC_REG_UP_UXP_CAUSE_CRIT_INT vxge_mBIT(55)
  2491. #define VXGE_HW_MSG_EXC_REG_MP_MXP_SERR vxge_mBIT(62)
  2492. #define VXGE_HW_MSG_EXC_REG_UP_UXP_SERR vxge_mBIT(63)
  2493. /*0x05348*/ u64 msg_exc_mask;
  2494. /*0x05350*/ u64 msg_exc_alarm;
  2495. /*0x05358*/ u64 msg_exc_cause;
  2496. #define VXGE_HW_MSG_EXC_CAUSE_MP_MXP(val) vxge_vBIT(val, 0, 32)
  2497. #define VXGE_HW_MSG_EXC_CAUSE_UP_UXP(val) vxge_vBIT(val, 32, 32)
  2498. u8 unused05368[0x05380-0x05360];
  2499. /*0x05380*/ u64 msg_err2_reg;
  2500. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_CMG2MSG_DISPATCH_FSM_INTEGRITY_ERR \
  2501. vxge_mBIT(0)
  2502. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_DMQ_DISPATCH_FSM_INTEGRITY_ERR \
  2503. vxge_mBIT(1)
  2504. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_SWIF_DISPATCH_FSM_INTEGRITY_ERR \
  2505. vxge_mBIT(2)
  2506. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_PIC_WRITE_FSM_INTEGRITY_ERR \
  2507. vxge_mBIT(3)
  2508. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_SWIFREG_FSM_INTEGRITY_ERR vxge_mBIT(4)
  2509. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_TIM_WRITE_FSM_INTEGRITY_ERR \
  2510. vxge_mBIT(5)
  2511. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_UMQ_TA_FSM_INTEGRITY_ERR vxge_mBIT(6)
  2512. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_TXPE_TA_FSM_INTEGRITY_ERR vxge_mBIT(7)
  2513. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_RXPE_TA_FSM_INTEGRITY_ERR vxge_mBIT(8)
  2514. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_SWIF_TA_FSM_INTEGRITY_ERR vxge_mBIT(9)
  2515. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_DMA_TA_FSM_INTEGRITY_ERR vxge_mBIT(10)
  2516. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_CP_TA_FSM_INTEGRITY_ERR vxge_mBIT(11)
  2517. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA16_FSM_INTEGRITY_ERR \
  2518. vxge_mBIT(12)
  2519. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA15_FSM_INTEGRITY_ERR \
  2520. vxge_mBIT(13)
  2521. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA14_FSM_INTEGRITY_ERR \
  2522. vxge_mBIT(14)
  2523. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA13_FSM_INTEGRITY_ERR \
  2524. vxge_mBIT(15)
  2525. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA12_FSM_INTEGRITY_ERR \
  2526. vxge_mBIT(16)
  2527. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA11_FSM_INTEGRITY_ERR \
  2528. vxge_mBIT(17)
  2529. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA10_FSM_INTEGRITY_ERR \
  2530. vxge_mBIT(18)
  2531. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA9_FSM_INTEGRITY_ERR \
  2532. vxge_mBIT(19)
  2533. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA8_FSM_INTEGRITY_ERR \
  2534. vxge_mBIT(20)
  2535. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA7_FSM_INTEGRITY_ERR \
  2536. vxge_mBIT(21)
  2537. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA6_FSM_INTEGRITY_ERR \
  2538. vxge_mBIT(22)
  2539. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA5_FSM_INTEGRITY_ERR \
  2540. vxge_mBIT(23)
  2541. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA4_FSM_INTEGRITY_ERR \
  2542. vxge_mBIT(24)
  2543. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA3_FSM_INTEGRITY_ERR \
  2544. vxge_mBIT(25)
  2545. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA2_FSM_INTEGRITY_ERR \
  2546. vxge_mBIT(26)
  2547. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA1_FSM_INTEGRITY_ERR \
  2548. vxge_mBIT(27)
  2549. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA0_FSM_INTEGRITY_ERR \
  2550. vxge_mBIT(28)
  2551. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_FBMC_OWN_FSM_INTEGRITY_ERR vxge_mBIT(29)
  2552. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_TXPE2MSG_DISPATCH_FSM_INTEGRITY_ERR \
  2553. vxge_mBIT(30)
  2554. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_RXPE2MSG_DISPATCH_FSM_INTEGRITY_ERR \
  2555. vxge_mBIT(31)
  2556. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_RPE2MSG_DISPATCH_FSM_INTEGRITY_ERR \
  2557. vxge_mBIT(32)
  2558. #define VXGE_HW_MSG_ERR2_REG_MP_MP_PIFT_IF_CREDIT_CNT_ERR vxge_mBIT(33)
  2559. #define VXGE_HW_MSG_ERR2_REG_UP_UP_PIFT_IF_CREDIT_CNT_ERR vxge_mBIT(34)
  2560. #define VXGE_HW_MSG_ERR2_REG_MSG_QUE_UMQ2PIC_CMD_FIFO_ERR vxge_mBIT(62)
  2561. #define VXGE_HW_MSG_ERR2_REG_TIM_TIM2MSG_CMD_FIFO_ERR vxge_mBIT(63)
  2562. /*0x05388*/ u64 msg_err2_mask;
  2563. /*0x05390*/ u64 msg_err2_alarm;
  2564. /*0x05398*/ u64 msg_err3_reg;
  2565. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR0 vxge_mBIT(0)
  2566. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR1 vxge_mBIT(1)
  2567. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR2 vxge_mBIT(2)
  2568. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR3 vxge_mBIT(3)
  2569. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR4 vxge_mBIT(4)
  2570. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR5 vxge_mBIT(5)
  2571. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR6 vxge_mBIT(6)
  2572. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR7 vxge_mBIT(7)
  2573. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_ICACHE_SG_ERR0 vxge_mBIT(8)
  2574. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_ICACHE_SG_ERR1 vxge_mBIT(9)
  2575. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR0 vxge_mBIT(16)
  2576. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR1 vxge_mBIT(17)
  2577. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR2 vxge_mBIT(18)
  2578. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR3 vxge_mBIT(19)
  2579. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR4 vxge_mBIT(20)
  2580. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR5 vxge_mBIT(21)
  2581. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR6 vxge_mBIT(22)
  2582. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR7 vxge_mBIT(23)
  2583. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_ICACHE_SG_ERR0 vxge_mBIT(24)
  2584. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_ICACHE_SG_ERR1 vxge_mBIT(25)
  2585. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR0 vxge_mBIT(32)
  2586. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR1 vxge_mBIT(33)
  2587. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR2 vxge_mBIT(34)
  2588. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR3 vxge_mBIT(35)
  2589. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR4 vxge_mBIT(36)
  2590. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR5 vxge_mBIT(37)
  2591. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR6 vxge_mBIT(38)
  2592. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR7 vxge_mBIT(39)
  2593. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_ICACHE_DB_ERR0 vxge_mBIT(40)
  2594. #define VXGE_HW_MSG_ERR3_REG_UP_UXP_ICACHE_DB_ERR1 vxge_mBIT(41)
  2595. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR0 vxge_mBIT(48)
  2596. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR1 vxge_mBIT(49)
  2597. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR2 vxge_mBIT(50)
  2598. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR3 vxge_mBIT(51)
  2599. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR4 vxge_mBIT(52)
  2600. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR5 vxge_mBIT(53)
  2601. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR6 vxge_mBIT(54)
  2602. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR7 vxge_mBIT(55)
  2603. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_ICACHE_DB_ERR0 vxge_mBIT(56)
  2604. #define VXGE_HW_MSG_ERR3_REG_MP_MXP_ICACHE_DB_ERR1 vxge_mBIT(57)
  2605. /*0x053a0*/ u64 msg_err3_mask;
  2606. /*0x053a8*/ u64 msg_err3_alarm;
  2607. u8 unused05600[0x05600-0x053b0];
  2608. /*0x05600*/ u64 fau_gen_err_reg;
  2609. #define VXGE_HW_FAU_GEN_ERR_REG_FMPF_PORT0_PERMANENT_STOP vxge_mBIT(3)
  2610. #define VXGE_HW_FAU_GEN_ERR_REG_FMPF_PORT1_PERMANENT_STOP vxge_mBIT(7)
  2611. #define VXGE_HW_FAU_GEN_ERR_REG_FMPF_PORT2_PERMANENT_STOP vxge_mBIT(11)
  2612. #define VXGE_HW_FAU_GEN_ERR_REG_FALR_AUTO_LRO_NOTIFICATION vxge_mBIT(15)
  2613. /*0x05608*/ u64 fau_gen_err_mask;
  2614. /*0x05610*/ u64 fau_gen_err_alarm;
  2615. /*0x05618*/ u64 fau_ecc_err_reg;
  2616. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_N_SG_ERR vxge_mBIT(0)
  2617. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_N_DB_ERR vxge_mBIT(1)
  2618. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_W_SG_ERR(val) \
  2619. vxge_vBIT(val, 2, 2)
  2620. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_W_DB_ERR(val) \
  2621. vxge_vBIT(val, 4, 2)
  2622. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_N_SG_ERR vxge_mBIT(6)
  2623. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_N_DB_ERR vxge_mBIT(7)
  2624. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_W_SG_ERR(val) \
  2625. vxge_vBIT(val, 8, 2)
  2626. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_W_DB_ERR(val) \
  2627. vxge_vBIT(val, 10, 2)
  2628. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_N_SG_ERR vxge_mBIT(12)
  2629. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_N_DB_ERR vxge_mBIT(13)
  2630. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_W_SG_ERR(val) \
  2631. vxge_vBIT(val, 14, 2)
  2632. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_W_DB_ERR(val) \
  2633. vxge_vBIT(val, 16, 2)
  2634. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_FAU_XFMD_INS_SG_ERR(val) \
  2635. vxge_vBIT(val, 18, 2)
  2636. #define VXGE_HW_FAU_ECC_ERR_REG_FAU_FAU_XFMD_INS_DB_ERR(val) \
  2637. vxge_vBIT(val, 20, 2)
  2638. #define VXGE_HW_FAU_ECC_ERR_REG_FAUJ_FAU_FSM_ERR vxge_mBIT(31)
  2639. /*0x05620*/ u64 fau_ecc_err_mask;
  2640. /*0x05628*/ u64 fau_ecc_err_alarm;
  2641. u8 unused05658[0x05658-0x05630];
  2642. /*0x05658*/ u64 fau_pa_cfg;
  2643. #define VXGE_HW_FAU_PA_CFG_REPL_L4_COMP_CSUM vxge_mBIT(3)
  2644. #define VXGE_HW_FAU_PA_CFG_REPL_L3_INCL_CF vxge_mBIT(7)
  2645. #define VXGE_HW_FAU_PA_CFG_REPL_L3_COMP_CSUM vxge_mBIT(11)
  2646. u8 unused05668[0x05668-0x05660];
  2647. /*0x05668*/ u64 dbg_stats_fau_rx_path;
  2648. #define VXGE_HW_DBG_STATS_FAU_RX_PATH_RX_PERMITTED_FRMS(val) \
  2649. vxge_vBIT(val, 32, 32)
  2650. u8 unused056c0[0x056c0-0x05670];
  2651. /*0x056c0*/ u64 fau_lag_cfg;
  2652. #define VXGE_HW_FAU_LAG_CFG_COLL_ALG(val) vxge_vBIT(val, 2, 2)
  2653. #define VXGE_HW_FAU_LAG_CFG_INCR_RX_AGGR_STATS vxge_mBIT(7)
  2654. u8 unused05800[0x05800-0x056c8];
  2655. /*0x05800*/ u64 tpa_int_status;
  2656. #define VXGE_HW_TPA_INT_STATUS_ORP_ERR_ORP_INT vxge_mBIT(15)
  2657. #define VXGE_HW_TPA_INT_STATUS_PTM_ALARM_PTM_INT vxge_mBIT(23)
  2658. #define VXGE_HW_TPA_INT_STATUS_TPA_ERROR_TPA_INT vxge_mBIT(31)
  2659. /*0x05808*/ u64 tpa_int_mask;
  2660. /*0x05810*/ u64 orp_err_reg;
  2661. #define VXGE_HW_ORP_ERR_REG_ORP_FIFO_SG_ERR vxge_mBIT(3)
  2662. #define VXGE_HW_ORP_ERR_REG_ORP_FIFO_DB_ERR vxge_mBIT(7)
  2663. #define VXGE_HW_ORP_ERR_REG_ORP_XFMD_FIFO_UFLOW_ERR vxge_mBIT(11)
  2664. #define VXGE_HW_ORP_ERR_REG_ORP_FRM_FIFO_UFLOW_ERR vxge_mBIT(15)
  2665. #define VXGE_HW_ORP_ERR_REG_ORP_XFMD_RCV_FSM_ERR vxge_mBIT(19)
  2666. #define VXGE_HW_ORP_ERR_REG_ORP_OUTREAD_FSM_ERR vxge_mBIT(23)
  2667. #define VXGE_HW_ORP_ERR_REG_ORP_OUTQEM_FSM_ERR vxge_mBIT(27)
  2668. #define VXGE_HW_ORP_ERR_REG_ORP_XFMD_RCV_SHADOW_ERR vxge_mBIT(31)
  2669. #define VXGE_HW_ORP_ERR_REG_ORP_OUTREAD_SHADOW_ERR vxge_mBIT(35)
  2670. #define VXGE_HW_ORP_ERR_REG_ORP_OUTQEM_SHADOW_ERR vxge_mBIT(39)
  2671. #define VXGE_HW_ORP_ERR_REG_ORP_OUTFRM_SHADOW_ERR vxge_mBIT(43)
  2672. #define VXGE_HW_ORP_ERR_REG_ORP_OPTPRS_SHADOW_ERR vxge_mBIT(47)
  2673. /*0x05818*/ u64 orp_err_mask;
  2674. /*0x05820*/ u64 orp_err_alarm;
  2675. /*0x05828*/ u64 ptm_alarm_reg;
  2676. #define VXGE_HW_PTM_ALARM_REG_PTM_RDCTRL_SYNC_ERR vxge_mBIT(3)
  2677. #define VXGE_HW_PTM_ALARM_REG_PTM_RDCTRL_FIFO_ERR vxge_mBIT(7)
  2678. #define VXGE_HW_PTM_ALARM_REG_XFMD_RD_FIFO_ERR vxge_mBIT(11)
  2679. #define VXGE_HW_PTM_ALARM_REG_WDE2MSR_WR_FIFO_ERR vxge_mBIT(15)
  2680. #define VXGE_HW_PTM_ALARM_REG_PTM_FRMM_ECC_DB_ERR(val) vxge_vBIT(val, 18, 2)
  2681. #define VXGE_HW_PTM_ALARM_REG_PTM_FRMM_ECC_SG_ERR(val) vxge_vBIT(val, 22, 2)
  2682. /*0x05830*/ u64 ptm_alarm_mask;
  2683. /*0x05838*/ u64 ptm_alarm_alarm;
  2684. /*0x05840*/ u64 tpa_error_reg;
  2685. #define VXGE_HW_TPA_ERROR_REG_TPA_FSM_ERR_ALARM vxge_mBIT(3)
  2686. #define VXGE_HW_TPA_ERROR_REG_TPA_TPA_DA_LKUP_PRT0_DB_ERR vxge_mBIT(7)
  2687. #define VXGE_HW_TPA_ERROR_REG_TPA_TPA_DA_LKUP_PRT0_SG_ERR vxge_mBIT(11)
  2688. /*0x05848*/ u64 tpa_error_mask;
  2689. /*0x05850*/ u64 tpa_error_alarm;
  2690. /*0x05858*/ u64 tpa_global_cfg;
  2691. #define VXGE_HW_TPA_GLOBAL_CFG_SUPPORT_SNAP_AB_N vxge_mBIT(7)
  2692. #define VXGE_HW_TPA_GLOBAL_CFG_ECC_ENABLE_N vxge_mBIT(35)
  2693. u8 unused05868[0x05870-0x05860];
  2694. /*0x05870*/ u64 ptm_ecc_cfg;
  2695. #define VXGE_HW_PTM_ECC_CFG_PTM_FRMM_ECC_EN_N vxge_mBIT(3)
  2696. /*0x05878*/ u64 ptm_phase_cfg;
  2697. #define VXGE_HW_PTM_PHASE_CFG_FRMM_WR_PHASE_EN vxge_mBIT(3)
  2698. #define VXGE_HW_PTM_PHASE_CFG_FRMM_RD_PHASE_EN vxge_mBIT(7)
  2699. u8 unused05898[0x05898-0x05880];
  2700. /*0x05898*/ u64 dbg_stats_tpa_tx_path;
  2701. #define VXGE_HW_DBG_STATS_TPA_TX_PATH_TX_PERMITTED_FRMS(val) \
  2702. vxge_vBIT(val, 32, 32)
  2703. u8 unused05900[0x05900-0x058a0];
  2704. /*0x05900*/ u64 tmac_int_status;
  2705. #define VXGE_HW_TMAC_INT_STATUS_TXMAC_GEN_ERR_TXMAC_GEN_INT vxge_mBIT(3)
  2706. #define VXGE_HW_TMAC_INT_STATUS_TXMAC_ECC_ERR_TXMAC_ECC_INT vxge_mBIT(7)
  2707. /*0x05908*/ u64 tmac_int_mask;
  2708. /*0x05910*/ u64 txmac_gen_err_reg;
  2709. #define VXGE_HW_TXMAC_GEN_ERR_REG_TMACJ_PERMANENT_STOP vxge_mBIT(3)
  2710. #define VXGE_HW_TXMAC_GEN_ERR_REG_TMACJ_NO_VALID_VSPORT vxge_mBIT(7)
  2711. /*0x05918*/ u64 txmac_gen_err_mask;
  2712. /*0x05920*/ u64 txmac_gen_err_alarm;
  2713. /*0x05928*/ u64 txmac_ecc_err_reg;
  2714. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2MAC_SG_ERR vxge_mBIT(3)
  2715. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2MAC_DB_ERR vxge_mBIT(7)
  2716. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_SB_SG_ERR vxge_mBIT(11)
  2717. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_SB_DB_ERR vxge_mBIT(15)
  2718. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_DA_SG_ERR vxge_mBIT(19)
  2719. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_DA_DB_ERR vxge_mBIT(23)
  2720. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMAC_TMAC_PORT0_FSM_ERR vxge_mBIT(27)
  2721. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMAC_TMAC_PORT1_FSM_ERR vxge_mBIT(31)
  2722. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMAC_TMAC_PORT2_FSM_ERR vxge_mBIT(35)
  2723. #define VXGE_HW_TXMAC_ECC_ERR_REG_TMACJ_TMACJ_FSM_ERR vxge_mBIT(39)
  2724. /*0x05930*/ u64 txmac_ecc_err_mask;
  2725. /*0x05938*/ u64 txmac_ecc_err_alarm;
  2726. u8 unused05978[0x05978-0x05940];
  2727. /*0x05978*/ u64 dbg_stat_tx_any_frms;
  2728. #define VXGE_HW_DBG_STAT_TX_ANY_FRMS_PORT0_TX_ANY_FRMS(val) vxge_vBIT(val, 0, 8)
  2729. #define VXGE_HW_DBG_STAT_TX_ANY_FRMS_PORT1_TX_ANY_FRMS(val) vxge_vBIT(val, 8, 8)
  2730. #define VXGE_HW_DBG_STAT_TX_ANY_FRMS_PORT2_TX_ANY_FRMS(val) \
  2731. vxge_vBIT(val, 16, 8)
  2732. u8 unused059a0[0x059a0-0x05980];
  2733. /*0x059a0*/ u64 txmac_link_util_port[3];
  2734. #define VXGE_HW_TXMAC_LINK_UTIL_PORT_TMAC_TMAC_UTILIZATION(val) \
  2735. vxge_vBIT(val, 1, 7)
  2736. #define VXGE_HW_TXMAC_LINK_UTIL_PORT_TMAC_UTIL_CFG(val) vxge_vBIT(val, 8, 4)
  2737. #define VXGE_HW_TXMAC_LINK_UTIL_PORT_TMAC_TMAC_FRAC_UTIL(val) \
  2738. vxge_vBIT(val, 12, 4)
  2739. #define VXGE_HW_TXMAC_LINK_UTIL_PORT_TMAC_PKT_WEIGHT(val) vxge_vBIT(val, 16, 4)
  2740. #define VXGE_HW_TXMAC_LINK_UTIL_PORT_TMAC_TMAC_SCALE_FACTOR vxge_mBIT(23)
  2741. /*0x059b8*/ u64 txmac_cfg0_port[3];
  2742. #define VXGE_HW_TXMAC_CFG0_PORT_TMAC_EN vxge_mBIT(3)
  2743. #define VXGE_HW_TXMAC_CFG0_PORT_APPEND_PAD vxge_mBIT(7)
  2744. #define VXGE_HW_TXMAC_CFG0_PORT_PAD_BYTE(val) vxge_vBIT(val, 8, 8)
  2745. /*0x059d0*/ u64 txmac_cfg1_port[3];
  2746. #define VXGE_HW_TXMAC_CFG1_PORT_AVG_IPG(val) vxge_vBIT(val, 40, 8)
  2747. /*0x059e8*/ u64 txmac_status_port[3];
  2748. #define VXGE_HW_TXMAC_STATUS_PORT_TMAC_TX_FRM_SENT vxge_mBIT(3)
  2749. u8 unused05a20[0x05a20-0x05a00];
  2750. /*0x05a20*/ u64 lag_distrib_dest;
  2751. #define VXGE_HW_LAG_DISTRIB_DEST_MAP_VPATH(n) vxge_mBIT(n)
  2752. /*0x05a28*/ u64 lag_marker_cfg;
  2753. #define VXGE_HW_LAG_MARKER_CFG_GEN_RCVR_EN vxge_mBIT(3)
  2754. #define VXGE_HW_LAG_MARKER_CFG_RESP_EN vxge_mBIT(7)
  2755. #define VXGE_HW_LAG_MARKER_CFG_RESP_TIMEOUT(val) vxge_vBIT(val, 16, 16)
  2756. #define VXGE_HW_LAG_MARKER_CFG_SLOW_PROTO_MRKR_MIN_INTERVAL(val) \
  2757. vxge_vBIT(val, 32, 16)
  2758. #define VXGE_HW_LAG_MARKER_CFG_THROTTLE_MRKR_RESP vxge_mBIT(51)
  2759. /*0x05a30*/ u64 lag_tx_cfg;
  2760. #define VXGE_HW_LAG_TX_CFG_INCR_TX_AGGR_STATS vxge_mBIT(3)
  2761. #define VXGE_HW_LAG_TX_CFG_DISTRIB_ALG_SEL(val) vxge_vBIT(val, 6, 2)
  2762. #define VXGE_HW_LAG_TX_CFG_DISTRIB_REMAP_IF_FAIL vxge_mBIT(11)
  2763. #define VXGE_HW_LAG_TX_CFG_COLL_MAX_DELAY(val) vxge_vBIT(val, 16, 16)
  2764. /*0x05a38*/ u64 lag_tx_status;
  2765. #define VXGE_HW_LAG_TX_STATUS_TLAG_TIMER_VAL_EMPTIED_LINK(val) \
  2766. vxge_vBIT(val, 0, 8)
  2767. #define VXGE_HW_LAG_TX_STATUS_TLAG_TIMER_VAL_SLOW_PROTO_MRKR(val) \
  2768. vxge_vBIT(val, 8, 8)
  2769. #define VXGE_HW_LAG_TX_STATUS_TLAG_TIMER_VAL_SLOW_PROTO_MRKRRESP(val) \
  2770. vxge_vBIT(val, 16, 8)
  2771. u8 unused05d48[0x05d48-0x05a40];
  2772. /*0x05d48*/ u64 srpcim_to_mrpcim_vplane_rmsg[17];
  2773. #define \
  2774. VXGE_HAL_SRPCIM_TO_MRPCIM_VPLANE_RMSG_SWIF_SRPCIM_TO_MRPCIM_VPLANE_RMSG(val)\
  2775. vxge_vBIT(val, 0, 64)
  2776. u8 unused06420[0x06420-0x05dd0];
  2777. /*0x06420*/ u64 mrpcim_to_srpcim_vplane_wmsg[17];
  2778. #define VXGE_HW_MRPCIM_TO_SRPCIM_VPLANE_WMSG_MRPCIM_TO_SRPCIM_VPLANE_WMSG(val) \
  2779. vxge_vBIT(val, 0, 64)
  2780. /*0x064a8*/ u64 mrpcim_to_srpcim_vplane_wmsg_trig[17];
  2781. /*0x06530*/ u64 debug_stats0;
  2782. #define VXGE_HW_DEBUG_STATS0_RSTDROP_MSG(val) vxge_vBIT(val, 0, 32)
  2783. #define VXGE_HW_DEBUG_STATS0_RSTDROP_CPL(val) vxge_vBIT(val, 32, 32)
  2784. /*0x06538*/ u64 debug_stats1;
  2785. #define VXGE_HW_DEBUG_STATS1_RSTDROP_CLIENT0(val) vxge_vBIT(val, 0, 32)
  2786. #define VXGE_HW_DEBUG_STATS1_RSTDROP_CLIENT1(val) vxge_vBIT(val, 32, 32)
  2787. /*0x06540*/ u64 debug_stats2;
  2788. #define VXGE_HW_DEBUG_STATS2_RSTDROP_CLIENT2(val) vxge_vBIT(val, 0, 32)
  2789. /*0x06548*/ u64 debug_stats3_vplane[17];
  2790. #define VXGE_HW_DEBUG_STATS3_VPLANE_DEPL_PH(val) vxge_vBIT(val, 0, 16)
  2791. #define VXGE_HW_DEBUG_STATS3_VPLANE_DEPL_NPH(val) vxge_vBIT(val, 16, 16)
  2792. #define VXGE_HW_DEBUG_STATS3_VPLANE_DEPL_CPLH(val) vxge_vBIT(val, 32, 16)
  2793. /*0x065d0*/ u64 debug_stats4_vplane[17];
  2794. #define VXGE_HW_DEBUG_STATS4_VPLANE_DEPL_PD(val) vxge_vBIT(val, 0, 16)
  2795. #define VXGE_HW_DEBUG_STATS4_VPLANE_DEPL_NPD(val) vxge_vBIT(val, 16, 16)
  2796. #define VXGE_HW_DEBUG_STATS4_VPLANE_DEPL_CPLD(val) vxge_vBIT(val, 32, 16)
  2797. u8 unused07000[0x07000-0x06658];
  2798. /*0x07000*/ u64 mrpcim_general_int_status;
  2799. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_PIC_INT vxge_mBIT(0)
  2800. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_PCI_INT vxge_mBIT(1)
  2801. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_RTDMA_INT vxge_mBIT(2)
  2802. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_WRDMA_INT vxge_mBIT(3)
  2803. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_G3CMCT_INT vxge_mBIT(4)
  2804. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_GCMG1_INT vxge_mBIT(5)
  2805. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_GCMG2_INT vxge_mBIT(6)
  2806. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_GCMG3_INT vxge_mBIT(7)
  2807. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_G3CMIFL_INT vxge_mBIT(8)
  2808. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_G3CMIFU_INT vxge_mBIT(9)
  2809. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_PCMG1_INT vxge_mBIT(10)
  2810. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_PCMG2_INT vxge_mBIT(11)
  2811. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_PCMG3_INT vxge_mBIT(12)
  2812. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_XMAC_INT vxge_mBIT(13)
  2813. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_RXMAC_INT vxge_mBIT(14)
  2814. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_TMAC_INT vxge_mBIT(15)
  2815. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_G3FBIF_INT vxge_mBIT(16)
  2816. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_FBMC_INT vxge_mBIT(17)
  2817. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_G3FBCT_INT vxge_mBIT(18)
  2818. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_TPA_INT vxge_mBIT(19)
  2819. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_DRBELL_INT vxge_mBIT(20)
  2820. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_ONE_INT vxge_mBIT(21)
  2821. #define VXGE_HW_MRPCIM_GENERAL_INT_STATUS_MSG_INT vxge_mBIT(22)
  2822. /*0x07008*/ u64 mrpcim_general_int_mask;
  2823. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_PIC_INT vxge_mBIT(0)
  2824. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_PCI_INT vxge_mBIT(1)
  2825. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_RTDMA_INT vxge_mBIT(2)
  2826. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_WRDMA_INT vxge_mBIT(3)
  2827. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_G3CMCT_INT vxge_mBIT(4)
  2828. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_GCMG1_INT vxge_mBIT(5)
  2829. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_GCMG2_INT vxge_mBIT(6)
  2830. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_GCMG3_INT vxge_mBIT(7)
  2831. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_G3CMIFL_INT vxge_mBIT(8)
  2832. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_G3CMIFU_INT vxge_mBIT(9)
  2833. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_PCMG1_INT vxge_mBIT(10)
  2834. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_PCMG2_INT vxge_mBIT(11)
  2835. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_PCMG3_INT vxge_mBIT(12)
  2836. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_XMAC_INT vxge_mBIT(13)
  2837. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_RXMAC_INT vxge_mBIT(14)
  2838. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_TMAC_INT vxge_mBIT(15)
  2839. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_G3FBIF_INT vxge_mBIT(16)
  2840. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_FBMC_INT vxge_mBIT(17)
  2841. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_G3FBCT_INT vxge_mBIT(18)
  2842. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_TPA_INT vxge_mBIT(19)
  2843. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_DRBELL_INT vxge_mBIT(20)
  2844. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_ONE_INT vxge_mBIT(21)
  2845. #define VXGE_HW_MRPCIM_GENERAL_INT_MASK_MSG_INT vxge_mBIT(22)
  2846. /*0x07010*/ u64 mrpcim_ppif_int_status;
  2847. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_INI_ERRORS_INI_INT vxge_mBIT(3)
  2848. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_DMA_ERRORS_DMA_INT vxge_mBIT(7)
  2849. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_TGT_ERRORS_TGT_INT vxge_mBIT(11)
  2850. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CONFIG_ERRORS_CONFIG_INT vxge_mBIT(15)
  2851. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_CRDT_INT vxge_mBIT(19)
  2852. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_PLL_ERRORS_PLL_INT vxge_mBIT(27)
  2853. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE0_CRD_INT_VPLANE0_INT\
  2854. vxge_mBIT(31)
  2855. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE1_CRD_INT_VPLANE1_INT\
  2856. vxge_mBIT(32)
  2857. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE2_CRD_INT_VPLANE2_INT\
  2858. vxge_mBIT(33)
  2859. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE3_CRD_INT_VPLANE3_INT\
  2860. vxge_mBIT(34)
  2861. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE4_CRD_INT_VPLANE4_INT\
  2862. vxge_mBIT(35)
  2863. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE5_CRD_INT_VPLANE5_INT\
  2864. vxge_mBIT(36)
  2865. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE6_CRD_INT_VPLANE6_INT\
  2866. vxge_mBIT(37)
  2867. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE7_CRD_INT_VPLANE7_INT\
  2868. vxge_mBIT(38)
  2869. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE8_CRD_INT_VPLANE8_INT\
  2870. vxge_mBIT(39)
  2871. #define VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE9_CRD_INT_VPLANE9_INT\
  2872. vxge_mBIT(40)
  2873. #define \
  2874. VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE10_CRD_INT_VPLANE10_INT \
  2875. vxge_mBIT(41)
  2876. #define \
  2877. VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE11_CRD_INT_VPLANE11_INT \
  2878. vxge_mBIT(42)
  2879. #define \
  2880. VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE12_CRD_INT_VPLANE12_INT \
  2881. vxge_mBIT(43)
  2882. #define \
  2883. VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE13_CRD_INT_VPLANE13_INT \
  2884. vxge_mBIT(44)
  2885. #define \
  2886. VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE14_CRD_INT_VPLANE14_INT \
  2887. vxge_mBIT(45)
  2888. #define \
  2889. VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE15_CRD_INT_VPLANE15_INT \
  2890. vxge_mBIT(46)
  2891. #define \
  2892. VXGE_HW_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE16_CRD_INT_VPLANE16_INT \
  2893. vxge_mBIT(47)
  2894. #define \
  2895. VXGE_HW_MRPCIM_PPIF_INT_STATUS_VPATH_TO_MRPCIM_ALARM_VPATH_TO_MRPCIM_ALARM_INT \
  2896. vxge_mBIT(55)
  2897. /*0x07018*/ u64 mrpcim_ppif_int_mask;
  2898. u8 unused07028[0x07028-0x07020];
  2899. /*0x07028*/ u64 ini_errors_reg;
  2900. #define VXGE_HW_INI_ERRORS_REG_SCPL_CPL_TIMEOUT_UNUSED_TAG vxge_mBIT(3)
  2901. #define VXGE_HW_INI_ERRORS_REG_SCPL_CPL_TIMEOUT vxge_mBIT(7)
  2902. #define VXGE_HW_INI_ERRORS_REG_DCPL_FSM_ERR vxge_mBIT(11)
  2903. #define VXGE_HW_INI_ERRORS_REG_DCPL_POISON vxge_mBIT(12)
  2904. #define VXGE_HW_INI_ERRORS_REG_DCPL_UNSUPPORTED vxge_mBIT(15)
  2905. #define VXGE_HW_INI_ERRORS_REG_DCPL_ABORT vxge_mBIT(19)
  2906. #define VXGE_HW_INI_ERRORS_REG_INI_TLP_ABORT vxge_mBIT(23)
  2907. #define VXGE_HW_INI_ERRORS_REG_INI_DLLP_ABORT vxge_mBIT(27)
  2908. #define VXGE_HW_INI_ERRORS_REG_INI_ECRC_ERR vxge_mBIT(31)
  2909. #define VXGE_HW_INI_ERRORS_REG_INI_BUF_DB_ERR vxge_mBIT(35)
  2910. #define VXGE_HW_INI_ERRORS_REG_INI_BUF_SG_ERR vxge_mBIT(39)
  2911. #define VXGE_HW_INI_ERRORS_REG_INI_DATA_OVERFLOW vxge_mBIT(43)
  2912. #define VXGE_HW_INI_ERRORS_REG_INI_HDR_OVERFLOW vxge_mBIT(47)
  2913. #define VXGE_HW_INI_ERRORS_REG_INI_MRD_SYS_DROP vxge_mBIT(51)
  2914. #define VXGE_HW_INI_ERRORS_REG_INI_MWR_SYS_DROP vxge_mBIT(55)
  2915. #define VXGE_HW_INI_ERRORS_REG_INI_MRD_CLIENT_DROP vxge_mBIT(59)
  2916. #define VXGE_HW_INI_ERRORS_REG_INI_MWR_CLIENT_DROP vxge_mBIT(63)
  2917. /*0x07030*/ u64 ini_errors_mask;
  2918. /*0x07038*/ u64 ini_errors_alarm;
  2919. /*0x07040*/ u64 dma_errors_reg;
  2920. #define VXGE_HW_DMA_ERRORS_REG_RDARB_FSM_ERR vxge_mBIT(3)
  2921. #define VXGE_HW_DMA_ERRORS_REG_WRARB_FSM_ERR vxge_mBIT(7)
  2922. #define VXGE_HW_DMA_ERRORS_REG_DMA_WRDMA_WR_HDR_OVERFLOW vxge_mBIT(8)
  2923. #define VXGE_HW_DMA_ERRORS_REG_DMA_WRDMA_WR_HDR_UNDERFLOW vxge_mBIT(9)
  2924. #define VXGE_HW_DMA_ERRORS_REG_DMA_WRDMA_WR_DATA_OVERFLOW vxge_mBIT(10)
  2925. #define VXGE_HW_DMA_ERRORS_REG_DMA_WRDMA_WR_DATA_UNDERFLOW vxge_mBIT(11)
  2926. #define VXGE_HW_DMA_ERRORS_REG_DMA_MSG_WR_HDR_OVERFLOW vxge_mBIT(12)
  2927. #define VXGE_HW_DMA_ERRORS_REG_DMA_MSG_WR_HDR_UNDERFLOW vxge_mBIT(13)
  2928. #define VXGE_HW_DMA_ERRORS_REG_DMA_MSG_WR_DATA_OVERFLOW vxge_mBIT(14)
  2929. #define VXGE_HW_DMA_ERRORS_REG_DMA_MSG_WR_DATA_UNDERFLOW vxge_mBIT(15)
  2930. #define VXGE_HW_DMA_ERRORS_REG_DMA_STATS_WR_HDR_OVERFLOW vxge_mBIT(16)
  2931. #define VXGE_HW_DMA_ERRORS_REG_DMA_STATS_WR_HDR_UNDERFLOW vxge_mBIT(17)
  2932. #define VXGE_HW_DMA_ERRORS_REG_DMA_STATS_WR_DATA_OVERFLOW vxge_mBIT(18)
  2933. #define VXGE_HW_DMA_ERRORS_REG_DMA_STATS_WR_DATA_UNDERFLOW vxge_mBIT(19)
  2934. #define VXGE_HW_DMA_ERRORS_REG_DMA_RTDMA_WR_HDR_OVERFLOW vxge_mBIT(20)
  2935. #define VXGE_HW_DMA_ERRORS_REG_DMA_RTDMA_WR_HDR_UNDERFLOW vxge_mBIT(21)
  2936. #define VXGE_HW_DMA_ERRORS_REG_DMA_RTDMA_WR_DATA_OVERFLOW vxge_mBIT(22)
  2937. #define VXGE_HW_DMA_ERRORS_REG_DMA_RTDMA_WR_DATA_UNDERFLOW vxge_mBIT(23)
  2938. #define VXGE_HW_DMA_ERRORS_REG_DMA_WRDMA_RD_HDR_OVERFLOW vxge_mBIT(24)
  2939. #define VXGE_HW_DMA_ERRORS_REG_DMA_WRDMA_RD_HDR_UNDERFLOW vxge_mBIT(25)
  2940. #define VXGE_HW_DMA_ERRORS_REG_DMA_RTDMA_RD_HDR_OVERFLOW vxge_mBIT(28)
  2941. #define VXGE_HW_DMA_ERRORS_REG_DMA_RTDMA_RD_HDR_UNDERFLOW vxge_mBIT(29)
  2942. #define VXGE_HW_DMA_ERRORS_REG_DBLGEN_FSM_ERR vxge_mBIT(32)
  2943. #define VXGE_HW_DMA_ERRORS_REG_DBLGEN_CREDIT_FSM_ERR vxge_mBIT(33)
  2944. #define VXGE_HW_DMA_ERRORS_REG_DBLGEN_DMA_WRR_SM_ERR vxge_mBIT(34)
  2945. /*0x07048*/ u64 dma_errors_mask;
  2946. /*0x07050*/ u64 dma_errors_alarm;
  2947. /*0x07058*/ u64 tgt_errors_reg;
  2948. #define VXGE_HW_TGT_ERRORS_REG_TGT_VENDOR_MSG vxge_mBIT(0)
  2949. #define VXGE_HW_TGT_ERRORS_REG_TGT_MSG_UNLOCK vxge_mBIT(1)
  2950. #define VXGE_HW_TGT_ERRORS_REG_TGT_ILLEGAL_TLP_BE vxge_mBIT(2)
  2951. #define VXGE_HW_TGT_ERRORS_REG_TGT_BOOT_WRITE vxge_mBIT(3)
  2952. #define VXGE_HW_TGT_ERRORS_REG_TGT_PIF_WR_CROSS_QWRANGE vxge_mBIT(4)
  2953. #define VXGE_HW_TGT_ERRORS_REG_TGT_PIF_READ_CROSS_QWRANGE vxge_mBIT(5)
  2954. #define VXGE_HW_TGT_ERRORS_REG_TGT_KDFC_READ vxge_mBIT(6)
  2955. #define VXGE_HW_TGT_ERRORS_REG_TGT_USDC_READ vxge_mBIT(7)
  2956. #define VXGE_HW_TGT_ERRORS_REG_TGT_USDC_WR_CROSS_QWRANGE vxge_mBIT(8)
  2957. #define VXGE_HW_TGT_ERRORS_REG_TGT_MSIX_BEYOND_RANGE vxge_mBIT(9)
  2958. #define VXGE_HW_TGT_ERRORS_REG_TGT_WR_TO_KDFC_POISON vxge_mBIT(10)
  2959. #define VXGE_HW_TGT_ERRORS_REG_TGT_WR_TO_USDC_POISON vxge_mBIT(11)
  2960. #define VXGE_HW_TGT_ERRORS_REG_TGT_WR_TO_PIF_POISON vxge_mBIT(12)
  2961. #define VXGE_HW_TGT_ERRORS_REG_TGT_WR_TO_MSIX_POISON vxge_mBIT(13)
  2962. #define VXGE_HW_TGT_ERRORS_REG_TGT_WR_TO_MRIOV_POISON vxge_mBIT(14)
  2963. #define VXGE_HW_TGT_ERRORS_REG_TGT_NOT_MEM_TLP vxge_mBIT(15)
  2964. #define VXGE_HW_TGT_ERRORS_REG_TGT_UNKNOWN_MEM_TLP vxge_mBIT(16)
  2965. #define VXGE_HW_TGT_ERRORS_REG_TGT_REQ_FSM_ERR vxge_mBIT(17)
  2966. #define VXGE_HW_TGT_ERRORS_REG_TGT_CPL_FSM_ERR vxge_mBIT(18)
  2967. #define VXGE_HW_TGT_ERRORS_REG_TGT_KDFC_PROT_ERR vxge_mBIT(19)
  2968. #define VXGE_HW_TGT_ERRORS_REG_TGT_SWIF_PROT_ERR vxge_mBIT(20)
  2969. #define VXGE_HW_TGT_ERRORS_REG_TGT_MRIOV_MEM_MAP_CFG_ERR vxge_mBIT(21)
  2970. /*0x07060*/ u64 tgt_errors_mask;
  2971. /*0x07068*/ u64 tgt_errors_alarm;
  2972. /*0x07070*/ u64 config_errors_reg;
  2973. #define VXGE_HW_CONFIG_ERRORS_REG_I2C_ILLEGAL_STOP_COND vxge_mBIT(3)
  2974. #define VXGE_HW_CONFIG_ERRORS_REG_I2C_ILLEGAL_START_COND vxge_mBIT(7)
  2975. #define VXGE_HW_CONFIG_ERRORS_REG_I2C_EXP_RD_CNT vxge_mBIT(11)
  2976. #define VXGE_HW_CONFIG_ERRORS_REG_I2C_EXTRA_CYCLE vxge_mBIT(15)
  2977. #define VXGE_HW_CONFIG_ERRORS_REG_I2C_MAIN_FSM_ERR vxge_mBIT(19)
  2978. #define VXGE_HW_CONFIG_ERRORS_REG_I2C_REQ_COLLISION vxge_mBIT(23)
  2979. #define VXGE_HW_CONFIG_ERRORS_REG_I2C_REG_FSM_ERR vxge_mBIT(27)
  2980. #define VXGE_HW_CONFIG_ERRORS_REG_CFGM_I2C_TIMEOUT vxge_mBIT(31)
  2981. #define VXGE_HW_CONFIG_ERRORS_REG_RIC_I2C_TIMEOUT vxge_mBIT(35)
  2982. #define VXGE_HW_CONFIG_ERRORS_REG_CFGM_FSM_ERR vxge_mBIT(39)
  2983. #define VXGE_HW_CONFIG_ERRORS_REG_RIC_FSM_ERR vxge_mBIT(43)
  2984. #define VXGE_HW_CONFIG_ERRORS_REG_PIFM_ILLEGAL_ACCESS vxge_mBIT(47)
  2985. #define VXGE_HW_CONFIG_ERRORS_REG_PIFM_TIMEOUT vxge_mBIT(51)
  2986. #define VXGE_HW_CONFIG_ERRORS_REG_PIFM_FSM_ERR vxge_mBIT(55)
  2987. #define VXGE_HW_CONFIG_ERRORS_REG_PIFM_TO_FSM_ERR vxge_mBIT(59)
  2988. #define VXGE_HW_CONFIG_ERRORS_REG_RIC_RIC_RD_TIMEOUT vxge_mBIT(63)
  2989. /*0x07078*/ u64 config_errors_mask;
  2990. /*0x07080*/ u64 config_errors_alarm;
  2991. u8 unused07090[0x07090-0x07088];
  2992. /*0x07090*/ u64 crdt_errors_reg;
  2993. #define VXGE_HW_CRDT_ERRORS_REG_WRCRDTARB_FSM_ERR vxge_mBIT(11)
  2994. #define VXGE_HW_CRDT_ERRORS_REG_WRCRDTARB_INTCTL_ILLEGAL_CRD_DEAL \
  2995. vxge_mBIT(15)
  2996. #define VXGE_HW_CRDT_ERRORS_REG_WRCRDTARB_PDA_ILLEGAL_CRD_DEAL vxge_mBIT(19)
  2997. #define VXGE_HW_CRDT_ERRORS_REG_WRCRDTARB_PCI_MSG_ILLEGAL_CRD_DEAL \
  2998. vxge_mBIT(23)
  2999. #define VXGE_HW_CRDT_ERRORS_REG_RDCRDTARB_FSM_ERR vxge_mBIT(35)
  3000. #define VXGE_HW_CRDT_ERRORS_REG_RDCRDTARB_RDA_ILLEGAL_CRD_DEAL vxge_mBIT(39)
  3001. #define VXGE_HW_CRDT_ERRORS_REG_RDCRDTARB_PDA_ILLEGAL_CRD_DEAL vxge_mBIT(43)
  3002. #define VXGE_HW_CRDT_ERRORS_REG_RDCRDTARB_DBLGEN_ILLEGAL_CRD_DEAL \
  3003. vxge_mBIT(47)
  3004. /*0x07098*/ u64 crdt_errors_mask;
  3005. /*0x070a0*/ u64 crdt_errors_alarm;
  3006. u8 unused070b0[0x070b0-0x070a8];
  3007. /*0x070b0*/ u64 mrpcim_general_errors_reg;
  3008. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_STATSB_FSM_ERR vxge_mBIT(3)
  3009. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_XGEN_FSM_ERR vxge_mBIT(7)
  3010. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_XMEM_FSM_ERR vxge_mBIT(11)
  3011. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_KDFCCTL_FSM_ERR vxge_mBIT(15)
  3012. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_MRIOVCTL_FSM_ERR vxge_mBIT(19)
  3013. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_SPI_FLSH_ERR vxge_mBIT(23)
  3014. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_SPI_IIC_ACK_ERR vxge_mBIT(27)
  3015. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_SPI_IIC_CHKSUM_ERR vxge_mBIT(31)
  3016. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_INI_SERR_DET vxge_mBIT(35)
  3017. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_INTCTL_MSIX_FSM_ERR vxge_mBIT(39)
  3018. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_INTCTL_MSI_OVERFLOW vxge_mBIT(43)
  3019. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_PPIF_PCI_NOT_FLUSH_DURING_SW_RESET \
  3020. vxge_mBIT(47)
  3021. #define VXGE_HW_MRPCIM_GENERAL_ERRORS_REG_PPIF_SW_RESET_FSM_ERR vxge_mBIT(51)
  3022. /*0x070b8*/ u64 mrpcim_general_errors_mask;
  3023. /*0x070c0*/ u64 mrpcim_general_errors_alarm;
  3024. u8 unused070d0[0x070d0-0x070c8];
  3025. /*0x070d0*/ u64 pll_errors_reg;
  3026. #define VXGE_HW_PLL_ERRORS_REG_CORE_CMG_PLL_OOL vxge_mBIT(3)
  3027. #define VXGE_HW_PLL_ERRORS_REG_CORE_FB_PLL_OOL vxge_mBIT(7)
  3028. #define VXGE_HW_PLL_ERRORS_REG_CORE_X_PLL_OOL vxge_mBIT(11)
  3029. /*0x070d8*/ u64 pll_errors_mask;
  3030. /*0x070e0*/ u64 pll_errors_alarm;
  3031. /*0x070e8*/ u64 srpcim_to_mrpcim_alarm_reg;
  3032. #define VXGE_HW_SRPCIM_TO_MRPCIM_ALARM_REG_PPIF_SRPCIM_TO_MRPCIM_ALARM(val) \
  3033. vxge_vBIT(val, 0, 17)
  3034. /*0x070f0*/ u64 srpcim_to_mrpcim_alarm_mask;
  3035. /*0x070f8*/ u64 srpcim_to_mrpcim_alarm_alarm;
  3036. /*0x07100*/ u64 vpath_to_mrpcim_alarm_reg;
  3037. #define VXGE_HW_VPATH_TO_MRPCIM_ALARM_REG_PPIF_VPATH_TO_MRPCIM_ALARM(val) \
  3038. vxge_vBIT(val, 0, 17)
  3039. /*0x07108*/ u64 vpath_to_mrpcim_alarm_mask;
  3040. /*0x07110*/ u64 vpath_to_mrpcim_alarm_alarm;
  3041. u8 unused07128[0x07128-0x07118];
  3042. /*0x07128*/ u64 crdt_errors_vplane_reg[17];
  3043. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_H_CONSUME_CRDT_ERR \
  3044. vxge_mBIT(3)
  3045. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_D_CONSUME_CRDT_ERR \
  3046. vxge_mBIT(7)
  3047. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_H_RETURN_CRDT_ERR \
  3048. vxge_mBIT(11)
  3049. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_D_RETURN_CRDT_ERR \
  3050. vxge_mBIT(15)
  3051. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_NP_H_CONSUME_CRDT_ERR \
  3052. vxge_mBIT(19)
  3053. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_NP_H_RETURN_CRDT_ERR \
  3054. vxge_mBIT(23)
  3055. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_TAG_CONSUME_TAG_ERR \
  3056. vxge_mBIT(27)
  3057. #define VXGE_HW_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_TAG_RETURN_TAG_ERR \
  3058. vxge_mBIT(31)
  3059. /*0x07130*/ u64 crdt_errors_vplane_mask[17];
  3060. /*0x07138*/ u64 crdt_errors_vplane_alarm[17];
  3061. u8 unused072f0[0x072f0-0x072c0];
  3062. /*0x072f0*/ u64 mrpcim_rst_in_prog;
  3063. #define VXGE_HW_MRPCIM_RST_IN_PROG_MRPCIM_RST_IN_PROG vxge_mBIT(7)
  3064. /*0x072f8*/ u64 mrpcim_reg_modified;
  3065. #define VXGE_HW_MRPCIM_REG_MODIFIED_MRPCIM_REG_MODIFIED vxge_mBIT(7)
  3066. u8 unused07378[0x07378-0x07300];
  3067. /*0x07378*/ u64 write_arb_pending;
  3068. #define VXGE_HW_WRITE_ARB_PENDING_WRARB_WRDMA vxge_mBIT(3)
  3069. #define VXGE_HW_WRITE_ARB_PENDING_WRARB_RTDMA vxge_mBIT(7)
  3070. #define VXGE_HW_WRITE_ARB_PENDING_WRARB_MSG vxge_mBIT(11)
  3071. #define VXGE_HW_WRITE_ARB_PENDING_WRARB_STATSB vxge_mBIT(15)
  3072. #define VXGE_HW_WRITE_ARB_PENDING_WRARB_INTCTL vxge_mBIT(19)
  3073. /*0x07380*/ u64 read_arb_pending;
  3074. #define VXGE_HW_READ_ARB_PENDING_RDARB_WRDMA vxge_mBIT(3)
  3075. #define VXGE_HW_READ_ARB_PENDING_RDARB_RTDMA vxge_mBIT(7)
  3076. #define VXGE_HW_READ_ARB_PENDING_RDARB_DBLGEN vxge_mBIT(11)
  3077. /*0x07388*/ u64 dmaif_dmadbl_pending;
  3078. #define VXGE_HW_DMAIF_DMADBL_PENDING_DMAIF_WRDMA_WR vxge_mBIT(0)
  3079. #define VXGE_HW_DMAIF_DMADBL_PENDING_DMAIF_WRDMA_RD vxge_mBIT(1)
  3080. #define VXGE_HW_DMAIF_DMADBL_PENDING_DMAIF_RTDMA_WR vxge_mBIT(2)
  3081. #define VXGE_HW_DMAIF_DMADBL_PENDING_DMAIF_RTDMA_RD vxge_mBIT(3)
  3082. #define VXGE_HW_DMAIF_DMADBL_PENDING_DMAIF_MSG_WR vxge_mBIT(4)
  3083. #define VXGE_HW_DMAIF_DMADBL_PENDING_DMAIF_STATS_WR vxge_mBIT(5)
  3084. #define VXGE_HW_DMAIF_DMADBL_PENDING_DBLGEN_IN_PROG(val) \
  3085. vxge_vBIT(val, 13, 51)
  3086. /*0x07390*/ u64 wrcrdtarb_status0_vplane[17];
  3087. #define VXGE_HW_WRCRDTARB_STATUS0_VPLANE_WRCRDTARB_ABS_AVAIL_P_H(val) \
  3088. vxge_vBIT(val, 0, 8)
  3089. /*0x07418*/ u64 wrcrdtarb_status1_vplane[17];
  3090. #define VXGE_HW_WRCRDTARB_STATUS1_VPLANE_WRCRDTARB_ABS_AVAIL_P_D(val) \
  3091. vxge_vBIT(val, 4, 12)
  3092. u8 unused07500[0x07500-0x074a0];
  3093. /*0x07500*/ u64 mrpcim_general_cfg1;
  3094. #define VXGE_HW_MRPCIM_GENERAL_CFG1_CLEAR_SERR vxge_mBIT(7)
  3095. /*0x07508*/ u64 mrpcim_general_cfg2;
  3096. #define VXGE_HW_MRPCIM_GENERAL_CFG2_INS_TX_WR_TD vxge_mBIT(3)
  3097. #define VXGE_HW_MRPCIM_GENERAL_CFG2_INS_TX_RD_TD vxge_mBIT(7)
  3098. #define VXGE_HW_MRPCIM_GENERAL_CFG2_INS_TX_CPL_TD vxge_mBIT(11)
  3099. #define VXGE_HW_MRPCIM_GENERAL_CFG2_INI_TIMEOUT_EN_MWR vxge_mBIT(15)
  3100. #define VXGE_HW_MRPCIM_GENERAL_CFG2_INI_TIMEOUT_EN_MRD vxge_mBIT(19)
  3101. #define VXGE_HW_MRPCIM_GENERAL_CFG2_IGNORE_VPATH_RST_FOR_MSIX vxge_mBIT(23)
  3102. #define VXGE_HW_MRPCIM_GENERAL_CFG2_FLASH_READ_MSB vxge_mBIT(27)
  3103. #define VXGE_HW_MRPCIM_GENERAL_CFG2_DIS_HOST_PIPELINE_WR vxge_mBIT(31)
  3104. #define VXGE_HW_MRPCIM_GENERAL_CFG2_MRPCIM_STATS_ENABLE vxge_mBIT(43)
  3105. #define VXGE_HW_MRPCIM_GENERAL_CFG2_MRPCIM_STATS_MAP_TO_VPATH(val) \
  3106. vxge_vBIT(val, 47, 5)
  3107. #define VXGE_HW_MRPCIM_GENERAL_CFG2_EN_BLOCK_MSIX_DUE_TO_SERR vxge_mBIT(55)
  3108. #define VXGE_HW_MRPCIM_GENERAL_CFG2_FORCE_SENDING_INTA vxge_mBIT(59)
  3109. #define VXGE_HW_MRPCIM_GENERAL_CFG2_DIS_SWIF_PROT_ON_RDS vxge_mBIT(63)
  3110. /*0x07510*/ u64 mrpcim_general_cfg3;
  3111. #define VXGE_HW_MRPCIM_GENERAL_CFG3_PROTECTION_CA_OR_UNSUPN vxge_mBIT(0)
  3112. #define VXGE_HW_MRPCIM_GENERAL_CFG3_ILLEGAL_RD_CA_OR_UNSUPN vxge_mBIT(3)
  3113. #define VXGE_HW_MRPCIM_GENERAL_CFG3_RD_BYTE_SWAPEN vxge_mBIT(7)
  3114. #define VXGE_HW_MRPCIM_GENERAL_CFG3_RD_BIT_FLIPEN vxge_mBIT(11)
  3115. #define VXGE_HW_MRPCIM_GENERAL_CFG3_WR_BYTE_SWAPEN vxge_mBIT(15)
  3116. #define VXGE_HW_MRPCIM_GENERAL_CFG3_WR_BIT_FLIPEN vxge_mBIT(19)
  3117. #define VXGE_HW_MRPCIM_GENERAL_CFG3_MR_MAX_MVFS(val) vxge_vBIT(val, 20, 16)
  3118. #define VXGE_HW_MRPCIM_GENERAL_CFG3_MR_MVF_TBL_SIZE(val) \
  3119. vxge_vBIT(val, 36, 16)
  3120. #define VXGE_HW_MRPCIM_GENERAL_CFG3_PF0_SW_RESET_EN vxge_mBIT(55)
  3121. #define VXGE_HW_MRPCIM_GENERAL_CFG3_REG_MODIFIED_CFG(val) vxge_vBIT(val, 56, 2)
  3122. #define VXGE_HW_MRPCIM_GENERAL_CFG3_CPL_ECC_ENABLE_N vxge_mBIT(59)
  3123. #define VXGE_HW_MRPCIM_GENERAL_CFG3_BYPASS_DAISY_CHAIN vxge_mBIT(63)
  3124. /*0x07518*/ u64 mrpcim_stats_start_host_addr;
  3125. #define VXGE_HW_MRPCIM_STATS_START_HOST_ADDR_MRPCIM_STATS_START_HOST_ADDR(val)\
  3126. vxge_vBIT(val, 0, 57)
  3127. u8 unused07950[0x07950-0x07520];
  3128. /*0x07950*/ u64 rdcrdtarb_cfg0;
  3129. #define VXGE_HW_RDCRDTARB_CFG0_RDA_MAX_OUTSTANDING_RDS(val) \
  3130. vxge_vBIT(val, 18, 6)
  3131. #define VXGE_HW_RDCRDTARB_CFG0_PDA_MAX_OUTSTANDING_RDS(val) \
  3132. vxge_vBIT(val, 26, 6)
  3133. #define VXGE_HW_RDCRDTARB_CFG0_DBLGEN_MAX_OUTSTANDING_RDS(val) \
  3134. vxge_vBIT(val, 34, 6)
  3135. #define VXGE_HW_RDCRDTARB_CFG0_WAIT_CNT(val) vxge_vBIT(val, 48, 4)
  3136. #define VXGE_HW_RDCRDTARB_CFG0_MAX_OUTSTANDING_RDS(val) vxge_vBIT(val, 54, 6)
  3137. #define VXGE_HW_RDCRDTARB_CFG0_EN_XON vxge_mBIT(63)
  3138. u8 unused07be8[0x07be8-0x07958];
  3139. /*0x07be8*/ u64 bf_sw_reset;
  3140. #define VXGE_HW_BF_SW_RESET_BF_SW_RESET(val) vxge_vBIT(val, 0, 8)
  3141. /*0x07bf0*/ u64 sw_reset_status;
  3142. #define VXGE_HW_SW_RESET_STATUS_RESET_CMPLT vxge_mBIT(7)
  3143. #define VXGE_HW_SW_RESET_STATUS_INIT_CMPLT vxge_mBIT(15)
  3144. u8 unused07c20[0x07c20-0x07bf8];
  3145. /* 0x07c20 */ u64 sw_reset_cfg1;
  3146. #define VXGE_HW_SW_RESET_CFG1_TYPE vxge_mBIT(0)
  3147. #define VXGE_HW_SW_RESET_CFG1_WAIT_TIME_FOR_FLUSH_PCI(val) \
  3148. vxge_vBIT(val, 7, 25)
  3149. #define VXGE_HW_SW_RESET_CFG1_SOPR_ASSERT_TIME(val) vxge_vBIT(val, 32, 4)
  3150. #define VXGE_HW_SW_RESET_CFG1_WAIT_TIME_AFTER_RESET(val) \
  3151. vxge_vBIT(val, 38, 25)
  3152. u8 unused07d30[0x07d30-0x07c28];
  3153. /*0x07d30*/ u64 mrpcim_debug_stats0;
  3154. #define VXGE_HW_MRPCIM_DEBUG_STATS0_INI_WR_DROP(val) vxge_vBIT(val, 0, 32)
  3155. #define VXGE_HW_MRPCIM_DEBUG_STATS0_INI_RD_DROP(val) vxge_vBIT(val, 32, 32)
  3156. /*0x07d38*/ u64 mrpcim_debug_stats1_vplane[17];
  3157. #define VXGE_HW_MRPCIM_DEBUG_STATS1_VPLANE_WRCRDTARB_PH_CRDT_DEPLETED(val) \
  3158. vxge_vBIT(val, 32, 32)
  3159. /*0x07dc0*/ u64 mrpcim_debug_stats2_vplane[17];
  3160. #define VXGE_HW_MRPCIM_DEBUG_STATS2_VPLANE_WRCRDTARB_PD_CRDT_DEPLETED(val) \
  3161. vxge_vBIT(val, 32, 32)
  3162. /*0x07e48*/ u64 mrpcim_debug_stats3_vplane[17];
  3163. #define VXGE_HW_MRPCIM_DEBUG_STATS3_VPLANE_RDCRDTARB_NPH_CRDT_DEPLETED(val) \
  3164. vxge_vBIT(val, 32, 32)
  3165. /*0x07ed0*/ u64 mrpcim_debug_stats4;
  3166. #define VXGE_HW_MRPCIM_DEBUG_STATS4_INI_WR_VPIN_DROP(val) vxge_vBIT(val, 0, 32)
  3167. #define VXGE_HW_MRPCIM_DEBUG_STATS4_INI_RD_VPIN_DROP(val) \
  3168. vxge_vBIT(val, 32, 32)
  3169. /*0x07ed8*/ u64 genstats_count01;
  3170. #define VXGE_HW_GENSTATS_COUNT01_GENSTATS_COUNT1(val) vxge_vBIT(val, 0, 32)
  3171. #define VXGE_HW_GENSTATS_COUNT01_GENSTATS_COUNT0(val) vxge_vBIT(val, 32, 32)
  3172. /*0x07ee0*/ u64 genstats_count23;
  3173. #define VXGE_HW_GENSTATS_COUNT23_GENSTATS_COUNT3(val) vxge_vBIT(val, 0, 32)
  3174. #define VXGE_HW_GENSTATS_COUNT23_GENSTATS_COUNT2(val) vxge_vBIT(val, 32, 32)
  3175. /*0x07ee8*/ u64 genstats_count4;
  3176. #define VXGE_HW_GENSTATS_COUNT4_GENSTATS_COUNT4(val) vxge_vBIT(val, 32, 32)
  3177. /*0x07ef0*/ u64 genstats_count5;
  3178. #define VXGE_HW_GENSTATS_COUNT5_GENSTATS_COUNT5(val) vxge_vBIT(val, 32, 32)
  3179. u8 unused07f08[0x07f08-0x07ef8];
  3180. /*0x07f08*/ u64 genstats_cfg[6];
  3181. #define VXGE_HW_GENSTATS_CFG_DTYPE_SEL(val) vxge_vBIT(val, 3, 5)
  3182. #define VXGE_HW_GENSTATS_CFG_CLIENT_NO_SEL(val) vxge_vBIT(val, 9, 3)
  3183. #define VXGE_HW_GENSTATS_CFG_WR_RD_CPL_SEL(val) vxge_vBIT(val, 14, 2)
  3184. #define VXGE_HW_GENSTATS_CFG_VPATH_SEL(val) vxge_vBIT(val, 31, 17)
  3185. /*0x07f38*/ u64 genstat_64bit_cfg;
  3186. #define VXGE_HW_GENSTAT_64BIT_CFG_EN_FOR_GENSTATS0 vxge_mBIT(3)
  3187. #define VXGE_HW_GENSTAT_64BIT_CFG_EN_FOR_GENSTATS2 vxge_mBIT(7)
  3188. u8 unused08000[0x08000-0x07f40];
  3189. /*0x08000*/ u64 gcmg3_int_status;
  3190. #define VXGE_HW_GCMG3_INT_STATUS_GSTC_ERR0_GSTC0_INT vxge_mBIT(0)
  3191. #define VXGE_HW_GCMG3_INT_STATUS_GSTC_ERR1_GSTC1_INT vxge_mBIT(1)
  3192. #define VXGE_HW_GCMG3_INT_STATUS_GH2L_ERR0_GH2L0_INT vxge_mBIT(2)
  3193. #define VXGE_HW_GCMG3_INT_STATUS_GHSQ_ERR_GH2L1_INT vxge_mBIT(3)
  3194. #define VXGE_HW_GCMG3_INT_STATUS_GHSQ_ERR2_GH2L2_INT vxge_mBIT(4)
  3195. #define VXGE_HW_GCMG3_INT_STATUS_GH2L_SMERR0_GH2L3_INT vxge_mBIT(5)
  3196. #define VXGE_HW_GCMG3_INT_STATUS_GHSQ_ERR3_GH2L4_INT vxge_mBIT(6)
  3197. /*0x08008*/ u64 gcmg3_int_mask;
  3198. u8 unused09000[0x09000-0x8010];
  3199. /*0x09000*/ u64 g3ifcmd_fb_int_status;
  3200. #define VXGE_HW_G3IFCMD_FB_INT_STATUS_ERR_G3IF_INT vxge_mBIT(0)
  3201. /*0x09008*/ u64 g3ifcmd_fb_int_mask;
  3202. /*0x09010*/ u64 g3ifcmd_fb_err_reg;
  3203. #define VXGE_HW_G3IFCMD_FB_ERR_REG_G3IF_CK_DLL_LOCK vxge_mBIT(6)
  3204. #define VXGE_HW_G3IFCMD_FB_ERR_REG_G3IF_SM_ERR vxge_mBIT(7)
  3205. #define VXGE_HW_G3IFCMD_FB_ERR_REG_G3IF_RWDQS_DLL_LOCK(val) \
  3206. vxge_vBIT(val, 24, 8)
  3207. #define VXGE_HW_G3IFCMD_FB_ERR_REG_G3IF_IOCAL_FAULT vxge_mBIT(55)
  3208. /*0x09018*/ u64 g3ifcmd_fb_err_mask;
  3209. /*0x09020*/ u64 g3ifcmd_fb_err_alarm;
  3210. u8 unused09400[0x09400-0x09028];
  3211. /*0x09400*/ u64 g3ifcmd_cmu_int_status;
  3212. #define VXGE_HW_G3IFCMD_CMU_INT_STATUS_ERR_G3IF_INT vxge_mBIT(0)
  3213. /*0x09408*/ u64 g3ifcmd_cmu_int_mask;
  3214. /*0x09410*/ u64 g3ifcmd_cmu_err_reg;
  3215. #define VXGE_HW_G3IFCMD_CMU_ERR_REG_G3IF_CK_DLL_LOCK vxge_mBIT(6)
  3216. #define VXGE_HW_G3IFCMD_CMU_ERR_REG_G3IF_SM_ERR vxge_mBIT(7)
  3217. #define VXGE_HW_G3IFCMD_CMU_ERR_REG_G3IF_RWDQS_DLL_LOCK(val) \
  3218. vxge_vBIT(val, 24, 8)
  3219. #define VXGE_HW_G3IFCMD_CMU_ERR_REG_G3IF_IOCAL_FAULT vxge_mBIT(55)
  3220. /*0x09418*/ u64 g3ifcmd_cmu_err_mask;
  3221. /*0x09420*/ u64 g3ifcmd_cmu_err_alarm;
  3222. u8 unused09800[0x09800-0x09428];
  3223. /*0x09800*/ u64 g3ifcmd_cml_int_status;
  3224. #define VXGE_HW_G3IFCMD_CML_INT_STATUS_ERR_G3IF_INT vxge_mBIT(0)
  3225. /*0x09808*/ u64 g3ifcmd_cml_int_mask;
  3226. /*0x09810*/ u64 g3ifcmd_cml_err_reg;
  3227. #define VXGE_HW_G3IFCMD_CML_ERR_REG_G3IF_CK_DLL_LOCK vxge_mBIT(6)
  3228. #define VXGE_HW_G3IFCMD_CML_ERR_REG_G3IF_SM_ERR vxge_mBIT(7)
  3229. #define VXGE_HW_G3IFCMD_CML_ERR_REG_G3IF_RWDQS_DLL_LOCK(val) \
  3230. vxge_vBIT(val, 24, 8)
  3231. #define VXGE_HW_G3IFCMD_CML_ERR_REG_G3IF_IOCAL_FAULT vxge_mBIT(55)
  3232. /*0x09818*/ u64 g3ifcmd_cml_err_mask;
  3233. /*0x09820*/ u64 g3ifcmd_cml_err_alarm;
  3234. u8 unused09b00[0x09b00-0x09828];
  3235. /*0x09b00*/ u64 vpath_to_vplane_map[17];
  3236. #define VXGE_HW_VPATH_TO_VPLANE_MAP_VPATH_TO_VPLANE_MAP(val) \
  3237. vxge_vBIT(val, 3, 5)
  3238. u8 unused09c30[0x09c30-0x09b88];
  3239. /*0x09c30*/ u64 xgxs_cfg_port[2];
  3240. #define VXGE_HW_XGXS_CFG_PORT_SIG_DETECT_FORCE_LOS(val) vxge_vBIT(val, 16, 4)
  3241. #define VXGE_HW_XGXS_CFG_PORT_SIG_DETECT_FORCE_VALID(val) vxge_vBIT(val, 20, 4)
  3242. #define VXGE_HW_XGXS_CFG_PORT_SEL_INFO_0 vxge_mBIT(27)
  3243. #define VXGE_HW_XGXS_CFG_PORT_SEL_INFO_1(val) vxge_vBIT(val, 29, 3)
  3244. #define VXGE_HW_XGXS_CFG_PORT_TX_LANE0_SKEW(val) vxge_vBIT(val, 32, 4)
  3245. #define VXGE_HW_XGXS_CFG_PORT_TX_LANE1_SKEW(val) vxge_vBIT(val, 36, 4)
  3246. #define VXGE_HW_XGXS_CFG_PORT_TX_LANE2_SKEW(val) vxge_vBIT(val, 40, 4)
  3247. #define VXGE_HW_XGXS_CFG_PORT_TX_LANE3_SKEW(val) vxge_vBIT(val, 44, 4)
  3248. /*0x09c40*/ u64 xgxs_rxber_cfg_port[2];
  3249. #define VXGE_HW_XGXS_RXBER_CFG_PORT_INTERVAL_DUR(val) vxge_vBIT(val, 0, 4)
  3250. #define VXGE_HW_XGXS_RXBER_CFG_PORT_RXGXS_INTERVAL_CNT(val) \
  3251. vxge_vBIT(val, 16, 48)
  3252. /*0x09c50*/ u64 xgxs_rxber_status_port[2];
  3253. #define VXGE_HW_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_A_ERR_CNT(val) \
  3254. vxge_vBIT(val, 0, 16)
  3255. #define VXGE_HW_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_B_ERR_CNT(val) \
  3256. vxge_vBIT(val, 16, 16)
  3257. #define VXGE_HW_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_C_ERR_CNT(val) \
  3258. vxge_vBIT(val, 32, 16)
  3259. #define VXGE_HW_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_D_ERR_CNT(val) \
  3260. vxge_vBIT(val, 48, 16)
  3261. /*0x09c60*/ u64 xgxs_status_port[2];
  3262. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_TX_ACTIVITY(val) vxge_vBIT(val, 0, 4)
  3263. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_RX_ACTIVITY(val) vxge_vBIT(val, 4, 4)
  3264. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_CTC_FIFO_ERR BIT(11)
  3265. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_BYTE_SYNC_LOST(val) \
  3266. vxge_vBIT(val, 12, 4)
  3267. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_CTC_ERR(val) vxge_vBIT(val, 16, 4)
  3268. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_ALIGNMENT_ERR vxge_mBIT(23)
  3269. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_DEC_ERR(val) vxge_vBIT(val, 24, 8)
  3270. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_SKIP_INS_REQ(val) \
  3271. vxge_vBIT(val, 32, 4)
  3272. #define VXGE_HW_XGXS_STATUS_PORT_XMACJ_PCS_SKIP_DEL_REQ(val) \
  3273. vxge_vBIT(val, 36, 4)
  3274. /*0x09c70*/ u64 xgxs_pma_reset_port[2];
  3275. #define VXGE_HW_XGXS_PMA_RESET_PORT_SERDES_RESET(val) vxge_vBIT(val, 0, 8)
  3276. u8 unused09c90[0x09c90-0x09c80];
  3277. /*0x09c90*/ u64 xgxs_static_cfg_port[2];
  3278. #define VXGE_HW_XGXS_STATIC_CFG_PORT_FW_CTRL_SERDES vxge_mBIT(3)
  3279. u8 unused09d40[0x09d40-0x09ca0];
  3280. /*0x09d40*/ u64 xgxs_info_port[2];
  3281. #define VXGE_HW_XGXS_INFO_PORT_XMACJ_INFO_0(val) vxge_vBIT(val, 0, 32)
  3282. #define VXGE_HW_XGXS_INFO_PORT_XMACJ_INFO_1(val) vxge_vBIT(val, 32, 32)
  3283. /*0x09d50*/ u64 ratemgmt_cfg_port[2];
  3284. #define VXGE_HW_RATEMGMT_CFG_PORT_MODE(val) vxge_vBIT(val, 2, 2)
  3285. #define VXGE_HW_RATEMGMT_CFG_PORT_RATE vxge_mBIT(7)
  3286. #define VXGE_HW_RATEMGMT_CFG_PORT_FIXED_USE_FSM vxge_mBIT(11)
  3287. #define VXGE_HW_RATEMGMT_CFG_PORT_ANTP_USE_FSM vxge_mBIT(15)
  3288. #define VXGE_HW_RATEMGMT_CFG_PORT_ANBE_USE_FSM vxge_mBIT(19)
  3289. /*0x09d60*/ u64 ratemgmt_status_port[2];
  3290. #define VXGE_HW_RATEMGMT_STATUS_PORT_RATEMGMT_COMPLETE vxge_mBIT(3)
  3291. #define VXGE_HW_RATEMGMT_STATUS_PORT_RATEMGMT_RATE vxge_mBIT(7)
  3292. #define VXGE_HW_RATEMGMT_STATUS_PORT_RATEMGMT_MAC_MATCHES_PHY vxge_mBIT(11)
  3293. u8 unused09d80[0x09d80-0x09d70];
  3294. /*0x09d80*/ u64 ratemgmt_fixed_cfg_port[2];
  3295. #define VXGE_HW_RATEMGMT_FIXED_CFG_PORT_RESTART vxge_mBIT(7)
  3296. /*0x09d90*/ u64 ratemgmt_antp_cfg_port[2];
  3297. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_RESTART vxge_mBIT(7)
  3298. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_USE_PREAMBLE_EXT_PHY vxge_mBIT(11)
  3299. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_USE_ACT_SEL vxge_mBIT(15)
  3300. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_T_RETRY_PHY_QUERY(val) \
  3301. vxge_vBIT(val, 16, 4)
  3302. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_T_WAIT_MDIO_RESPONSE(val) \
  3303. vxge_vBIT(val, 20, 4)
  3304. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_T_LDOWN_REAUTO_RESPONSE(val) \
  3305. vxge_vBIT(val, 24, 4)
  3306. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_ADVERTISE_10G vxge_mBIT(31)
  3307. #define VXGE_HW_RATEMGMT_ANTP_CFG_PORT_ADVERTISE_1G vxge_mBIT(35)
  3308. /*0x09da0*/ u64 ratemgmt_anbe_cfg_port[2];
  3309. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_RESTART vxge_mBIT(7)
  3310. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_PARALLEL_DETECT_10G_KX4_ENABLE \
  3311. vxge_mBIT(11)
  3312. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_PARALLEL_DETECT_1G_KX_ENABLE \
  3313. vxge_mBIT(15)
  3314. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_T_SYNC_10G_KX4(val) vxge_vBIT(val, 16, 4)
  3315. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_T_SYNC_1G_KX(val) vxge_vBIT(val, 20, 4)
  3316. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_T_DME_EXCHANGE(val) vxge_vBIT(val, 24, 4)
  3317. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_ADVERTISE_10G_KX4 vxge_mBIT(31)
  3318. #define VXGE_HW_RATEMGMT_ANBE_CFG_PORT_ADVERTISE_1G_KX vxge_mBIT(35)
  3319. /*0x09db0*/ u64 anbe_cfg_port[2];
  3320. #define VXGE_HW_ANBE_CFG_PORT_RESET_CFG_REGS(val) vxge_vBIT(val, 0, 8)
  3321. #define VXGE_HW_ANBE_CFG_PORT_ALIGN_10G_KX4_OVERRIDE(val) vxge_vBIT(val, 10, 2)
  3322. #define VXGE_HW_ANBE_CFG_PORT_SYNC_1G_KX_OVERRIDE(val) vxge_vBIT(val, 14, 2)
  3323. /*0x09dc0*/ u64 anbe_mgr_ctrl_port[2];
  3324. #define VXGE_HW_ANBE_MGR_CTRL_PORT_WE vxge_mBIT(3)
  3325. #define VXGE_HW_ANBE_MGR_CTRL_PORT_STROBE vxge_mBIT(7)
  3326. #define VXGE_HW_ANBE_MGR_CTRL_PORT_ADDR(val) vxge_vBIT(val, 15, 9)
  3327. #define VXGE_HW_ANBE_MGR_CTRL_PORT_DATA(val) vxge_vBIT(val, 32, 32)
  3328. u8 unused09de0[0x09de0-0x09dd0];
  3329. /*0x09de0*/ u64 anbe_fw_mstr_port[2];
  3330. #define VXGE_HW_ANBE_FW_MSTR_PORT_CONNECT_BEAN_TO_SERDES vxge_mBIT(3)
  3331. #define VXGE_HW_ANBE_FW_MSTR_PORT_TX_ZEROES_TO_SERDES vxge_mBIT(7)
  3332. /*0x09df0*/ u64 anbe_hwfsm_gen_status_port[2];
  3333. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_10G_KX4_USING_PD \
  3334. vxge_mBIT(3)
  3335. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_10G_KX4_USING_DME \
  3336. vxge_mBIT(7)
  3337. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_1G_KX_USING_PD \
  3338. vxge_mBIT(11)
  3339. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_1G_KX_USING_DME \
  3340. vxge_mBIT(15)
  3341. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_ANBEFSM_STATE(val) \
  3342. vxge_vBIT(val, 18, 6)
  3343. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_BEAN_NEXT_PAGE_RECEIVED \
  3344. vxge_mBIT(27)
  3345. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_BEAN_BASE_PAGE_RECEIVED \
  3346. vxge_mBIT(35)
  3347. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_BEAN_AUTONEG_COMPLETE \
  3348. vxge_mBIT(39)
  3349. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_NP_BEFORE_BP \
  3350. vxge_mBIT(43)
  3351. #define \
  3352. VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_AN_COMPLETE_BEFORE_BP \
  3353. vxge_mBIT(47)
  3354. #define \
  3355. VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_AN_COMPLETE_BEFORE_NP \
  3356. vxge_mBIT(51)
  3357. #define \
  3358. VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_MODE_WHEN_AN_COMPLETE \
  3359. vxge_mBIT(55)
  3360. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_COUNT_BP(val) \
  3361. vxge_vBIT(val, 56, 4)
  3362. #define VXGE_HW_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_COUNT_NP(val) \
  3363. vxge_vBIT(val, 60, 4)
  3364. /*0x09e00*/ u64 anbe_hwfsm_bp_status_port[2];
  3365. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_FEC_ENABLE \
  3366. vxge_mBIT(32)
  3367. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_FEC_ABILITY \
  3368. vxge_mBIT(33)
  3369. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_10G_KR_CAPABLE \
  3370. vxge_mBIT(40)
  3371. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_10G_KX4_CAPABLE \
  3372. vxge_mBIT(41)
  3373. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_1G_KX_CAPABLE \
  3374. vxge_mBIT(42)
  3375. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_TX_NONCE(val) \
  3376. vxge_vBIT(val, 43, 5)
  3377. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_NP vxge_mBIT(48)
  3378. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ACK vxge_mBIT(49)
  3379. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_REMOTE_FAULT \
  3380. vxge_mBIT(50)
  3381. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ASM_DIR vxge_mBIT(51)
  3382. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_PAUSE vxge_mBIT(53)
  3383. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ECHOED_NONCE(val) \
  3384. vxge_vBIT(val, 54, 5)
  3385. #define VXGE_HW_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_SELECTOR_FIELD(val) \
  3386. vxge_vBIT(val, 59, 5)
  3387. /*0x09e10*/ u64 anbe_hwfsm_np_status_port[2];
  3388. #define VXGE_HW_ANBE_HWFSM_NP_STATUS_PORT_RATEMGMT_NP_BITS_47_TO_32(val) \
  3389. vxge_vBIT(val, 16, 16)
  3390. #define VXGE_HW_ANBE_HWFSM_NP_STATUS_PORT_RATEMGMT_NP_BITS_31_TO_0(val) \
  3391. vxge_vBIT(val, 32, 32)
  3392. u8 unused09e30[0x09e30-0x09e20];
  3393. /*0x09e30*/ u64 antp_gen_cfg_port[2];
  3394. /*0x09e40*/ u64 antp_hwfsm_gen_status_port[2];
  3395. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_10G vxge_mBIT(3)
  3396. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_1G vxge_mBIT(7)
  3397. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_ANTPFSM_STATE(val) \
  3398. vxge_vBIT(val, 10, 6)
  3399. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_AUTONEG_COMPLETE \
  3400. vxge_mBIT(23)
  3401. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_NO_LP_XNP \
  3402. vxge_mBIT(27)
  3403. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_GOT_LP_XNP vxge_mBIT(31)
  3404. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_MESSAGE_CODE \
  3405. vxge_mBIT(35)
  3406. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_NO_HCD \
  3407. vxge_mBIT(43)
  3408. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_FOUND_HCD vxge_mBIT(47)
  3409. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_INVALID_RATE \
  3410. vxge_mBIT(51)
  3411. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_VALID_RATE vxge_mBIT(55)
  3412. #define VXGE_HW_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_PERSISTENT_LDOWN \
  3413. vxge_mBIT(59)
  3414. /*0x09e50*/ u64 antp_hwfsm_bp_status_port[2];
  3415. #define VXGE_HW_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_NP vxge_mBIT(0)
  3416. #define VXGE_HW_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ACK vxge_mBIT(1)
  3417. #define VXGE_HW_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_RF vxge_mBIT(2)
  3418. #define VXGE_HW_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_XNP vxge_mBIT(3)
  3419. #define VXGE_HW_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ABILITY_FIELD(val) \
  3420. vxge_vBIT(val, 4, 7)
  3421. #define VXGE_HW_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_SELECTOR_FIELD(val) \
  3422. vxge_vBIT(val, 11, 5)
  3423. /*0x09e60*/ u64 antp_hwfsm_xnp_status_port[2];
  3424. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_NP vxge_mBIT(0)
  3425. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_ACK vxge_mBIT(1)
  3426. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_MP vxge_mBIT(2)
  3427. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_ACK2 vxge_mBIT(3)
  3428. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_TOGGLE vxge_mBIT(4)
  3429. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_MESSAGE_CODE(val) \
  3430. vxge_vBIT(val, 5, 11)
  3431. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_UNF_CODE_FIELD1(val) \
  3432. vxge_vBIT(val, 16, 16)
  3433. #define VXGE_HW_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_UNF_CODE_FIELD2(val) \
  3434. vxge_vBIT(val, 32, 16)
  3435. /*0x09e70*/ u64 mdio_mgr_access_port[2];
  3436. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_STROBE_ONE BIT(3)
  3437. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_OP_TYPE(val) vxge_vBIT(val, 5, 3)
  3438. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_DEVAD(val) vxge_vBIT(val, 11, 5)
  3439. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_ADDR(val) vxge_vBIT(val, 16, 16)
  3440. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_DATA(val) vxge_vBIT(val, 32, 16)
  3441. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_ST_PATTERN(val) vxge_vBIT(val, 49, 2)
  3442. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_PREAMBLE vxge_mBIT(51)
  3443. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_PRTAD(val) vxge_vBIT(val, 55, 5)
  3444. #define VXGE_HW_MDIO_MGR_ACCESS_PORT_STROBE_TWO vxge_mBIT(63)
  3445. u8 unused0a200[0x0a200-0x09e80];
  3446. /*0x0a200*/ u64 xmac_vsport_choices_vh[17];
  3447. #define VXGE_HW_XMAC_VSPORT_CHOICES_VH_VSPORT_VECTOR(val) vxge_vBIT(val, 0, 17)
  3448. u8 unused0a400[0x0a400-0x0a288];
  3449. /*0x0a400*/ u64 rx_thresh_cfg_vp[17];
  3450. #define VXGE_HW_RX_THRESH_CFG_VP_PAUSE_LOW_THR(val) vxge_vBIT(val, 0, 8)
  3451. #define VXGE_HW_RX_THRESH_CFG_VP_PAUSE_HIGH_THR(val) vxge_vBIT(val, 8, 8)
  3452. #define VXGE_HW_RX_THRESH_CFG_VP_RED_THR_0(val) vxge_vBIT(val, 16, 8)
  3453. #define VXGE_HW_RX_THRESH_CFG_VP_RED_THR_1(val) vxge_vBIT(val, 24, 8)
  3454. #define VXGE_HW_RX_THRESH_CFG_VP_RED_THR_2(val) vxge_vBIT(val, 32, 8)
  3455. #define VXGE_HW_RX_THRESH_CFG_VP_RED_THR_3(val) vxge_vBIT(val, 40, 8)
  3456. u8 unused0ac90[0x0ac90-0x0a488];
  3457. } __attribute((packed));
  3458. /*VXGE_HW_SRPCIM_REGS_H*/
  3459. struct vxge_hw_srpcim_reg {
  3460. /*0x00000*/ u64 tim_mr2sr_resource_assignment_vh;
  3461. #define VXGE_HW_TIM_MR2SR_RESOURCE_ASSIGNMENT_VH_BMAP_ROOT(val) \
  3462. vxge_vBIT(val, 0, 32)
  3463. u8 unused00100[0x00100-0x00008];
  3464. /*0x00100*/ u64 srpcim_pcipif_int_status;
  3465. #define VXGE_HW_SRPCIM_PCIPIF_INT_STATUS_MRPCIM_MSG_MRPCIM_MSG_INT BIT(3)
  3466. #define VXGE_HW_SRPCIM_PCIPIF_INT_STATUS_VPATH_MSG_VPATH_MSG_INT BIT(7)
  3467. #define VXGE_HW_SRPCIM_PCIPIF_INT_STATUS_SRPCIM_SPARE_R1_SRPCIM_SPARE_R1_INT \
  3468. BIT(11)
  3469. /*0x00108*/ u64 srpcim_pcipif_int_mask;
  3470. /*0x00110*/ u64 mrpcim_msg_reg;
  3471. #define VXGE_HW_MRPCIM_MSG_REG_SWIF_MRPCIM_TO_SRPCIM_RMSG_INT BIT(3)
  3472. /*0x00118*/ u64 mrpcim_msg_mask;
  3473. /*0x00120*/ u64 mrpcim_msg_alarm;
  3474. /*0x00128*/ u64 vpath_msg_reg;
  3475. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH0_TO_SRPCIM_RMSG_INT BIT(0)
  3476. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH1_TO_SRPCIM_RMSG_INT BIT(1)
  3477. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH2_TO_SRPCIM_RMSG_INT BIT(2)
  3478. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH3_TO_SRPCIM_RMSG_INT BIT(3)
  3479. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH4_TO_SRPCIM_RMSG_INT BIT(4)
  3480. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH5_TO_SRPCIM_RMSG_INT BIT(5)
  3481. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH6_TO_SRPCIM_RMSG_INT BIT(6)
  3482. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH7_TO_SRPCIM_RMSG_INT BIT(7)
  3483. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH8_TO_SRPCIM_RMSG_INT BIT(8)
  3484. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH9_TO_SRPCIM_RMSG_INT BIT(9)
  3485. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH10_TO_SRPCIM_RMSG_INT BIT(10)
  3486. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH11_TO_SRPCIM_RMSG_INT BIT(11)
  3487. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH12_TO_SRPCIM_RMSG_INT BIT(12)
  3488. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH13_TO_SRPCIM_RMSG_INT BIT(13)
  3489. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH14_TO_SRPCIM_RMSG_INT BIT(14)
  3490. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH15_TO_SRPCIM_RMSG_INT BIT(15)
  3491. #define VXGE_HW_VPATH_MSG_REG_SWIF_VPATH16_TO_SRPCIM_RMSG_INT BIT(16)
  3492. /*0x00130*/ u64 vpath_msg_mask;
  3493. /*0x00138*/ u64 vpath_msg_alarm;
  3494. u8 unused00160[0x00160-0x00140];
  3495. /*0x00160*/ u64 srpcim_to_mrpcim_wmsg;
  3496. #define VXGE_HW_SRPCIM_TO_MRPCIM_WMSG_SRPCIM_TO_MRPCIM_WMSG(val) \
  3497. vxge_vBIT(val, 0, 64)
  3498. /*0x00168*/ u64 srpcim_to_mrpcim_wmsg_trig;
  3499. #define VXGE_HW_SRPCIM_TO_MRPCIM_WMSG_TRIG_SRPCIM_TO_MRPCIM_WMSG_TRIG BIT(0)
  3500. /*0x00170*/ u64 mrpcim_to_srpcim_rmsg;
  3501. #define VXGE_HW_MRPCIM_TO_SRPCIM_RMSG_SWIF_MRPCIM_TO_SRPCIM_RMSG(val) \
  3502. vxge_vBIT(val, 0, 64)
  3503. /*0x00178*/ u64 vpath_to_srpcim_rmsg_sel;
  3504. #define VXGE_HW_VPATH_TO_SRPCIM_RMSG_SEL_VPATH_TO_SRPCIM_RMSG_SEL(val) \
  3505. vxge_vBIT(val, 0, 5)
  3506. /*0x00180*/ u64 vpath_to_srpcim_rmsg;
  3507. #define VXGE_HW_VPATH_TO_SRPCIM_RMSG_SWIF_VPATH_TO_SRPCIM_RMSG(val) \
  3508. vxge_vBIT(val, 0, 64)
  3509. u8 unused00200[0x00200-0x00188];
  3510. /*0x00200*/ u64 srpcim_general_int_status;
  3511. #define VXGE_HW_SRPCIM_GENERAL_INT_STATUS_PIC_INT BIT(0)
  3512. #define VXGE_HW_SRPCIM_GENERAL_INT_STATUS_PCI_INT BIT(3)
  3513. #define VXGE_HW_SRPCIM_GENERAL_INT_STATUS_XMAC_INT BIT(7)
  3514. u8 unused00210[0x00210-0x00208];
  3515. /*0x00210*/ u64 srpcim_general_int_mask;
  3516. #define VXGE_HW_SRPCIM_GENERAL_INT_MASK_PIC_INT BIT(0)
  3517. #define VXGE_HW_SRPCIM_GENERAL_INT_MASK_PCI_INT BIT(3)
  3518. #define VXGE_HW_SRPCIM_GENERAL_INT_MASK_XMAC_INT BIT(7)
  3519. u8 unused00220[0x00220-0x00218];
  3520. /*0x00220*/ u64 srpcim_ppif_int_status;
  3521. /*0x00228*/ u64 srpcim_ppif_int_mask;
  3522. /*0x00230*/ u64 srpcim_gen_errors_reg;
  3523. #define VXGE_HW_SRPCIM_GEN_ERRORS_REG_PCICONFIG_PF_STATUS_ERR BIT(3)
  3524. #define VXGE_HW_SRPCIM_GEN_ERRORS_REG_PCICONFIG_PF_UNCOR_ERR BIT(7)
  3525. #define VXGE_HW_SRPCIM_GEN_ERRORS_REG_PCICONFIG_PF_COR_ERR BIT(11)
  3526. #define VXGE_HW_SRPCIM_GEN_ERRORS_REG_INTCTRL_SCHED_INT BIT(15)
  3527. #define VXGE_HW_SRPCIM_GEN_ERRORS_REG_INI_SERR_DET BIT(19)
  3528. #define VXGE_HW_SRPCIM_GEN_ERRORS_REG_TGT_PF_ILLEGAL_ACCESS BIT(23)
  3529. /*0x00238*/ u64 srpcim_gen_errors_mask;
  3530. /*0x00240*/ u64 srpcim_gen_errors_alarm;
  3531. /*0x00248*/ u64 mrpcim_to_srpcim_alarm_reg;
  3532. #define VXGE_HW_MRPCIM_TO_SRPCIM_ALARM_REG_PPIF_MRPCIM_TO_SRPCIM_ALARM BIT(3)
  3533. /*0x00250*/ u64 mrpcim_to_srpcim_alarm_mask;
  3534. /*0x00258*/ u64 mrpcim_to_srpcim_alarm_alarm;
  3535. /*0x00260*/ u64 vpath_to_srpcim_alarm_reg;
  3536. /*0x00268*/ u64 vpath_to_srpcim_alarm_mask;
  3537. /*0x00270*/ u64 vpath_to_srpcim_alarm_alarm;
  3538. u8 unused00280[0x00280-0x00278];
  3539. /*0x00280*/ u64 pf_sw_reset;
  3540. #define VXGE_HW_PF_SW_RESET_PF_SW_RESET(val) vxge_vBIT(val, 0, 8)
  3541. /*0x00288*/ u64 srpcim_general_cfg1;
  3542. #define VXGE_HW_SRPCIM_GENERAL_CFG1_BOOT_BYTE_SWAPEN BIT(19)
  3543. #define VXGE_HW_SRPCIM_GENERAL_CFG1_BOOT_BIT_FLIPEN BIT(23)
  3544. #define VXGE_HW_SRPCIM_GENERAL_CFG1_MSIX_ADDR_SWAPEN BIT(27)
  3545. #define VXGE_HW_SRPCIM_GENERAL_CFG1_MSIX_ADDR_FLIPEN BIT(31)
  3546. #define VXGE_HW_SRPCIM_GENERAL_CFG1_MSIX_DATA_SWAPEN BIT(35)
  3547. #define VXGE_HW_SRPCIM_GENERAL_CFG1_MSIX_DATA_FLIPEN BIT(39)
  3548. /*0x00290*/ u64 srpcim_interrupt_cfg1;
  3549. #define VXGE_HW_SRPCIM_INTERRUPT_CFG1_ALARM_MAP_TO_MSG(val) vxge_vBIT(val, 1, 7)
  3550. #define VXGE_HW_SRPCIM_INTERRUPT_CFG1_TRAFFIC_CLASS(val) vxge_vBIT(val, 9, 3)
  3551. u8 unused002a8[0x002a8-0x00298];
  3552. /*0x002a8*/ u64 srpcim_clear_msix_mask;
  3553. #define VXGE_HW_SRPCIM_CLEAR_MSIX_MASK_SRPCIM_CLEAR_MSIX_MASK BIT(0)
  3554. /*0x002b0*/ u64 srpcim_set_msix_mask;
  3555. #define VXGE_HW_SRPCIM_SET_MSIX_MASK_SRPCIM_SET_MSIX_MASK BIT(0)
  3556. /*0x002b8*/ u64 srpcim_clr_msix_one_shot;
  3557. #define VXGE_HW_SRPCIM_CLR_MSIX_ONE_SHOT_SRPCIM_CLR_MSIX_ONE_SHOT BIT(0)
  3558. /*0x002c0*/ u64 srpcim_rst_in_prog;
  3559. #define VXGE_HW_SRPCIM_RST_IN_PROG_SRPCIM_RST_IN_PROG BIT(7)
  3560. /*0x002c8*/ u64 srpcim_reg_modified;
  3561. #define VXGE_HW_SRPCIM_REG_MODIFIED_SRPCIM_REG_MODIFIED BIT(7)
  3562. /*0x002d0*/ u64 tgt_pf_illegal_access;
  3563. #define VXGE_HW_TGT_PF_ILLEGAL_ACCESS_SWIF_REGION(val) vxge_vBIT(val, 1, 7)
  3564. /*0x002d8*/ u64 srpcim_msix_status;
  3565. #define VXGE_HW_SRPCIM_MSIX_STATUS_INTCTL_SRPCIM_MSIX_MASK BIT(3)
  3566. #define VXGE_HW_SRPCIM_MSIX_STATUS_INTCTL_SRPCIM_MSIX_PENDING_VECTOR BIT(7)
  3567. u8 unused00880[0x00880-0x002e0];
  3568. /*0x00880*/ u64 xgmac_sr_int_status;
  3569. #define VXGE_HW_XGMAC_SR_INT_STATUS_ASIC_NTWK_SR_ERR_ASIC_NTWK_SR_INT BIT(3)
  3570. /*0x00888*/ u64 xgmac_sr_int_mask;
  3571. /*0x00890*/ u64 asic_ntwk_sr_err_reg;
  3572. #define VXGE_HW_ASIC_NTWK_SR_ERR_REG_XMACJ_NTWK_SUSTAINED_FAULT BIT(3)
  3573. #define VXGE_HW_ASIC_NTWK_SR_ERR_REG_XMACJ_NTWK_SUSTAINED_OK BIT(7)
  3574. #define VXGE_HW_ASIC_NTWK_SR_ERR_REG_XMACJ_NTWK_SUSTAINED_FAULT_OCCURRED \
  3575. BIT(11)
  3576. #define VXGE_HW_ASIC_NTWK_SR_ERR_REG_XMACJ_NTWK_SUSTAINED_OK_OCCURRED BIT(15)
  3577. /*0x00898*/ u64 asic_ntwk_sr_err_mask;
  3578. /*0x008a0*/ u64 asic_ntwk_sr_err_alarm;
  3579. u8 unused008c0[0x008c0-0x008a8];
  3580. /*0x008c0*/ u64 xmac_vsport_choices_sr_clone;
  3581. #define VXGE_HW_XMAC_VSPORT_CHOICES_SR_CLONE_VSPORT_VECTOR(val) \
  3582. vxge_vBIT(val, 0, 17)
  3583. u8 unused00900[0x00900-0x008c8];
  3584. /*0x00900*/ u64 mr_rqa_top_prty_for_vh;
  3585. #define VXGE_HW_MR_RQA_TOP_PRTY_FOR_VH_RQA_TOP_PRTY_FOR_VH(val) \
  3586. vxge_vBIT(val, 59, 5)
  3587. /*0x00908*/ u64 umq_vh_data_list_empty;
  3588. #define VXGE_HW_UMQ_VH_DATA_LIST_EMPTY_ROCRC_UMQ_VH_DATA_LIST_EMPTY \
  3589. BIT(0)
  3590. /*0x00910*/ u64 wde_cfg;
  3591. #define VXGE_HW_WDE_CFG_NS0_FORCE_MWB_START BIT(0)
  3592. #define VXGE_HW_WDE_CFG_NS0_FORCE_MWB_END BIT(1)
  3593. #define VXGE_HW_WDE_CFG_NS0_FORCE_QB_START BIT(2)
  3594. #define VXGE_HW_WDE_CFG_NS0_FORCE_QB_END BIT(3)
  3595. #define VXGE_HW_WDE_CFG_NS0_FORCE_MPSB_START BIT(4)
  3596. #define VXGE_HW_WDE_CFG_NS0_FORCE_MPSB_END BIT(5)
  3597. #define VXGE_HW_WDE_CFG_NS0_MWB_OPT_EN BIT(6)
  3598. #define VXGE_HW_WDE_CFG_NS0_QB_OPT_EN BIT(7)
  3599. #define VXGE_HW_WDE_CFG_NS0_MPSB_OPT_EN BIT(8)
  3600. #define VXGE_HW_WDE_CFG_NS1_FORCE_MWB_START BIT(9)
  3601. #define VXGE_HW_WDE_CFG_NS1_FORCE_MWB_END BIT(10)
  3602. #define VXGE_HW_WDE_CFG_NS1_FORCE_QB_START BIT(11)
  3603. #define VXGE_HW_WDE_CFG_NS1_FORCE_QB_END BIT(12)
  3604. #define VXGE_HW_WDE_CFG_NS1_FORCE_MPSB_START BIT(13)
  3605. #define VXGE_HW_WDE_CFG_NS1_FORCE_MPSB_END BIT(14)
  3606. #define VXGE_HW_WDE_CFG_NS1_MWB_OPT_EN BIT(15)
  3607. #define VXGE_HW_WDE_CFG_NS1_QB_OPT_EN BIT(16)
  3608. #define VXGE_HW_WDE_CFG_NS1_MPSB_OPT_EN BIT(17)
  3609. #define VXGE_HW_WDE_CFG_DISABLE_QPAD_FOR_UNALIGNED_ADDR BIT(19)
  3610. #define VXGE_HW_WDE_CFG_ALIGNMENT_PREFERENCE(val) vxge_vBIT(val, 30, 2)
  3611. #define VXGE_HW_WDE_CFG_MEM_WORD_SIZE(val) vxge_vBIT(val, 46, 2)
  3612. } __attribute((packed));
  3613. /*VXGE_HW_VPMGMT_REGS_H*/
  3614. struct vxge_hw_vpmgmt_reg {
  3615. u8 unused00040[0x00040-0x00000];
  3616. /*0x00040*/ u64 vpath_to_func_map_cfg1;
  3617. #define VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_VPATH_TO_FUNC_MAP_CFG1(val) \
  3618. vxge_vBIT(val, 3, 5)
  3619. /*0x00048*/ u64 vpath_is_first;
  3620. #define VXGE_HW_VPATH_IS_FIRST_VPATH_IS_FIRST vxge_mBIT(3)
  3621. /*0x00050*/ u64 srpcim_to_vpath_wmsg;
  3622. #define VXGE_HW_SRPCIM_TO_VPATH_WMSG_SRPCIM_TO_VPATH_WMSG(val) \
  3623. vxge_vBIT(val, 0, 64)
  3624. /*0x00058*/ u64 srpcim_to_vpath_wmsg_trig;
  3625. #define VXGE_HW_SRPCIM_TO_VPATH_WMSG_TRIG_SRPCIM_TO_VPATH_WMSG_TRIG \
  3626. vxge_mBIT(0)
  3627. u8 unused00100[0x00100-0x00060];
  3628. /*0x00100*/ u64 tim_vpath_assignment;
  3629. #define VXGE_HW_TIM_VPATH_ASSIGNMENT_BMAP_ROOT(val) vxge_vBIT(val, 0, 32)
  3630. u8 unused00140[0x00140-0x00108];
  3631. /*0x00140*/ u64 rqa_top_prty_for_vp;
  3632. #define VXGE_HW_RQA_TOP_PRTY_FOR_VP_RQA_TOP_PRTY_FOR_VP(val) \
  3633. vxge_vBIT(val, 59, 5)
  3634. u8 unused001c0[0x001c0-0x00148];
  3635. /*0x001c0*/ u64 rxmac_rx_pa_cfg0_vpmgmt_clone;
  3636. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_IGNORE_FRAME_ERR vxge_mBIT(3)
  3637. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_SUPPORT_SNAP_AB_N vxge_mBIT(7)
  3638. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_SEARCH_FOR_HAO vxge_mBIT(18)
  3639. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_SUPPORT_MOBILE_IPV6_HDRS \
  3640. vxge_mBIT(19)
  3641. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_IPV6_STOP_SEARCHING \
  3642. vxge_mBIT(23)
  3643. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_NO_PS_IF_UNKNOWN vxge_mBIT(27)
  3644. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_SEARCH_FOR_ETYPE vxge_mBIT(35)
  3645. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_TOSS_ANY_FRM_IF_L3_CSUM_ERR \
  3646. vxge_mBIT(39)
  3647. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_TOSS_OFFLD_FRM_IF_L3_CSUM_ERR \
  3648. vxge_mBIT(43)
  3649. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_TOSS_ANY_FRM_IF_L4_CSUM_ERR \
  3650. vxge_mBIT(47)
  3651. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_TOSS_OFFLD_FRM_IF_L4_CSUM_ERR \
  3652. vxge_mBIT(51)
  3653. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_TOSS_ANY_FRM_IF_RPA_ERR \
  3654. vxge_mBIT(55)
  3655. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_TOSS_OFFLD_FRM_IF_RPA_ERR \
  3656. vxge_mBIT(59)
  3657. #define VXGE_HW_RXMAC_RX_PA_CFG0_VPMGMT_CLONE_JUMBO_SNAP_EN vxge_mBIT(63)
  3658. /*0x001c8*/ u64 rts_mgr_cfg0_vpmgmt_clone;
  3659. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_RTS_DP_SP_PRIORITY vxge_mBIT(3)
  3660. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_FLEX_L4PRTCL_VALUE(val) \
  3661. vxge_vBIT(val, 24, 8)
  3662. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_ICMP_TRASH vxge_mBIT(35)
  3663. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_TCPSYN_TRASH vxge_mBIT(39)
  3664. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_ZL4PYLD_TRASH vxge_mBIT(43)
  3665. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_L4PRTCL_TCP_TRASH vxge_mBIT(47)
  3666. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_L4PRTCL_UDP_TRASH vxge_mBIT(51)
  3667. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_L4PRTCL_FLEX_TRASH vxge_mBIT(55)
  3668. #define VXGE_HW_RTS_MGR_CFG0_VPMGMT_CLONE_IPFRAG_TRASH vxge_mBIT(59)
  3669. /*0x001d0*/ u64 rts_mgr_criteria_priority_vpmgmt_clone;
  3670. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_ETYPE(val) \
  3671. vxge_vBIT(val, 5, 3)
  3672. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_ICMP_TCPSYN(val) \
  3673. vxge_vBIT(val, 9, 3)
  3674. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_L4PN(val) \
  3675. vxge_vBIT(val, 13, 3)
  3676. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_RANGE_L4PN(val) \
  3677. vxge_vBIT(val, 17, 3)
  3678. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_RTH_IT(val) \
  3679. vxge_vBIT(val, 21, 3)
  3680. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_DS(val) \
  3681. vxge_vBIT(val, 25, 3)
  3682. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_QOS(val) \
  3683. vxge_vBIT(val, 29, 3)
  3684. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_ZL4PYLD(val) \
  3685. vxge_vBIT(val, 33, 3)
  3686. #define VXGE_HW_RTS_MGR_CRITERIA_PRIORITY_VPMGMT_CLONE_L4PRTCL(val) \
  3687. vxge_vBIT(val, 37, 3)
  3688. /*0x001d8*/ u64 rxmac_cfg0_port_vpmgmt_clone[3];
  3689. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_RMAC_EN vxge_mBIT(3)
  3690. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS vxge_mBIT(7)
  3691. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_DISCARD_PFRM vxge_mBIT(11)
  3692. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_IGNORE_FCS_ERR vxge_mBIT(15)
  3693. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_IGNORE_LONG_ERR vxge_mBIT(19)
  3694. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_IGNORE_USIZED_ERR vxge_mBIT(23)
  3695. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_IGNORE_LEN_MISMATCH \
  3696. vxge_mBIT(27)
  3697. #define VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_MAX_PYLD_LEN(val) \
  3698. vxge_vBIT(val, 50, 14)
  3699. /*0x001f0*/ u64 rxmac_pause_cfg_port_vpmgmt_clone[3];
  3700. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_GEN_EN vxge_mBIT(3)
  3701. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_RCV_EN vxge_mBIT(7)
  3702. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_ACCEL_SEND(val) \
  3703. vxge_vBIT(val, 9, 3)
  3704. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_DUAL_THR vxge_mBIT(15)
  3705. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_HIGH_PTIME(val) \
  3706. vxge_vBIT(val, 20, 16)
  3707. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_IGNORE_PF_FCS_ERR \
  3708. vxge_mBIT(39)
  3709. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_IGNORE_PF_LEN_ERR \
  3710. vxge_mBIT(43)
  3711. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_LIMITER_EN vxge_mBIT(47)
  3712. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_MAX_LIMIT(val) \
  3713. vxge_vBIT(val, 48, 8)
  3714. #define VXGE_HW_RXMAC_PAUSE_CFG_PORT_VPMGMT_CLONE_PERMIT_RATEMGMT_CTRL \
  3715. vxge_mBIT(59)
  3716. u8 unused00240[0x00240-0x00208];
  3717. /*0x00240*/ u64 xmac_vsport_choices_vp;
  3718. #define VXGE_HW_XMAC_VSPORT_CHOICES_VP_VSPORT_VECTOR(val) vxge_vBIT(val, 0, 17)
  3719. u8 unused00260[0x00260-0x00248];
  3720. /*0x00260*/ u64 xgmac_gen_status_vpmgmt_clone;
  3721. #define VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK vxge_mBIT(3)
  3722. #define VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_DATA_RATE \
  3723. vxge_mBIT(11)
  3724. /*0x00268*/ u64 xgmac_status_port_vpmgmt_clone[2];
  3725. #define VXGE_HW_XGMAC_STATUS_PORT_VPMGMT_CLONE_RMAC_REMOTE_FAULT \
  3726. vxge_mBIT(3)
  3727. #define VXGE_HW_XGMAC_STATUS_PORT_VPMGMT_CLONE_RMAC_LOCAL_FAULT vxge_mBIT(7)
  3728. #define VXGE_HW_XGMAC_STATUS_PORT_VPMGMT_CLONE_XMACJ_MAC_PHY_LAYER_AVAIL \
  3729. vxge_mBIT(11)
  3730. #define VXGE_HW_XGMAC_STATUS_PORT_VPMGMT_CLONE_XMACJ_PORT_OK vxge_mBIT(15)
  3731. /*0x00278*/ u64 xmac_gen_cfg_vpmgmt_clone;
  3732. #define VXGE_HW_XMAC_GEN_CFG_VPMGMT_CLONE_RATEMGMT_MAC_RATE_SEL(val) \
  3733. vxge_vBIT(val, 2, 2)
  3734. #define VXGE_HW_XMAC_GEN_CFG_VPMGMT_CLONE_TX_HEAD_DROP_WHEN_FAULT \
  3735. vxge_mBIT(7)
  3736. #define VXGE_HW_XMAC_GEN_CFG_VPMGMT_CLONE_FAULT_BEHAVIOUR vxge_mBIT(27)
  3737. #define VXGE_HW_XMAC_GEN_CFG_VPMGMT_CLONE_PERIOD_NTWK_UP(val) \
  3738. vxge_vBIT(val, 28, 4)
  3739. #define VXGE_HW_XMAC_GEN_CFG_VPMGMT_CLONE_PERIOD_NTWK_DOWN(val) \
  3740. vxge_vBIT(val, 32, 4)
  3741. /*0x00280*/ u64 xmac_timestamp_vpmgmt_clone;
  3742. #define VXGE_HW_XMAC_TIMESTAMP_VPMGMT_CLONE_EN vxge_mBIT(3)
  3743. #define VXGE_HW_XMAC_TIMESTAMP_VPMGMT_CLONE_USE_LINK_ID(val) \
  3744. vxge_vBIT(val, 6, 2)
  3745. #define VXGE_HW_XMAC_TIMESTAMP_VPMGMT_CLONE_INTERVAL(val) vxge_vBIT(val, 12, 4)
  3746. #define VXGE_HW_XMAC_TIMESTAMP_VPMGMT_CLONE_TIMER_RESTART vxge_mBIT(19)
  3747. #define VXGE_HW_XMAC_TIMESTAMP_VPMGMT_CLONE_XMACJ_ROLLOVER_CNT(val) \
  3748. vxge_vBIT(val, 32, 16)
  3749. /*0x00288*/ u64 xmac_stats_gen_cfg_vpmgmt_clone;
  3750. #define VXGE_HW_XMAC_STATS_GEN_CFG_VPMGMT_CLONE_PRTAGGR_CUM_TIMER(val) \
  3751. vxge_vBIT(val, 4, 4)
  3752. #define VXGE_HW_XMAC_STATS_GEN_CFG_VPMGMT_CLONE_VPATH_CUM_TIMER(val) \
  3753. vxge_vBIT(val, 8, 4)
  3754. #define VXGE_HW_XMAC_STATS_GEN_CFG_VPMGMT_CLONE_VLAN_HANDLING vxge_mBIT(15)
  3755. /*0x00290*/ u64 xmac_cfg_port_vpmgmt_clone[3];
  3756. #define VXGE_HW_XMAC_CFG_PORT_VPMGMT_CLONE_XGMII_LOOPBACK vxge_mBIT(3)
  3757. #define VXGE_HW_XMAC_CFG_PORT_VPMGMT_CLONE_XGMII_REVERSE_LOOPBACK \
  3758. vxge_mBIT(7)
  3759. #define VXGE_HW_XMAC_CFG_PORT_VPMGMT_CLONE_XGMII_TX_BEHAV vxge_mBIT(11)
  3760. #define VXGE_HW_XMAC_CFG_PORT_VPMGMT_CLONE_XGMII_RX_BEHAV vxge_mBIT(15)
  3761. u8 unused002c0[0x002c0-0x002a8];
  3762. /*0x002c0*/ u64 txmac_gen_cfg0_vpmgmt_clone;
  3763. #define VXGE_HW_TXMAC_GEN_CFG0_VPMGMT_CLONE_CHOSEN_TX_PORT vxge_mBIT(7)
  3764. /*0x002c8*/ u64 txmac_cfg0_port_vpmgmt_clone[3];
  3765. #define VXGE_HW_TXMAC_CFG0_PORT_VPMGMT_CLONE_TMAC_EN vxge_mBIT(3)
  3766. #define VXGE_HW_TXMAC_CFG0_PORT_VPMGMT_CLONE_APPEND_PAD vxge_mBIT(7)
  3767. #define VXGE_HW_TXMAC_CFG0_PORT_VPMGMT_CLONE_PAD_BYTE(val) vxge_vBIT(val, 8, 8)
  3768. u8 unused00300[0x00300-0x002e0];
  3769. /*0x00300*/ u64 wol_mp_crc;
  3770. #define VXGE_HW_WOL_MP_CRC_CRC(val) vxge_vBIT(val, 0, 32)
  3771. #define VXGE_HW_WOL_MP_CRC_RC_EN vxge_mBIT(63)
  3772. /*0x00308*/ u64 wol_mp_mask_a;
  3773. #define VXGE_HW_WOL_MP_MASK_A_MASK(val) vxge_vBIT(val, 0, 64)
  3774. /*0x00310*/ u64 wol_mp_mask_b;
  3775. #define VXGE_HW_WOL_MP_MASK_B_MASK(val) vxge_vBIT(val, 0, 64)
  3776. u8 unused00360[0x00360-0x00318];
  3777. /*0x00360*/ u64 fau_pa_cfg_vpmgmt_clone;
  3778. #define VXGE_HW_FAU_PA_CFG_VPMGMT_CLONE_REPL_L4_COMP_CSUM vxge_mBIT(3)
  3779. #define VXGE_HW_FAU_PA_CFG_VPMGMT_CLONE_REPL_L3_INCL_CF vxge_mBIT(7)
  3780. #define VXGE_HW_FAU_PA_CFG_VPMGMT_CLONE_REPL_L3_COMP_CSUM vxge_mBIT(11)
  3781. /*0x00368*/ u64 rx_datapath_util_vp_clone;
  3782. #define VXGE_HW_RX_DATAPATH_UTIL_VP_CLONE_FAU_RX_UTILIZATION(val) \
  3783. vxge_vBIT(val, 7, 9)
  3784. #define VXGE_HW_RX_DATAPATH_UTIL_VP_CLONE_RX_UTIL_CFG(val) \
  3785. vxge_vBIT(val, 16, 4)
  3786. #define VXGE_HW_RX_DATAPATH_UTIL_VP_CLONE_FAU_RX_FRAC_UTIL(val) \
  3787. vxge_vBIT(val, 20, 4)
  3788. #define VXGE_HW_RX_DATAPATH_UTIL_VP_CLONE_RX_PKT_WEIGHT(val) \
  3789. vxge_vBIT(val, 24, 4)
  3790. u8 unused00380[0x00380-0x00370];
  3791. /*0x00380*/ u64 tx_datapath_util_vp_clone;
  3792. #define VXGE_HW_TX_DATAPATH_UTIL_VP_CLONE_TPA_TX_UTILIZATION(val) \
  3793. vxge_vBIT(val, 7, 9)
  3794. #define VXGE_HW_TX_DATAPATH_UTIL_VP_CLONE_TX_UTIL_CFG(val) \
  3795. vxge_vBIT(val, 16, 4)
  3796. #define VXGE_HW_TX_DATAPATH_UTIL_VP_CLONE_TPA_TX_FRAC_UTIL(val) \
  3797. vxge_vBIT(val, 20, 4)
  3798. #define VXGE_HW_TX_DATAPATH_UTIL_VP_CLONE_TX_PKT_WEIGHT(val) \
  3799. vxge_vBIT(val, 24, 4)
  3800. } __attribute((packed));
  3801. struct vxge_hw_vpath_reg {
  3802. u8 unused00300[0x00300];
  3803. /*0x00300*/ u64 usdc_vpath;
  3804. #define VXGE_HW_USDC_VPATH_SGRP_ASSIGN(val) vxge_vBIT(val, 0, 32)
  3805. u8 unused00a00[0x00a00-0x00308];
  3806. /*0x00a00*/ u64 wrdma_alarm_status;
  3807. #define VXGE_HW_WRDMA_ALARM_STATUS_PRC_ALARM_PRC_INT vxge_mBIT(1)
  3808. /*0x00a08*/ u64 wrdma_alarm_mask;
  3809. u8 unused00a30[0x00a30-0x00a10];
  3810. /*0x00a30*/ u64 prc_alarm_reg;
  3811. #define VXGE_HW_PRC_ALARM_REG_PRC_RING_BUMP vxge_mBIT(0)
  3812. #define VXGE_HW_PRC_ALARM_REG_PRC_RXDCM_SC_ERR vxge_mBIT(1)
  3813. #define VXGE_HW_PRC_ALARM_REG_PRC_RXDCM_SC_ABORT vxge_mBIT(2)
  3814. #define VXGE_HW_PRC_ALARM_REG_PRC_QUANTA_SIZE_ERR vxge_mBIT(3)
  3815. /*0x00a38*/ u64 prc_alarm_mask;
  3816. /*0x00a40*/ u64 prc_alarm_alarm;
  3817. /*0x00a48*/ u64 prc_cfg1;
  3818. #define VXGE_HW_PRC_CFG1_RX_TIMER_VAL(val) vxge_vBIT(val, 3, 29)
  3819. #define VXGE_HW_PRC_CFG1_TIM_RING_BUMP_INT_ENABLE vxge_mBIT(34)
  3820. #define VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE vxge_mBIT(35)
  3821. #define VXGE_HW_PRC_CFG1_GREEDY_RETURN vxge_mBIT(36)
  3822. #define VXGE_HW_PRC_CFG1_QUICK_SHOT vxge_mBIT(37)
  3823. #define VXGE_HW_PRC_CFG1_RX_TIMER_CI vxge_mBIT(39)
  3824. #define VXGE_HW_PRC_CFG1_RESET_TIMER_ON_RXD_RET(val) vxge_vBIT(val, 40, 2)
  3825. u8 unused00a60[0x00a60-0x00a50];
  3826. /*0x00a60*/ u64 prc_cfg4;
  3827. #define VXGE_HW_PRC_CFG4_IN_SVC vxge_mBIT(7)
  3828. #define VXGE_HW_PRC_CFG4_RING_MODE(val) vxge_vBIT(val, 14, 2)
  3829. #define VXGE_HW_PRC_CFG4_RXD_NO_SNOOP vxge_mBIT(22)
  3830. #define VXGE_HW_PRC_CFG4_FRM_NO_SNOOP vxge_mBIT(23)
  3831. #define VXGE_HW_PRC_CFG4_RTH_DISABLE vxge_mBIT(31)
  3832. #define VXGE_HW_PRC_CFG4_IGNORE_OWNERSHIP vxge_mBIT(32)
  3833. #define VXGE_HW_PRC_CFG4_SIGNAL_BENIGN_OVFLW vxge_mBIT(36)
  3834. #define VXGE_HW_PRC_CFG4_BIMODAL_INTERRUPT vxge_mBIT(37)
  3835. #define VXGE_HW_PRC_CFG4_BACKOFF_INTERVAL(val) vxge_vBIT(val, 40, 24)
  3836. /*0x00a68*/ u64 prc_cfg5;
  3837. #define VXGE_HW_PRC_CFG5_RXD0_ADD(val) vxge_vBIT(val, 0, 61)
  3838. /*0x00a70*/ u64 prc_cfg6;
  3839. #define VXGE_HW_PRC_CFG6_FRM_PAD_EN vxge_mBIT(0)
  3840. #define VXGE_HW_PRC_CFG6_QSIZE_ALIGNED_RXD vxge_mBIT(2)
  3841. #define VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN vxge_mBIT(5)
  3842. #define VXGE_HW_PRC_CFG6_L3_CPC_TRSFR_CODE_EN vxge_mBIT(8)
  3843. #define VXGE_HW_PRC_CFG6_L4_CPC_TRSFR_CODE_EN vxge_mBIT(9)
  3844. #define VXGE_HW_PRC_CFG6_RXD_CRXDT(val) vxge_vBIT(val, 23, 9)
  3845. #define VXGE_HW_PRC_CFG6_GET_RXD_CRXDT(val) vxge_bVALn(val, 23, 9)
  3846. #define VXGE_HW_PRC_CFG6_RXD_SPAT(val) vxge_vBIT(val, 36, 9)
  3847. #define VXGE_HW_PRC_CFG6_GET_RXD_SPAT(val) vxge_bVALn(val, 36, 9)
  3848. /*0x00a78*/ u64 prc_cfg7;
  3849. #define VXGE_HW_PRC_CFG7_SCATTER_MODE(val) vxge_vBIT(val, 6, 2)
  3850. #define VXGE_HW_PRC_CFG7_SMART_SCAT_EN vxge_mBIT(11)
  3851. #define VXGE_HW_PRC_CFG7_RXD_NS_CHG_EN vxge_mBIT(12)
  3852. #define VXGE_HW_PRC_CFG7_NO_HDR_SEPARATION vxge_mBIT(14)
  3853. #define VXGE_HW_PRC_CFG7_RXD_BUFF_SIZE_MASK(val) vxge_vBIT(val, 20, 4)
  3854. #define VXGE_HW_PRC_CFG7_BUFF_SIZE0_MASK(val) vxge_vBIT(val, 27, 5)
  3855. /*0x00a80*/ u64 tim_dest_addr;
  3856. #define VXGE_HW_TIM_DEST_ADDR_TIM_DEST_ADDR(val) vxge_vBIT(val, 0, 64)
  3857. /*0x00a88*/ u64 prc_rxd_doorbell;
  3858. #define VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val) vxge_vBIT(val, 48, 16)
  3859. /*0x00a90*/ u64 rqa_prty_for_vp;
  3860. #define VXGE_HW_RQA_PRTY_FOR_VP_RQA_PRTY_FOR_VP(val) vxge_vBIT(val, 59, 5)
  3861. /*0x00a98*/ u64 rxdmem_size;
  3862. #define VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(val) vxge_vBIT(val, 51, 13)
  3863. /*0x00aa0*/ u64 frm_in_progress_cnt;
  3864. #define VXGE_HW_FRM_IN_PROGRESS_CNT_PRC_FRM_IN_PROGRESS_CNT(val) \
  3865. vxge_vBIT(val, 59, 5)
  3866. /*0x00aa8*/ u64 rx_multi_cast_stats;
  3867. #define VXGE_HW_RX_MULTI_CAST_STATS_FRAME_DISCARD(val) vxge_vBIT(val, 48, 16)
  3868. /*0x00ab0*/ u64 rx_frm_transferred;
  3869. #define VXGE_HW_RX_FRM_TRANSFERRED_RX_FRM_TRANSFERRED(val) \
  3870. vxge_vBIT(val, 32, 32)
  3871. /*0x00ab8*/ u64 rxd_returned;
  3872. #define VXGE_HW_RXD_RETURNED_RXD_RETURNED(val) vxge_vBIT(val, 48, 16)
  3873. u8 unused00c00[0x00c00-0x00ac0];
  3874. /*0x00c00*/ u64 kdfc_fifo_trpl_partition;
  3875. #define VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(val) vxge_vBIT(val, 17, 15)
  3876. #define VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_1(val) vxge_vBIT(val, 33, 15)
  3877. #define VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_2(val) vxge_vBIT(val, 49, 15)
  3878. /*0x00c08*/ u64 kdfc_fifo_trpl_ctrl;
  3879. #define VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE vxge_mBIT(7)
  3880. /*0x00c10*/ u64 kdfc_trpl_fifo_0_ctrl;
  3881. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(val) vxge_vBIT(val, 14, 2)
  3882. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_FLIP_EN vxge_mBIT(22)
  3883. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN vxge_mBIT(23)
  3884. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_INT_CTRL(val) vxge_vBIT(val, 26, 2)
  3885. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_CTRL_STRUC vxge_mBIT(28)
  3886. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_ADD_PAD vxge_mBIT(29)
  3887. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_NO_SNOOP vxge_mBIT(30)
  3888. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_RLX_ORD vxge_mBIT(31)
  3889. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(val) vxge_vBIT(val, 32, 8)
  3890. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_INT_NO(val) vxge_vBIT(val, 41, 7)
  3891. #define VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_BIT_MAP(val) vxge_vBIT(val, 48, 16)
  3892. /*0x00c18*/ u64 kdfc_trpl_fifo_1_ctrl;
  3893. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_MODE(val) vxge_vBIT(val, 14, 2)
  3894. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_FLIP_EN vxge_mBIT(22)
  3895. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_SWAP_EN vxge_mBIT(23)
  3896. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_INT_CTRL(val) vxge_vBIT(val, 26, 2)
  3897. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_CTRL_STRUC vxge_mBIT(28)
  3898. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_ADD_PAD vxge_mBIT(29)
  3899. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_NO_SNOOP vxge_mBIT(30)
  3900. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_RLX_ORD vxge_mBIT(31)
  3901. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_SELECT(val) vxge_vBIT(val, 32, 8)
  3902. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_INT_NO(val) vxge_vBIT(val, 41, 7)
  3903. #define VXGE_HW_KDFC_TRPL_FIFO_1_CTRL_BIT_MAP(val) vxge_vBIT(val, 48, 16)
  3904. /*0x00c20*/ u64 kdfc_trpl_fifo_2_ctrl;
  3905. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_FLIP_EN vxge_mBIT(22)
  3906. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_SWAP_EN vxge_mBIT(23)
  3907. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_INT_CTRL(val) vxge_vBIT(val, 26, 2)
  3908. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_CTRL_STRUC vxge_mBIT(28)
  3909. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_ADD_PAD vxge_mBIT(29)
  3910. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_NO_SNOOP vxge_mBIT(30)
  3911. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_RLX_ORD vxge_mBIT(31)
  3912. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_SELECT(val) vxge_vBIT(val, 32, 8)
  3913. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_INT_NO(val) vxge_vBIT(val, 41, 7)
  3914. #define VXGE_HW_KDFC_TRPL_FIFO_2_CTRL_BIT_MAP(val) vxge_vBIT(val, 48, 16)
  3915. /*0x00c28*/ u64 kdfc_trpl_fifo_0_wb_address;
  3916. #define VXGE_HW_KDFC_TRPL_FIFO_0_WB_ADDRESS_ADD(val) vxge_vBIT(val, 0, 64)
  3917. /*0x00c30*/ u64 kdfc_trpl_fifo_1_wb_address;
  3918. #define VXGE_HW_KDFC_TRPL_FIFO_1_WB_ADDRESS_ADD(val) vxge_vBIT(val, 0, 64)
  3919. /*0x00c38*/ u64 kdfc_trpl_fifo_2_wb_address;
  3920. #define VXGE_HW_KDFC_TRPL_FIFO_2_WB_ADDRESS_ADD(val) vxge_vBIT(val, 0, 64)
  3921. /*0x00c40*/ u64 kdfc_trpl_fifo_offset;
  3922. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_KDFC_RCTR0(val) vxge_vBIT(val, 1, 15)
  3923. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_KDFC_RCTR1(val) vxge_vBIT(val, 17, 15)
  3924. #define VXGE_HW_KDFC_TRPL_FIFO_OFFSET_KDFC_RCTR2(val) vxge_vBIT(val, 33, 15)
  3925. /*0x00c48*/ u64 kdfc_drbl_triplet_total;
  3926. #define VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_KDFC_MAX_SIZE(val) \
  3927. vxge_vBIT(val, 17, 15)
  3928. u8 unused00c60[0x00c60-0x00c50];
  3929. /*0x00c60*/ u64 usdc_drbl_ctrl;
  3930. #define VXGE_HW_USDC_DRBL_CTRL_FLIP_EN vxge_mBIT(22)
  3931. #define VXGE_HW_USDC_DRBL_CTRL_SWAP_EN vxge_mBIT(23)
  3932. /*0x00c68*/ u64 usdc_vp_ready;
  3933. #define VXGE_HW_USDC_VP_READY_USDC_HTN_READY vxge_mBIT(7)
  3934. #define VXGE_HW_USDC_VP_READY_USDC_SRQ_READY vxge_mBIT(15)
  3935. #define VXGE_HW_USDC_VP_READY_USDC_CQRQ_READY vxge_mBIT(23)
  3936. /*0x00c70*/ u64 kdfc_status;
  3937. #define VXGE_HW_KDFC_STATUS_KDFC_WRR_0_READY vxge_mBIT(0)
  3938. #define VXGE_HW_KDFC_STATUS_KDFC_WRR_1_READY vxge_mBIT(1)
  3939. #define VXGE_HW_KDFC_STATUS_KDFC_WRR_2_READY vxge_mBIT(2)
  3940. u8 unused00c80[0x00c80-0x00c78];
  3941. /*0x00c80*/ u64 xmac_rpa_vcfg;
  3942. #define VXGE_HW_XMAC_RPA_VCFG_IPV4_TCP_INCL_PH vxge_mBIT(3)
  3943. #define VXGE_HW_XMAC_RPA_VCFG_IPV6_TCP_INCL_PH vxge_mBIT(7)
  3944. #define VXGE_HW_XMAC_RPA_VCFG_IPV4_UDP_INCL_PH vxge_mBIT(11)
  3945. #define VXGE_HW_XMAC_RPA_VCFG_IPV6_UDP_INCL_PH vxge_mBIT(15)
  3946. #define VXGE_HW_XMAC_RPA_VCFG_L4_INCL_CF vxge_mBIT(19)
  3947. #define VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG vxge_mBIT(23)
  3948. /*0x00c88*/ u64 rxmac_vcfg0;
  3949. #define VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(val) vxge_vBIT(val, 2, 14)
  3950. #define VXGE_HW_RXMAC_VCFG0_RTS_USE_MIN_LEN vxge_mBIT(19)
  3951. #define VXGE_HW_RXMAC_VCFG0_RTS_MIN_FRM_LEN(val) vxge_vBIT(val, 26, 14)
  3952. #define VXGE_HW_RXMAC_VCFG0_UCAST_ALL_ADDR_EN vxge_mBIT(43)
  3953. #define VXGE_HW_RXMAC_VCFG0_MCAST_ALL_ADDR_EN vxge_mBIT(47)
  3954. #define VXGE_HW_RXMAC_VCFG0_BCAST_EN vxge_mBIT(51)
  3955. #define VXGE_HW_RXMAC_VCFG0_ALL_VID_EN vxge_mBIT(55)
  3956. /*0x00c90*/ u64 rxmac_vcfg1;
  3957. #define VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(val) vxge_vBIT(val, 42, 2)
  3958. #define VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE vxge_mBIT(47)
  3959. #define VXGE_HW_RXMAC_VCFG1_CONTRIB_L2_FLOW vxge_mBIT(51)
  3960. /*0x00c98*/ u64 rts_access_steer_ctrl;
  3961. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(val) vxge_vBIT(val, 1, 7)
  3962. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(val) vxge_vBIT(val, 8, 4)
  3963. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE vxge_mBIT(15)
  3964. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_BEHAV_TBL_SEL vxge_mBIT(23)
  3965. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL vxge_mBIT(27)
  3966. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS vxge_mBIT(0)
  3967. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(val) vxge_vBIT(val, 40, 8)
  3968. /* To be used by the privileged driver */
  3969. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_VHN(val) vxge_vBIT(val, 48, 8)
  3970. #define VXGE_HW_RTS_ACCESS_STEER_CTRL_VFID(val) vxge_vBIT(val, 56, 8)
  3971. /*0x00ca0*/ u64 rts_access_steer_data0;
  3972. #define VXGE_HW_RTS_ACCESS_STEER_DATA0_DATA(val) vxge_vBIT(val, 0, 64)
  3973. /*0x00ca8*/ u64 rts_access_steer_data1;
  3974. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_DATA(val) vxge_vBIT(val, 0, 64)
  3975. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_PRIV_MODE_EN vxge_mBIT(54)
  3976. #define VXGE_HW_RTS_ACCESS_STEER_DATA1_PRIV_MODE_VPN(val) vxge_vBIT(val, 55, 5)
  3977. u8 unused00d00[0x00d00-0x00cb0];
  3978. /*0x00d00*/ u64 xmac_vsport_choice;
  3979. #define VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(val) vxge_vBIT(val, 3, 5)
  3980. /*0x00d08*/ u64 xmac_stats_cfg;
  3981. /*0x00d10*/ u64 xmac_stats_access_cmd;
  3982. #define VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(val) vxge_vBIT(val, 6, 2)
  3983. #define VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE vxge_mBIT(15)
  3984. #define VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(val) vxge_vBIT(val, 32, 8)
  3985. /*0x00d18*/ u64 xmac_stats_access_data;
  3986. #define VXGE_HW_XMAC_STATS_ACCESS_DATA_XSMGR_DATA(val) vxge_vBIT(val, 0, 64)
  3987. /*0x00d20*/ u64 asic_ntwk_vp_ctrl;
  3988. #define VXGE_HW_ASIC_NTWK_VP_CTRL_REQ_TEST_NTWK vxge_mBIT(3)
  3989. #define VXGE_HW_ASIC_NTWK_VP_CTRL_XMACJ_SHOW_PORT_INFO vxge_mBIT(55)
  3990. #define VXGE_HW_ASIC_NTWK_VP_CTRL_XMACJ_PORT_NUM vxge_mBIT(63)
  3991. u8 unused00d30[0x00d30-0x00d28];
  3992. /*0x00d30*/ u64 xgmac_vp_int_status;
  3993. #define VXGE_HW_XGMAC_VP_INT_STATUS_ASIC_NTWK_VP_ERR_ASIC_NTWK_VP_INT \
  3994. vxge_mBIT(3)
  3995. /*0x00d38*/ u64 xgmac_vp_int_mask;
  3996. /*0x00d40*/ u64 asic_ntwk_vp_err_reg;
  3997. #define VXGE_HW_ASIC_NW_VP_ERR_REG_XMACJ_STN_FLT vxge_mBIT(3)
  3998. #define VXGE_HW_ASIC_NW_VP_ERR_REG_XMACJ_STN_OK vxge_mBIT(7)
  3999. #define VXGE_HW_ASIC_NW_VP_ERR_REG_XMACJ_STN_FLT_OCCURR \
  4000. vxge_mBIT(11)
  4001. #define VXGE_HW_ASIC_NW_VP_ERR_REG_XMACJ_STN_OK_OCCURR \
  4002. vxge_mBIT(15)
  4003. #define VXGE_HW_ASIC_NTWK_VP_ERR_REG_XMACJ_NTWK_REAFFIRMED_FAULT \
  4004. vxge_mBIT(19)
  4005. #define VXGE_HW_ASIC_NTWK_VP_ERR_REG_XMACJ_NTWK_REAFFIRMED_OK vxge_mBIT(23)
  4006. /*0x00d48*/ u64 asic_ntwk_vp_err_mask;
  4007. /*0x00d50*/ u64 asic_ntwk_vp_err_alarm;
  4008. u8 unused00d80[0x00d80-0x00d58];
  4009. /*0x00d80*/ u64 rtdma_bw_ctrl;
  4010. #define VXGE_HW_RTDMA_BW_CTRL_BW_CTRL_EN vxge_mBIT(39)
  4011. #define VXGE_HW_RTDMA_BW_CTRL_DESIRED_BW(val) vxge_vBIT(val, 46, 18)
  4012. /*0x00d88*/ u64 rtdma_rd_optimization_ctrl;
  4013. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_GEN_INT_AFTER_ABORT vxge_mBIT(3)
  4014. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_PAD_MODE(val) vxge_vBIT(val, 6, 2)
  4015. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_PAD_PATTERN(val) vxge_vBIT(val, 8, 8)
  4016. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE vxge_mBIT(19)
  4017. #define VXGE_HW_PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */
  4018. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val) \
  4019. vxge_vBIT(val, 21, 3)
  4020. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_TXD_PYLD_WMARK_EN vxge_mBIT(28)
  4021. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_TXD_PYLD_WMARK(val) \
  4022. vxge_vBIT(val, 29, 3)
  4023. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN vxge_mBIT(35)
  4024. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(val) \
  4025. vxge_vBIT(val, 37, 3)
  4026. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_TXD_WAIT_FOR_SPACE vxge_mBIT(43)
  4027. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_TXD_FILL_THRESH(val) \
  4028. vxge_vBIT(val, 51, 5)
  4029. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_TXD_ADDR_BDRY_EN vxge_mBIT(59)
  4030. #define VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_TXD_ADDR_BDRY(val) \
  4031. vxge_vBIT(val, 61, 3)
  4032. /*0x00d90*/ u64 pda_pcc_job_monitor;
  4033. #define VXGE_HW_PDA_PCC_JOB_MONITOR_PDA_PCC_JOB_STATUS vxge_mBIT(7)
  4034. /*0x00d98*/ u64 tx_protocol_assist_cfg;
  4035. #define VXGE_HW_TX_PROTOCOL_ASSIST_CFG_LSOV2_EN vxge_mBIT(6)
  4036. #define VXGE_HW_TX_PROTOCOL_ASSIST_CFG_IPV6_KEEP_SEARCHING vxge_mBIT(7)
  4037. u8 unused01000[0x01000-0x00da0];
  4038. /*0x01000*/ u64 tim_cfg1_int_num[4];
  4039. #define VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(val) vxge_vBIT(val, 6, 26)
  4040. #define VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN vxge_mBIT(35)
  4041. #define VXGE_HW_TIM_CFG1_INT_NUM_TXFRM_CNT_EN vxge_mBIT(36)
  4042. #define VXGE_HW_TIM_CFG1_INT_NUM_TXD_CNT_EN vxge_mBIT(37)
  4043. #define VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC vxge_mBIT(38)
  4044. #define VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI vxge_mBIT(39)
  4045. #define VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(val) vxge_vBIT(val, 41, 7)
  4046. #define VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(val) vxge_vBIT(val, 49, 7)
  4047. #define VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(val) vxge_vBIT(val, 57, 7)
  4048. /*0x01020*/ u64 tim_cfg2_int_num[4];
  4049. #define VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(val) vxge_vBIT(val, 0, 16)
  4050. #define VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(val) vxge_vBIT(val, 16, 16)
  4051. #define VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(val) vxge_vBIT(val, 32, 16)
  4052. #define VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(val) vxge_vBIT(val, 48, 16)
  4053. /*0x01040*/ u64 tim_cfg3_int_num[4];
  4054. #define VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI vxge_mBIT(0)
  4055. #define VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_EVENT_SF(val) vxge_vBIT(val, 1, 4)
  4056. #define VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(val) vxge_vBIT(val, 6, 26)
  4057. #define VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(val) vxge_vBIT(val, 32, 6)
  4058. #define VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(val) vxge_vBIT(val, 38, 26)
  4059. /*0x01060*/ u64 tim_wrkld_clc;
  4060. #define VXGE_HW_TIM_WRKLD_CLC_WRKLD_EVAL_PRD(val) vxge_vBIT(val, 0, 32)
  4061. #define VXGE_HW_TIM_WRKLD_CLC_WRKLD_EVAL_DIV(val) vxge_vBIT(val, 35, 5)
  4062. #define VXGE_HW_TIM_WRKLD_CLC_CNT_FRM_BYTE vxge_mBIT(40)
  4063. #define VXGE_HW_TIM_WRKLD_CLC_CNT_RX_TX(val) vxge_vBIT(val, 41, 2)
  4064. #define VXGE_HW_TIM_WRKLD_CLC_CNT_LNK_EN vxge_mBIT(43)
  4065. #define VXGE_HW_TIM_WRKLD_CLC_HOST_UTIL(val) vxge_vBIT(val, 57, 7)
  4066. /*0x01068*/ u64 tim_bitmap;
  4067. #define VXGE_HW_TIM_BITMAP_MASK(val) vxge_vBIT(val, 0, 32)
  4068. #define VXGE_HW_TIM_BITMAP_LLROOT_RXD_EN vxge_mBIT(32)
  4069. #define VXGE_HW_TIM_BITMAP_LLROOT_TXD_EN vxge_mBIT(33)
  4070. /*0x01070*/ u64 tim_ring_assn;
  4071. #define VXGE_HW_TIM_RING_ASSN_INT_NUM(val) vxge_vBIT(val, 6, 2)
  4072. /*0x01078*/ u64 tim_remap;
  4073. #define VXGE_HW_TIM_REMAP_TX_EN vxge_mBIT(5)
  4074. #define VXGE_HW_TIM_REMAP_RX_EN vxge_mBIT(6)
  4075. #define VXGE_HW_TIM_REMAP_OFFLOAD_EN vxge_mBIT(7)
  4076. #define VXGE_HW_TIM_REMAP_TO_VPATH_NUM(val) vxge_vBIT(val, 11, 5)
  4077. /*0x01080*/ u64 tim_vpath_map;
  4078. #define VXGE_HW_TIM_VPATH_MAP_BMAP_ROOT(val) vxge_vBIT(val, 0, 32)
  4079. /*0x01088*/ u64 tim_pci_cfg;
  4080. #define VXGE_HW_TIM_PCI_CFG_ADD_PAD vxge_mBIT(7)
  4081. #define VXGE_HW_TIM_PCI_CFG_NO_SNOOP vxge_mBIT(15)
  4082. #define VXGE_HW_TIM_PCI_CFG_RELAXED vxge_mBIT(23)
  4083. #define VXGE_HW_TIM_PCI_CFG_CTL_STR vxge_mBIT(31)
  4084. u8 unused01100[0x01100-0x01090];
  4085. /*0x01100*/ u64 sgrp_assign;
  4086. #define VXGE_HW_SGRP_ASSIGN_SGRP_ASSIGN(val) vxge_vBIT(val, 0, 64)
  4087. /*0x01108*/ u64 sgrp_aoa_and_result;
  4088. #define VXGE_HW_SGRP_AOA_AND_RESULT_PET_SGRP_AOA_AND_RESULT(val) \
  4089. vxge_vBIT(val, 0, 64)
  4090. /*0x01110*/ u64 rpe_pci_cfg;
  4091. #define VXGE_HW_RPE_PCI_CFG_PAD_LRO_DATA_ENABLE vxge_mBIT(7)
  4092. #define VXGE_HW_RPE_PCI_CFG_PAD_LRO_HDR_ENABLE vxge_mBIT(8)
  4093. #define VXGE_HW_RPE_PCI_CFG_PAD_LRO_CQE_ENABLE vxge_mBIT(9)
  4094. #define VXGE_HW_RPE_PCI_CFG_PAD_NONLL_CQE_ENABLE vxge_mBIT(10)
  4095. #define VXGE_HW_RPE_PCI_CFG_PAD_BASE_LL_CQE_ENABLE vxge_mBIT(11)
  4096. #define VXGE_HW_RPE_PCI_CFG_PAD_LL_CQE_IDATA_ENABLE vxge_mBIT(12)
  4097. #define VXGE_HW_RPE_PCI_CFG_PAD_CQRQ_IR_ENABLE vxge_mBIT(13)
  4098. #define VXGE_HW_RPE_PCI_CFG_PAD_CQSQ_IR_ENABLE vxge_mBIT(14)
  4099. #define VXGE_HW_RPE_PCI_CFG_PAD_CQRR_IR_ENABLE vxge_mBIT(15)
  4100. #define VXGE_HW_RPE_PCI_CFG_NOSNOOP_DATA vxge_mBIT(18)
  4101. #define VXGE_HW_RPE_PCI_CFG_NOSNOOP_NONLL_CQE vxge_mBIT(19)
  4102. #define VXGE_HW_RPE_PCI_CFG_NOSNOOP_LL_CQE vxge_mBIT(20)
  4103. #define VXGE_HW_RPE_PCI_CFG_NOSNOOP_CQRQ_IR vxge_mBIT(21)
  4104. #define VXGE_HW_RPE_PCI_CFG_NOSNOOP_CQSQ_IR vxge_mBIT(22)
  4105. #define VXGE_HW_RPE_PCI_CFG_NOSNOOP_CQRR_IR vxge_mBIT(23)
  4106. #define VXGE_HW_RPE_PCI_CFG_RELAXED_DATA vxge_mBIT(26)
  4107. #define VXGE_HW_RPE_PCI_CFG_RELAXED_NONLL_CQE vxge_mBIT(27)
  4108. #define VXGE_HW_RPE_PCI_CFG_RELAXED_LL_CQE vxge_mBIT(28)
  4109. #define VXGE_HW_RPE_PCI_CFG_RELAXED_CQRQ_IR vxge_mBIT(29)
  4110. #define VXGE_HW_RPE_PCI_CFG_RELAXED_CQSQ_IR vxge_mBIT(30)
  4111. #define VXGE_HW_RPE_PCI_CFG_RELAXED_CQRR_IR vxge_mBIT(31)
  4112. /*0x01118*/ u64 rpe_lro_cfg;
  4113. #define VXGE_HW_RPE_LRO_CFG_SUPPRESS_LRO_ETH_TRLR vxge_mBIT(7)
  4114. #define VXGE_HW_RPE_LRO_CFG_ALLOW_LRO_SNAP_SNAPJUMBO_MRG vxge_mBIT(11)
  4115. #define VXGE_HW_RPE_LRO_CFG_ALLOW_LRO_LLC_LLCJUMBO_MRG vxge_mBIT(15)
  4116. #define VXGE_HW_RPE_LRO_CFG_INCL_ACK_CNT_IN_CQE vxge_mBIT(23)
  4117. /*0x01120*/ u64 pe_mr2vp_ack_blk_limit;
  4118. #define VXGE_HW_PE_MR2VP_ACK_BLK_LIMIT_BLK_LIMIT(val) vxge_vBIT(val, 32, 32)
  4119. /*0x01128*/ u64 pe_mr2vp_rirr_lirr_blk_limit;
  4120. #define VXGE_HW_PE_MR2VP_RIRR_LIRR_BLK_LIMIT_RIRR_BLK_LIMIT(val) \
  4121. vxge_vBIT(val, 0, 32)
  4122. #define VXGE_HW_PE_MR2VP_RIRR_LIRR_BLK_LIMIT_LIRR_BLK_LIMIT(val) \
  4123. vxge_vBIT(val, 32, 32)
  4124. /*0x01130*/ u64 txpe_pci_nce_cfg;
  4125. #define VXGE_HW_TXPE_PCI_NCE_CFG_NCE_THRESH(val) vxge_vBIT(val, 0, 32)
  4126. #define VXGE_HW_TXPE_PCI_NCE_CFG_PAD_TOWI_ENABLE vxge_mBIT(55)
  4127. #define VXGE_HW_TXPE_PCI_NCE_CFG_NOSNOOP_TOWI vxge_mBIT(63)
  4128. u8 unused01180[0x01180-0x01138];
  4129. /*0x01180*/ u64 msg_qpad_en_cfg;
  4130. #define VXGE_HW_MSG_QPAD_EN_CFG_UMQ_BWR_READ vxge_mBIT(3)
  4131. #define VXGE_HW_MSG_QPAD_EN_CFG_DMQ_BWR_READ vxge_mBIT(7)
  4132. #define VXGE_HW_MSG_QPAD_EN_CFG_MXP_GENDMA_READ vxge_mBIT(11)
  4133. #define VXGE_HW_MSG_QPAD_EN_CFG_UXP_GENDMA_READ vxge_mBIT(15)
  4134. #define VXGE_HW_MSG_QPAD_EN_CFG_UMQ_MSG_WRITE vxge_mBIT(19)
  4135. #define VXGE_HW_MSG_QPAD_EN_CFG_UMQDMQ_IR_WRITE vxge_mBIT(23)
  4136. #define VXGE_HW_MSG_QPAD_EN_CFG_MXP_GENDMA_WRITE vxge_mBIT(27)
  4137. #define VXGE_HW_MSG_QPAD_EN_CFG_UXP_GENDMA_WRITE vxge_mBIT(31)
  4138. /*0x01188*/ u64 msg_pci_cfg;
  4139. #define VXGE_HW_MSG_PCI_CFG_GENDMA_NO_SNOOP vxge_mBIT(3)
  4140. #define VXGE_HW_MSG_PCI_CFG_UMQDMQ_IR_NO_SNOOP vxge_mBIT(7)
  4141. #define VXGE_HW_MSG_PCI_CFG_UMQ_NO_SNOOP vxge_mBIT(11)
  4142. #define VXGE_HW_MSG_PCI_CFG_DMQ_NO_SNOOP vxge_mBIT(15)
  4143. /*0x01190*/ u64 umqdmq_ir_init;
  4144. #define VXGE_HW_UMQDMQ_IR_INIT_HOST_WRITE_ADD(val) vxge_vBIT(val, 0, 64)
  4145. /*0x01198*/ u64 dmq_ir_int;
  4146. #define VXGE_HW_DMQ_IR_INT_IMMED_ENABLE vxge_mBIT(6)
  4147. #define VXGE_HW_DMQ_IR_INT_EVENT_ENABLE vxge_mBIT(7)
  4148. #define VXGE_HW_DMQ_IR_INT_NUMBER(val) vxge_vBIT(val, 9, 7)
  4149. #define VXGE_HW_DMQ_IR_INT_BITMAP(val) vxge_vBIT(val, 16, 16)
  4150. /*0x011a0*/ u64 dmq_bwr_init_add;
  4151. #define VXGE_HW_DMQ_BWR_INIT_ADD_HOST(val) vxge_vBIT(val, 0, 64)
  4152. /*0x011a8*/ u64 dmq_bwr_init_byte;
  4153. #define VXGE_HW_DMQ_BWR_INIT_BYTE_COUNT(val) vxge_vBIT(val, 0, 32)
  4154. /*0x011b0*/ u64 dmq_ir;
  4155. #define VXGE_HW_DMQ_IR_POLICY(val) vxge_vBIT(val, 0, 8)
  4156. /*0x011b8*/ u64 umq_int;
  4157. #define VXGE_HW_UMQ_INT_IMMED_ENABLE vxge_mBIT(6)
  4158. #define VXGE_HW_UMQ_INT_EVENT_ENABLE vxge_mBIT(7)
  4159. #define VXGE_HW_UMQ_INT_NUMBER(val) vxge_vBIT(val, 9, 7)
  4160. #define VXGE_HW_UMQ_INT_BITMAP(val) vxge_vBIT(val, 16, 16)
  4161. /*0x011c0*/ u64 umq_mr2vp_bwr_pfch_init;
  4162. #define VXGE_HW_UMQ_MR2VP_BWR_PFCH_INIT_NUMBER(val) vxge_vBIT(val, 0, 8)
  4163. /*0x011c8*/ u64 umq_bwr_pfch_ctrl;
  4164. #define VXGE_HW_UMQ_BWR_PFCH_CTRL_POLL_EN vxge_mBIT(3)
  4165. /*0x011d0*/ u64 umq_mr2vp_bwr_eol;
  4166. #define VXGE_HW_UMQ_MR2VP_BWR_EOL_POLL_LATENCY(val) vxge_vBIT(val, 32, 32)
  4167. /*0x011d8*/ u64 umq_bwr_init_add;
  4168. #define VXGE_HW_UMQ_BWR_INIT_ADD_HOST(val) vxge_vBIT(val, 0, 64)
  4169. /*0x011e0*/ u64 umq_bwr_init_byte;
  4170. #define VXGE_HW_UMQ_BWR_INIT_BYTE_COUNT(val) vxge_vBIT(val, 0, 32)
  4171. /*0x011e8*/ u64 gendma_int;
  4172. /*0x011f0*/ u64 umqdmq_ir_init_notify;
  4173. #define VXGE_HW_UMQDMQ_IR_INIT_NOTIFY_PULSE vxge_mBIT(3)
  4174. /*0x011f8*/ u64 dmq_init_notify;
  4175. #define VXGE_HW_DMQ_INIT_NOTIFY_PULSE vxge_mBIT(3)
  4176. /*0x01200*/ u64 umq_init_notify;
  4177. #define VXGE_HW_UMQ_INIT_NOTIFY_PULSE vxge_mBIT(3)
  4178. u8 unused01380[0x01380-0x01208];
  4179. /*0x01380*/ u64 tpa_cfg;
  4180. #define VXGE_HW_TPA_CFG_IGNORE_FRAME_ERR vxge_mBIT(3)
  4181. #define VXGE_HW_TPA_CFG_IPV6_STOP_SEARCHING vxge_mBIT(7)
  4182. #define VXGE_HW_TPA_CFG_L4_PSHDR_PRESENT vxge_mBIT(11)
  4183. #define VXGE_HW_TPA_CFG_SUPPORT_MOBILE_IPV6_HDRS vxge_mBIT(15)
  4184. u8 unused01400[0x01400-0x01388];
  4185. /*0x01400*/ u64 tx_vp_reset_discarded_frms;
  4186. #define VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_TX_VP_RESET_DISCARDED_FRMS(val) \
  4187. vxge_vBIT(val, 48, 16)
  4188. u8 unused01480[0x01480-0x01408];
  4189. /*0x01480*/ u64 fau_rpa_vcfg;
  4190. #define VXGE_HW_FAU_RPA_VCFG_L4_COMP_CSUM vxge_mBIT(7)
  4191. #define VXGE_HW_FAU_RPA_VCFG_L3_INCL_CF vxge_mBIT(11)
  4192. #define VXGE_HW_FAU_RPA_VCFG_L3_COMP_CSUM vxge_mBIT(15)
  4193. u8 unused014d0[0x014d0-0x01488];
  4194. /*0x014d0*/ u64 dbg_stats_rx_mpa;
  4195. #define VXGE_HW_DBG_STATS_RX_MPA_CRC_FAIL_FRMS(val) vxge_vBIT(val, 0, 16)
  4196. #define VXGE_HW_DBG_STATS_RX_MPA_MRK_FAIL_FRMS(val) vxge_vBIT(val, 16, 16)
  4197. #define VXGE_HW_DBG_STATS_RX_MPA_LEN_FAIL_FRMS(val) vxge_vBIT(val, 32, 16)
  4198. /*0x014d8*/ u64 dbg_stats_rx_fau;
  4199. #define VXGE_HW_DBG_STATS_RX_FAU_RX_WOL_FRMS(val) vxge_vBIT(val, 0, 16)
  4200. #define VXGE_HW_DBG_STATS_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val) \
  4201. vxge_vBIT(val, 16, 16)
  4202. #define VXGE_HW_DBG_STATS_RX_FAU_RX_PERMITTED_FRMS(val) \
  4203. vxge_vBIT(val, 32, 32)
  4204. u8 unused014f0[0x014f0-0x014e0];
  4205. /*0x014f0*/ u64 fbmc_vp_rdy;
  4206. #define VXGE_HW_FBMC_VP_RDY_QUEUE_SPAV_FM vxge_mBIT(0)
  4207. u8 unused01e00[0x01e00-0x014f8];
  4208. /*0x01e00*/ u64 vpath_pcipif_int_status;
  4209. #define \
  4210. VXGE_HW_VPATH_PCIPIF_INT_STATUS_SRPCIM_MSG_TO_VPATH_SRPCIM_MSG_TO_VPATH_INT \
  4211. vxge_mBIT(3)
  4212. #define VXGE_HW_VPATH_PCIPIF_INT_STATUS_VPATH_SPARE_R1_VPATH_SPARE_R1_INT \
  4213. vxge_mBIT(7)
  4214. /*0x01e08*/ u64 vpath_pcipif_int_mask;
  4215. u8 unused01e20[0x01e20-0x01e10];
  4216. /*0x01e20*/ u64 srpcim_msg_to_vpath_reg;
  4217. #define VXGE_HW_SRPCIM_MSG_TO_VPATH_REG_SWIF_SRPCIM_TO_VPATH_RMSG_INT \
  4218. vxge_mBIT(3)
  4219. /*0x01e28*/ u64 srpcim_msg_to_vpath_mask;
  4220. /*0x01e30*/ u64 srpcim_msg_to_vpath_alarm;
  4221. u8 unused01ea0[0x01ea0-0x01e38];
  4222. /*0x01ea0*/ u64 vpath_to_srpcim_wmsg;
  4223. #define VXGE_HW_VPATH_TO_SRPCIM_WMSG_VPATH_TO_SRPCIM_WMSG(val) \
  4224. vxge_vBIT(val, 0, 64)
  4225. /*0x01ea8*/ u64 vpath_to_srpcim_wmsg_trig;
  4226. #define VXGE_HW_VPATH_TO_SRPCIM_WMSG_TRIG_VPATH_TO_SRPCIM_WMSG_TRIG \
  4227. vxge_mBIT(0)
  4228. u8 unused02000[0x02000-0x01eb0];
  4229. /*0x02000*/ u64 vpath_general_int_status;
  4230. #define VXGE_HW_VPATH_GENERAL_INT_STATUS_PIC_INT vxge_mBIT(3)
  4231. #define VXGE_HW_VPATH_GENERAL_INT_STATUS_PCI_INT vxge_mBIT(7)
  4232. #define VXGE_HW_VPATH_GENERAL_INT_STATUS_WRDMA_INT vxge_mBIT(15)
  4233. #define VXGE_HW_VPATH_GENERAL_INT_STATUS_XMAC_INT vxge_mBIT(19)
  4234. /*0x02008*/ u64 vpath_general_int_mask;
  4235. #define VXGE_HW_VPATH_GENERAL_INT_MASK_PIC_INT vxge_mBIT(3)
  4236. #define VXGE_HW_VPATH_GENERAL_INT_MASK_PCI_INT vxge_mBIT(7)
  4237. #define VXGE_HW_VPATH_GENERAL_INT_MASK_WRDMA_INT vxge_mBIT(15)
  4238. #define VXGE_HW_VPATH_GENERAL_INT_MASK_XMAC_INT vxge_mBIT(19)
  4239. /*0x02010*/ u64 vpath_ppif_int_status;
  4240. #define VXGE_HW_VPATH_PPIF_INT_STATUS_KDFCCTL_ERRORS_KDFCCTL_INT \
  4241. vxge_mBIT(3)
  4242. #define VXGE_HW_VPATH_PPIF_INT_STATUS_GENERAL_ERRORS_GENERAL_INT \
  4243. vxge_mBIT(7)
  4244. #define VXGE_HW_VPATH_PPIF_INT_STATUS_PCI_CONFIG_ERRORS_PCI_CONFIG_INT \
  4245. vxge_mBIT(11)
  4246. #define \
  4247. VXGE_HW_VPATH_PPIF_INT_STATUS_MRPCIM_TO_VPATH_ALARM_MRPCIM_TO_VPATH_ALARM_INT \
  4248. vxge_mBIT(15)
  4249. #define \
  4250. VXGE_HW_VPATH_PPIF_INT_STATUS_SRPCIM_TO_VPATH_ALARM_SRPCIM_TO_VPATH_ALARM_INT \
  4251. vxge_mBIT(19)
  4252. /*0x02018*/ u64 vpath_ppif_int_mask;
  4253. /*0x02020*/ u64 kdfcctl_errors_reg;
  4254. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO0_OVRWR vxge_mBIT(3)
  4255. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO1_OVRWR vxge_mBIT(7)
  4256. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO2_OVRWR vxge_mBIT(11)
  4257. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO0_POISON vxge_mBIT(15)
  4258. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO1_POISON vxge_mBIT(19)
  4259. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO2_POISON vxge_mBIT(23)
  4260. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO0_DMA_ERR vxge_mBIT(31)
  4261. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO1_DMA_ERR vxge_mBIT(35)
  4262. #define VXGE_HW_KDFCCTL_ERRORS_REG_KDFCCTL_FIFO2_DMA_ERR vxge_mBIT(39)
  4263. /*0x02028*/ u64 kdfcctl_errors_mask;
  4264. /*0x02030*/ u64 kdfcctl_errors_alarm;
  4265. u8 unused02040[0x02040-0x02038];
  4266. /*0x02040*/ u64 general_errors_reg;
  4267. #define VXGE_HW_GENERAL_ERRORS_REG_DBLGEN_FIFO0_OVRFLOW vxge_mBIT(3)
  4268. #define VXGE_HW_GENERAL_ERRORS_REG_DBLGEN_FIFO1_OVRFLOW vxge_mBIT(7)
  4269. #define VXGE_HW_GENERAL_ERRORS_REG_DBLGEN_FIFO2_OVRFLOW vxge_mBIT(11)
  4270. #define VXGE_HW_GENERAL_ERRORS_REG_STATSB_PIF_CHAIN_ERR vxge_mBIT(15)
  4271. #define VXGE_HW_GENERAL_ERRORS_REG_STATSB_DROP_TIMEOUT_REQ vxge_mBIT(19)
  4272. #define VXGE_HW_GENERAL_ERRORS_REG_TGT_ILLEGAL_ACCESS vxge_mBIT(27)
  4273. #define VXGE_HW_GENERAL_ERRORS_REG_INI_SERR_DET vxge_mBIT(31)
  4274. /*0x02048*/ u64 general_errors_mask;
  4275. /*0x02050*/ u64 general_errors_alarm;
  4276. /*0x02058*/ u64 pci_config_errors_reg;
  4277. #define VXGE_HW_PCI_CONFIG_ERRORS_REG_PCICONFIG_STATUS_ERR vxge_mBIT(3)
  4278. #define VXGE_HW_PCI_CONFIG_ERRORS_REG_PCICONFIG_UNCOR_ERR vxge_mBIT(7)
  4279. #define VXGE_HW_PCI_CONFIG_ERRORS_REG_PCICONFIG_COR_ERR vxge_mBIT(11)
  4280. /*0x02060*/ u64 pci_config_errors_mask;
  4281. /*0x02068*/ u64 pci_config_errors_alarm;
  4282. /*0x02070*/ u64 mrpcim_to_vpath_alarm_reg;
  4283. #define VXGE_HW_MRPCIM_TO_VPATH_ALARM_REG_PPIF_MRPCIM_TO_VPATH_ALARM \
  4284. vxge_mBIT(3)
  4285. /*0x02078*/ u64 mrpcim_to_vpath_alarm_mask;
  4286. /*0x02080*/ u64 mrpcim_to_vpath_alarm_alarm;
  4287. /*0x02088*/ u64 srpcim_to_vpath_alarm_reg;
  4288. #define VXGE_HW_SRPCIM_TO_VPATH_ALARM_REG_PPIF_SRPCIM_TO_VPATH_ALARM(val) \
  4289. vxge_vBIT(val, 0, 17)
  4290. /*0x02090*/ u64 srpcim_to_vpath_alarm_mask;
  4291. /*0x02098*/ u64 srpcim_to_vpath_alarm_alarm;
  4292. u8 unused02108[0x02108-0x020a0];
  4293. /*0x02108*/ u64 kdfcctl_status;
  4294. #define VXGE_HW_KDFCCTL_STATUS_KDFCCTL_FIFO0_PRES(val) vxge_vBIT(val, 0, 8)
  4295. #define VXGE_HW_KDFCCTL_STATUS_KDFCCTL_FIFO1_PRES(val) vxge_vBIT(val, 8, 8)
  4296. #define VXGE_HW_KDFCCTL_STATUS_KDFCCTL_FIFO2_PRES(val) vxge_vBIT(val, 16, 8)
  4297. #define VXGE_HW_KDFCCTL_STATUS_KDFCCTL_FIFO0_OVRWR(val) vxge_vBIT(val, 24, 8)
  4298. #define VXGE_HW_KDFCCTL_STATUS_KDFCCTL_FIFO1_OVRWR(val) vxge_vBIT(val, 32, 8)
  4299. #define VXGE_HW_KDFCCTL_STATUS_KDFCCTL_FIFO2_OVRWR(val) vxge_vBIT(val, 40, 8)
  4300. /*0x02110*/ u64 rsthdlr_status;
  4301. #define VXGE_HW_RSTHDLR_STATUS_RSTHDLR_CURRENT_RESET vxge_mBIT(3)
  4302. #define VXGE_HW_RSTHDLR_STATUS_RSTHDLR_CURRENT_VPIN(val) vxge_vBIT(val, 6, 2)
  4303. /*0x02118*/ u64 fifo0_status;
  4304. #define VXGE_HW_FIFO0_STATUS_DBLGEN_FIFO0_RDIDX(val) vxge_vBIT(val, 0, 12)
  4305. /*0x02120*/ u64 fifo1_status;
  4306. #define VXGE_HW_FIFO1_STATUS_DBLGEN_FIFO1_RDIDX(val) vxge_vBIT(val, 0, 12)
  4307. /*0x02128*/ u64 fifo2_status;
  4308. #define VXGE_HW_FIFO2_STATUS_DBLGEN_FIFO2_RDIDX(val) vxge_vBIT(val, 0, 12)
  4309. u8 unused02158[0x02158-0x02130];
  4310. /*0x02158*/ u64 tgt_illegal_access;
  4311. #define VXGE_HW_TGT_ILLEGAL_ACCESS_SWIF_REGION(val) vxge_vBIT(val, 1, 7)
  4312. u8 unused02200[0x02200-0x02160];
  4313. /*0x02200*/ u64 vpath_general_cfg1;
  4314. #define VXGE_HW_VPATH_GENERAL_CFG1_TC_VALUE(val) vxge_vBIT(val, 1, 3)
  4315. #define VXGE_HW_VPATH_GENERAL_CFG1_DATA_BYTE_SWAPEN vxge_mBIT(7)
  4316. #define VXGE_HW_VPATH_GENERAL_CFG1_DATA_FLIPEN vxge_mBIT(11)
  4317. #define VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN vxge_mBIT(15)
  4318. #define VXGE_HW_VPATH_GENERAL_CFG1_CTL_FLIPEN vxge_mBIT(23)
  4319. #define VXGE_HW_VPATH_GENERAL_CFG1_MSIX_ADDR_SWAPEN vxge_mBIT(51)
  4320. #define VXGE_HW_VPATH_GENERAL_CFG1_MSIX_ADDR_FLIPEN vxge_mBIT(55)
  4321. #define VXGE_HW_VPATH_GENERAL_CFG1_MSIX_DATA_SWAPEN vxge_mBIT(59)
  4322. #define VXGE_HW_VPATH_GENERAL_CFG1_MSIX_DATA_FLIPEN vxge_mBIT(63)
  4323. /*0x02208*/ u64 vpath_general_cfg2;
  4324. #define VXGE_HW_VPATH_GENERAL_CFG2_SIZE_QUANTUM(val) vxge_vBIT(val, 1, 3)
  4325. /*0x02210*/ u64 vpath_general_cfg3;
  4326. #define VXGE_HW_VPATH_GENERAL_CFG3_IGNORE_VPATH_RST_FOR_INTA vxge_mBIT(3)
  4327. u8 unused02220[0x02220-0x02218];
  4328. /*0x02220*/ u64 kdfcctl_cfg0;
  4329. #define VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 vxge_mBIT(1)
  4330. #define VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 vxge_mBIT(2)
  4331. #define VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2 vxge_mBIT(3)
  4332. #define VXGE_HW_KDFCCTL_CFG0_BIT_FLIPEN_FIFO0 vxge_mBIT(5)
  4333. #define VXGE_HW_KDFCCTL_CFG0_BIT_FLIPEN_FIFO1 vxge_mBIT(6)
  4334. #define VXGE_HW_KDFCCTL_CFG0_BIT_FLIPEN_FIFO2 vxge_mBIT(7)
  4335. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE0_FIFO0 vxge_mBIT(9)
  4336. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE0_FIFO1 vxge_mBIT(10)
  4337. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE0_FIFO2 vxge_mBIT(11)
  4338. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE1_FIFO0 vxge_mBIT(13)
  4339. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE1_FIFO1 vxge_mBIT(14)
  4340. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE1_FIFO2 vxge_mBIT(15)
  4341. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE2_FIFO0 vxge_mBIT(17)
  4342. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE2_FIFO1 vxge_mBIT(18)
  4343. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE2_FIFO2 vxge_mBIT(19)
  4344. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE3_FIFO0 vxge_mBIT(21)
  4345. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE3_FIFO1 vxge_mBIT(22)
  4346. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE3_FIFO2 vxge_mBIT(23)
  4347. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE4_FIFO0 vxge_mBIT(25)
  4348. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE4_FIFO1 vxge_mBIT(26)
  4349. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE4_FIFO2 vxge_mBIT(27)
  4350. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE5_FIFO0 vxge_mBIT(29)
  4351. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE5_FIFO1 vxge_mBIT(30)
  4352. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE5_FIFO2 vxge_mBIT(31)
  4353. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE6_FIFO0 vxge_mBIT(33)
  4354. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE6_FIFO1 vxge_mBIT(34)
  4355. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE6_FIFO2 vxge_mBIT(35)
  4356. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE7_FIFO0 vxge_mBIT(37)
  4357. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE7_FIFO1 vxge_mBIT(38)
  4358. #define VXGE_HW_KDFCCTL_CFG0_BYTE_MASK_BYTE7_FIFO2 vxge_mBIT(39)
  4359. u8 unused02268[0x02268-0x02228];
  4360. /*0x02268*/ u64 stats_cfg;
  4361. #define VXGE_HW_STATS_CFG_START_HOST_ADDR(val) vxge_vBIT(val, 0, 57)
  4362. /*0x02270*/ u64 interrupt_cfg0;
  4363. #define VXGE_HW_INTERRUPT_CFG0_MSIX_FOR_RXTI(val) vxge_vBIT(val, 1, 7)
  4364. #define VXGE_HW_INTERRUPT_CFG0_GROUP0_MSIX_FOR_TXTI(val) vxge_vBIT(val, 9, 7)
  4365. #define VXGE_HW_INTERRUPT_CFG0_GROUP1_MSIX_FOR_TXTI(val) vxge_vBIT(val, 17, 7)
  4366. #define VXGE_HW_INTERRUPT_CFG0_GROUP2_MSIX_FOR_TXTI(val) vxge_vBIT(val, 25, 7)
  4367. #define VXGE_HW_INTERRUPT_CFG0_GROUP3_MSIX_FOR_TXTI(val) vxge_vBIT(val, 33, 7)
  4368. u8 unused02280[0x02280-0x02278];
  4369. /*0x02280*/ u64 interrupt_cfg2;
  4370. #define VXGE_HW_INTERRUPT_CFG2_ALARM_MAP_TO_MSG(val) vxge_vBIT(val, 1, 7)
  4371. /*0x02288*/ u64 one_shot_vect0_en;
  4372. #define VXGE_HW_ONE_SHOT_VECT0_EN_ONE_SHOT_VECT0_EN vxge_mBIT(3)
  4373. /*0x02290*/ u64 one_shot_vect1_en;
  4374. #define VXGE_HW_ONE_SHOT_VECT1_EN_ONE_SHOT_VECT1_EN vxge_mBIT(3)
  4375. /*0x02298*/ u64 one_shot_vect2_en;
  4376. #define VXGE_HW_ONE_SHOT_VECT2_EN_ONE_SHOT_VECT2_EN vxge_mBIT(3)
  4377. /*0x022a0*/ u64 one_shot_vect3_en;
  4378. #define VXGE_HW_ONE_SHOT_VECT3_EN_ONE_SHOT_VECT3_EN vxge_mBIT(3)
  4379. u8 unused022b0[0x022b0-0x022a8];
  4380. /*0x022b0*/ u64 pci_config_access_cfg1;
  4381. #define VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(val) vxge_vBIT(val, 0, 12)
  4382. #define VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0 vxge_mBIT(15)
  4383. /*0x022b8*/ u64 pci_config_access_cfg2;
  4384. #define VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ vxge_mBIT(0)
  4385. /*0x022c0*/ u64 pci_config_access_status;
  4386. #define VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR vxge_mBIT(0)
  4387. #define VXGE_HW_PCI_CONFIG_ACCESS_STATUS_DATA(val) vxge_vBIT(val, 32, 32)
  4388. u8 unused02300[0x02300-0x022c8];
  4389. /*0x02300*/ u64 vpath_debug_stats0;
  4390. #define VXGE_HW_VPATH_DEBUG_STATS0_INI_NUM_MWR_SENT(val) vxge_vBIT(val, 0, 32)
  4391. /*0x02308*/ u64 vpath_debug_stats1;
  4392. #define VXGE_HW_VPATH_DEBUG_STATS1_INI_NUM_MRD_SENT(val) vxge_vBIT(val, 0, 32)
  4393. /*0x02310*/ u64 vpath_debug_stats2;
  4394. #define VXGE_HW_VPATH_DEBUG_STATS2_INI_NUM_CPL_RCVD(val) vxge_vBIT(val, 0, 32)
  4395. /*0x02318*/ u64 vpath_debug_stats3;
  4396. #define VXGE_HW_VPATH_DEBUG_STATS3_INI_NUM_MWR_BYTE_SENT(val) \
  4397. vxge_vBIT(val, 0, 64)
  4398. /*0x02320*/ u64 vpath_debug_stats4;
  4399. #define VXGE_HW_VPATH_DEBUG_STATS4_INI_NUM_CPL_BYTE_RCVD(val) \
  4400. vxge_vBIT(val, 0, 64)
  4401. /*0x02328*/ u64 vpath_debug_stats5;
  4402. #define VXGE_HW_VPATH_DEBUG_STATS5_WRCRDTARB_XOFF(val) vxge_vBIT(val, 32, 32)
  4403. /*0x02330*/ u64 vpath_debug_stats6;
  4404. #define VXGE_HW_VPATH_DEBUG_STATS6_RDCRDTARB_XOFF(val) vxge_vBIT(val, 32, 32)
  4405. /*0x02338*/ u64 vpath_genstats_count01;
  4406. #define VXGE_HW_VPATH_GENSTATS_COUNT01_PPIF_VPATH_GENSTATS_COUNT1(val) \
  4407. vxge_vBIT(val, 0, 32)
  4408. #define VXGE_HW_VPATH_GENSTATS_COUNT01_PPIF_VPATH_GENSTATS_COUNT0(val) \
  4409. vxge_vBIT(val, 32, 32)
  4410. /*0x02340*/ u64 vpath_genstats_count23;
  4411. #define VXGE_HW_VPATH_GENSTATS_COUNT23_PPIF_VPATH_GENSTATS_COUNT3(val) \
  4412. vxge_vBIT(val, 0, 32)
  4413. #define VXGE_HW_VPATH_GENSTATS_COUNT23_PPIF_VPATH_GENSTATS_COUNT2(val) \
  4414. vxge_vBIT(val, 32, 32)
  4415. /*0x02348*/ u64 vpath_genstats_count4;
  4416. #define VXGE_HW_VPATH_GENSTATS_COUNT4_PPIF_VPATH_GENSTATS_COUNT4(val) \
  4417. vxge_vBIT(val, 32, 32)
  4418. /*0x02350*/ u64 vpath_genstats_count5;
  4419. #define VXGE_HW_VPATH_GENSTATS_COUNT5_PPIF_VPATH_GENSTATS_COUNT5(val) \
  4420. vxge_vBIT(val, 32, 32)
  4421. u8 unused02648[0x02648-0x02358];
  4422. } __attribute((packed));
  4423. #define VXGE_HW_EEPROM_SIZE (0x01 << 11)
  4424. /* Capability lists */
  4425. #define VXGE_HW_PCI_EXP_LNKCAP_LNK_SPEED 0xf /* Supported Link speeds */
  4426. #define VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH 0x3f0 /* Supported Link speeds. */
  4427. #define VXGE_HW_PCI_EXP_LNKCAP_LW_RES 0x0 /* Reserved. */
  4428. #endif