You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

rtl8185_rtl8225.c 28KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. /*
  2. * Radio tuning for RTL8225 on RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Modified slightly for iPXE, June 2009 by Joshua Oreman
  8. *
  9. * Based on the r8180 driver, which is:
  10. * Copyright 2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  11. *
  12. * Thanks to Realtek for their support!
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <unistd.h>
  19. #include <ipxe/pci.h>
  20. #include <ipxe/net80211.h>
  21. #include "rtl818x.h"
  22. FILE_LICENCE(GPL2_ONLY);
  23. #define RTL8225_ANAPARAM_ON 0xa0000b59
  24. #define RTL8225_ANAPARAM2_ON 0x860dec11
  25. #define RTL8225_ANAPARAM_OFF 0xa00beb59
  26. #define RTL8225_ANAPARAM2_OFF 0x840dec11
  27. #define min(a,b) (((a)<(b))?(a):(b))
  28. static inline void rtl8225_write_phy_ofdm(struct net80211_device *dev,
  29. u8 addr, u8 data)
  30. {
  31. rtl818x_write_phy(dev, addr, data);
  32. }
  33. static inline void rtl8225_write_phy_cck(struct net80211_device *dev,
  34. u8 addr, u8 data)
  35. {
  36. rtl818x_write_phy(dev, addr, data | 0x10000);
  37. }
  38. static void rtl8225_write(struct net80211_device *dev, u8 addr, u16 data)
  39. {
  40. struct rtl818x_priv *priv = dev->priv;
  41. u16 reg80, reg84, reg82;
  42. u32 bangdata;
  43. int i;
  44. bangdata = (data << 4) | (addr & 0xf);
  45. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3;
  46. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  47. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7);
  48. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  49. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7 | 0x400);
  50. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  51. udelay(10);
  52. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  53. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  54. udelay(2);
  55. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  56. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  57. udelay(10);
  58. for (i = 15; i >= 0; i--) {
  59. u16 reg = ( reg80 | ( ( bangdata >> i ) & 1 ) );
  60. if (i & 1)
  61. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  62. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  63. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  64. if (!(i & 1))
  65. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  66. }
  67. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  68. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  69. udelay(10);
  70. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  71. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x400);
  72. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  73. }
  74. static u16 rtl8225_read(struct net80211_device *dev, u8 addr)
  75. {
  76. struct rtl818x_priv *priv = dev->priv;
  77. u16 reg80, reg82, reg84, out;
  78. int i;
  79. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
  80. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  81. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect) | 0x400;
  82. reg80 &= ~0xF;
  83. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F);
  84. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x000F);
  85. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  86. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  87. udelay(4);
  88. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  89. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  90. udelay(5);
  91. for (i = 4; i >= 0; i--) {
  92. u16 reg = reg80 | ((addr >> i) & 1);
  93. if (!(i & 1)) {
  94. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  95. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  96. udelay(1);
  97. }
  98. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  99. reg | (1 << 1));
  100. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  101. udelay(2);
  102. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  103. reg | (1 << 1));
  104. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  105. udelay(2);
  106. if (i & 1) {
  107. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  108. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  109. udelay(1);
  110. }
  111. }
  112. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x000E);
  113. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x040E);
  114. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  115. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  116. reg80 | (1 << 3) | (1 << 1));
  117. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  118. udelay(2);
  119. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  120. reg80 | (1 << 3));
  121. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  122. udelay(2);
  123. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  124. reg80 | (1 << 3));
  125. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  126. udelay(2);
  127. out = 0;
  128. for (i = 11; i >= 0; i--) {
  129. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  130. reg80 | (1 << 3));
  131. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  132. udelay(1);
  133. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  134. reg80 | (1 << 3) | (1 << 1));
  135. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  136. udelay(2);
  137. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  138. reg80 | (1 << 3) | (1 << 1));
  139. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  140. udelay(2);
  141. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  142. reg80 | (1 << 3) | (1 << 1));
  143. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  144. udelay(2);
  145. if (rtl818x_ioread16(priv, &priv->map->RFPinsInput) & (1 << 1))
  146. out |= 1 << i;
  147. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  148. reg80 | (1 << 3));
  149. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  150. udelay(2);
  151. }
  152. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  153. reg80 | (1 << 3) | (1 << 2));
  154. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  155. udelay(2);
  156. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82);
  157. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  158. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x03A0);
  159. return out;
  160. }
  161. static const u16 rtl8225bcd_rxgain[] = {
  162. 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
  163. 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
  164. 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
  165. 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
  166. 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
  167. 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
  168. 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
  169. 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
  170. 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
  171. 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
  172. 0x07aa, 0x07ab, 0x07ac, 0x07ad, 0x07b0, 0x07b1, 0x07b2, 0x07b3,
  173. 0x07b4, 0x07b5, 0x07b8, 0x07b9, 0x07ba, 0x07bb, 0x07bb
  174. };
  175. static const u8 rtl8225_agc[] = {
  176. 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e,
  177. 0x9d, 0x9c, 0x9b, 0x9a, 0x99, 0x98, 0x97, 0x96,
  178. 0x95, 0x94, 0x93, 0x92, 0x91, 0x90, 0x8f, 0x8e,
  179. 0x8d, 0x8c, 0x8b, 0x8a, 0x89, 0x88, 0x87, 0x86,
  180. 0x85, 0x84, 0x83, 0x82, 0x81, 0x80, 0x3f, 0x3e,
  181. 0x3d, 0x3c, 0x3b, 0x3a, 0x39, 0x38, 0x37, 0x36,
  182. 0x35, 0x34, 0x33, 0x32, 0x31, 0x30, 0x2f, 0x2e,
  183. 0x2d, 0x2c, 0x2b, 0x2a, 0x29, 0x28, 0x27, 0x26,
  184. 0x25, 0x24, 0x23, 0x22, 0x21, 0x20, 0x1f, 0x1e,
  185. 0x1d, 0x1c, 0x1b, 0x1a, 0x19, 0x18, 0x17, 0x16,
  186. 0x15, 0x14, 0x13, 0x12, 0x11, 0x10, 0x0f, 0x0e,
  187. 0x0d, 0x0c, 0x0b, 0x0a, 0x09, 0x08, 0x07, 0x06,
  188. 0x05, 0x04, 0x03, 0x02, 0x01, 0x01, 0x01, 0x01,
  189. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  190. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  191. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01
  192. };
  193. static const u8 rtl8225_gain[] = {
  194. 0x23, 0x88, 0x7c, 0xa5, /* -82dbm */
  195. 0x23, 0x88, 0x7c, 0xb5, /* -82dbm */
  196. 0x23, 0x88, 0x7c, 0xc5, /* -82dbm */
  197. 0x33, 0x80, 0x79, 0xc5, /* -78dbm */
  198. 0x43, 0x78, 0x76, 0xc5, /* -74dbm */
  199. 0x53, 0x60, 0x73, 0xc5, /* -70dbm */
  200. 0x63, 0x58, 0x70, 0xc5, /* -66dbm */
  201. };
  202. static const u8 rtl8225_threshold[] = {
  203. 0x8d, 0x8d, 0x8d, 0x8d, 0x9d, 0xad, 0xbd
  204. };
  205. static const u8 rtl8225_tx_gain_cck_ofdm[] = {
  206. 0x02, 0x06, 0x0e, 0x1e, 0x3e, 0x7e
  207. };
  208. static const u8 rtl8225_tx_power_cck[] = {
  209. 0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02,
  210. 0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02,
  211. 0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02,
  212. 0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02,
  213. 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03,
  214. 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03
  215. };
  216. static const u8 rtl8225_tx_power_cck_ch14[] = {
  217. 0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00,
  218. 0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00,
  219. 0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00,
  220. 0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00,
  221. 0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00,
  222. 0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00
  223. };
  224. static const u8 rtl8225_tx_power_ofdm[] = {
  225. 0x80, 0x90, 0xa2, 0xb5, 0xcb, 0xe4
  226. };
  227. static const u32 rtl8225_chan[] = {
  228. 0x085c, 0x08dc, 0x095c, 0x09dc, 0x0a5c, 0x0adc, 0x0b5c,
  229. 0x0bdc, 0x0c5c, 0x0cdc, 0x0d5c, 0x0ddc, 0x0e5c, 0x0f72
  230. };
  231. static void rtl8225_rf_set_tx_power(struct net80211_device *dev, int channel)
  232. {
  233. struct rtl818x_priv *priv = dev->priv;
  234. u8 cck_power, ofdm_power;
  235. const u8 *tmp;
  236. u32 reg;
  237. int i;
  238. cck_power = priv->txpower[channel - 1] & 0xFF;
  239. ofdm_power = priv->txpower[channel - 1] >> 8;
  240. cck_power = min(cck_power, (u8)35);
  241. ofdm_power = min(ofdm_power, (u8)35);
  242. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  243. rtl8225_tx_gain_cck_ofdm[cck_power / 6] >> 1);
  244. if (channel == 14)
  245. tmp = &rtl8225_tx_power_cck_ch14[(cck_power % 6) * 8];
  246. else
  247. tmp = &rtl8225_tx_power_cck[(cck_power % 6) * 8];
  248. for (i = 0; i < 8; i++)
  249. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  250. mdelay(1); /* FIXME: optional? */
  251. /* anaparam2 on */
  252. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  253. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  254. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  255. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, RTL8225_ANAPARAM2_ON);
  256. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  257. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  258. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  259. rtl8225_tx_gain_cck_ofdm[ofdm_power/6] >> 1);
  260. tmp = &rtl8225_tx_power_ofdm[ofdm_power % 6];
  261. rtl8225_write_phy_ofdm(dev, 5, *tmp);
  262. rtl8225_write_phy_ofdm(dev, 7, *tmp);
  263. mdelay(1);
  264. }
  265. static void rtl8225_rf_init(struct net80211_device *dev)
  266. {
  267. struct rtl818x_priv *priv = dev->priv;
  268. unsigned int i;
  269. rtl818x_set_anaparam(priv, RTL8225_ANAPARAM_ON);
  270. /* host_pci_init */
  271. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  272. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  273. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
  274. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  275. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  276. mdelay(200); /* FIXME: ehh?? */
  277. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0xFF & ~(1 << 6));
  278. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
  279. /* TODO: check if we need really to change BRSR to do RF config */
  280. rtl818x_ioread16(priv, &priv->map->BRSR);
  281. rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
  282. rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
  283. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  284. rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
  285. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  286. rtl8225_write(dev, 0x0, 0x067);
  287. rtl8225_write(dev, 0x1, 0xFE0);
  288. rtl8225_write(dev, 0x2, 0x44D);
  289. rtl8225_write(dev, 0x3, 0x441);
  290. rtl8225_write(dev, 0x4, 0x8BE);
  291. rtl8225_write(dev, 0x5, 0xBF0); /* TODO: minipci */
  292. rtl8225_write(dev, 0x6, 0xAE6);
  293. rtl8225_write(dev, 0x7, rtl8225_chan[0]);
  294. rtl8225_write(dev, 0x8, 0x01F);
  295. rtl8225_write(dev, 0x9, 0x334);
  296. rtl8225_write(dev, 0xA, 0xFD4);
  297. rtl8225_write(dev, 0xB, 0x391);
  298. rtl8225_write(dev, 0xC, 0x050);
  299. rtl8225_write(dev, 0xD, 0x6DB);
  300. rtl8225_write(dev, 0xE, 0x029);
  301. rtl8225_write(dev, 0xF, 0x914); mdelay(1);
  302. rtl8225_write(dev, 0x2, 0xC4D); mdelay(100);
  303. rtl8225_write(dev, 0x0, 0x127);
  304. for (i = 0; i < ARRAY_SIZE(rtl8225bcd_rxgain); i++) {
  305. rtl8225_write(dev, 0x1, i + 1);
  306. rtl8225_write(dev, 0x2, rtl8225bcd_rxgain[i]);
  307. }
  308. rtl8225_write(dev, 0x0, 0x027);
  309. rtl8225_write(dev, 0x0, 0x22F);
  310. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  311. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  312. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  313. mdelay(1);
  314. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  315. mdelay(1);
  316. }
  317. mdelay(1);
  318. rtl8225_write_phy_ofdm(dev, 0x00, 0x01); mdelay(1);
  319. rtl8225_write_phy_ofdm(dev, 0x01, 0x02); mdelay(1);
  320. rtl8225_write_phy_ofdm(dev, 0x02, 0x62); mdelay(1);
  321. rtl8225_write_phy_ofdm(dev, 0x03, 0x00); mdelay(1);
  322. rtl8225_write_phy_ofdm(dev, 0x04, 0x00); mdelay(1);
  323. rtl8225_write_phy_ofdm(dev, 0x05, 0x00); mdelay(1);
  324. rtl8225_write_phy_ofdm(dev, 0x06, 0x00); mdelay(1);
  325. rtl8225_write_phy_ofdm(dev, 0x07, 0x00); mdelay(1);
  326. rtl8225_write_phy_ofdm(dev, 0x08, 0x00); mdelay(1);
  327. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); mdelay(1);
  328. rtl8225_write_phy_ofdm(dev, 0x0a, 0x09); mdelay(1);
  329. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); mdelay(1);
  330. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); mdelay(1);
  331. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); mdelay(1);
  332. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); mdelay(1);
  333. rtl8225_write_phy_ofdm(dev, 0x10, 0x84); mdelay(1);
  334. rtl8225_write_phy_ofdm(dev, 0x11, 0x03); mdelay(1);
  335. rtl8225_write_phy_ofdm(dev, 0x12, 0x20); mdelay(1);
  336. rtl8225_write_phy_ofdm(dev, 0x13, 0x20); mdelay(1);
  337. rtl8225_write_phy_ofdm(dev, 0x14, 0x00); mdelay(1);
  338. rtl8225_write_phy_ofdm(dev, 0x15, 0x40); mdelay(1);
  339. rtl8225_write_phy_ofdm(dev, 0x16, 0x00); mdelay(1);
  340. rtl8225_write_phy_ofdm(dev, 0x17, 0x40); mdelay(1);
  341. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); mdelay(1);
  342. rtl8225_write_phy_ofdm(dev, 0x19, 0x19); mdelay(1);
  343. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); mdelay(1);
  344. rtl8225_write_phy_ofdm(dev, 0x1b, 0x76); mdelay(1);
  345. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); mdelay(1);
  346. rtl8225_write_phy_ofdm(dev, 0x1e, 0x95); mdelay(1);
  347. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); mdelay(1);
  348. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); mdelay(1);
  349. rtl8225_write_phy_ofdm(dev, 0x21, 0x27); mdelay(1);
  350. rtl8225_write_phy_ofdm(dev, 0x22, 0x16); mdelay(1);
  351. rtl8225_write_phy_ofdm(dev, 0x24, 0x46); mdelay(1);
  352. rtl8225_write_phy_ofdm(dev, 0x25, 0x20); mdelay(1);
  353. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); mdelay(1);
  354. rtl8225_write_phy_ofdm(dev, 0x27, 0x88); mdelay(1);
  355. rtl8225_write_phy_cck(dev, 0x00, 0x98); mdelay(1);
  356. rtl8225_write_phy_cck(dev, 0x03, 0x20); mdelay(1);
  357. rtl8225_write_phy_cck(dev, 0x04, 0x7e); mdelay(1);
  358. rtl8225_write_phy_cck(dev, 0x05, 0x12); mdelay(1);
  359. rtl8225_write_phy_cck(dev, 0x06, 0xfc); mdelay(1);
  360. rtl8225_write_phy_cck(dev, 0x07, 0x78); mdelay(1);
  361. rtl8225_write_phy_cck(dev, 0x08, 0x2e); mdelay(1);
  362. rtl8225_write_phy_cck(dev, 0x10, 0x93); mdelay(1);
  363. rtl8225_write_phy_cck(dev, 0x11, 0x88); mdelay(1);
  364. rtl8225_write_phy_cck(dev, 0x12, 0x47); mdelay(1);
  365. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  366. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  367. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  368. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  369. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  370. rtl8225_write_phy_cck(dev, 0x41, 0x8d); mdelay(1);
  371. rtl8225_write_phy_cck(dev, 0x42, 0x15); mdelay(1);
  372. rtl8225_write_phy_cck(dev, 0x43, 0x18); mdelay(1);
  373. rtl8225_write_phy_cck(dev, 0x44, 0x1f); mdelay(1);
  374. rtl8225_write_phy_cck(dev, 0x45, 0x1e); mdelay(1);
  375. rtl8225_write_phy_cck(dev, 0x46, 0x1a); mdelay(1);
  376. rtl8225_write_phy_cck(dev, 0x47, 0x15); mdelay(1);
  377. rtl8225_write_phy_cck(dev, 0x48, 0x10); mdelay(1);
  378. rtl8225_write_phy_cck(dev, 0x49, 0x0a); mdelay(1);
  379. rtl8225_write_phy_cck(dev, 0x4a, 0x05); mdelay(1);
  380. rtl8225_write_phy_cck(dev, 0x4b, 0x02); mdelay(1);
  381. rtl8225_write_phy_cck(dev, 0x4c, 0x05); mdelay(1);
  382. rtl818x_iowrite8(priv, &priv->map->TESTR, 0x0D); mdelay(1);
  383. rtl8225_rf_set_tx_power(dev, 1);
  384. /* RX antenna default to A */
  385. rtl8225_write_phy_cck(dev, 0x10, 0x9b); mdelay(1); /* B: 0xDB */
  386. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); mdelay(1); /* B: 0x10 */
  387. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  388. mdelay(1);
  389. rtl818x_iowrite32(priv, (u32 *)((u8 *)priv->map + 0x94), 0x15c00002);
  390. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  391. rtl8225_write(dev, 0x0c, 0x50);
  392. /* set OFDM initial gain */
  393. rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[4 * 4]);
  394. rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[4 * 4 + 1]);
  395. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[4 * 4 + 2]);
  396. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[4 * 4 + 3]);
  397. /* set CCK threshold */
  398. rtl8225_write_phy_cck(dev, 0x41, rtl8225_threshold[0]);
  399. }
  400. static const u8 rtl8225z2_tx_power_cck_ch14[] = {
  401. 0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00
  402. };
  403. static const u8 rtl8225z2_tx_power_cck_B[] = {
  404. 0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x04
  405. };
  406. static const u8 rtl8225z2_tx_power_cck_A[] = {
  407. 0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04
  408. };
  409. static const u8 rtl8225z2_tx_power_cck[] = {
  410. 0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04
  411. };
  412. static void rtl8225z2_rf_set_tx_power(struct net80211_device *dev, int channel)
  413. {
  414. struct rtl818x_priv *priv = dev->priv;
  415. u8 cck_power, ofdm_power;
  416. const u8 *tmp;
  417. int i;
  418. cck_power = priv->txpower[channel - 1] & 0xFF;
  419. ofdm_power = priv->txpower[channel - 1] >> 8;
  420. if (channel == 14)
  421. tmp = rtl8225z2_tx_power_cck_ch14;
  422. else if (cck_power == 12)
  423. tmp = rtl8225z2_tx_power_cck_B;
  424. else if (cck_power == 13)
  425. tmp = rtl8225z2_tx_power_cck_A;
  426. else
  427. tmp = rtl8225z2_tx_power_cck;
  428. for (i = 0; i < 8; i++)
  429. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  430. cck_power = min(cck_power, (u8)35);
  431. if (cck_power == 13 || cck_power == 14)
  432. cck_power = 12;
  433. if (cck_power >= 15)
  434. cck_power -= 2;
  435. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK, cck_power);
  436. rtl818x_ioread8(priv, &priv->map->TX_GAIN_CCK);
  437. mdelay(1);
  438. ofdm_power = min(ofdm_power, (u8)35);
  439. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM, ofdm_power);
  440. rtl8225_write_phy_ofdm(dev, 2, 0x62);
  441. rtl8225_write_phy_ofdm(dev, 5, 0x00);
  442. rtl8225_write_phy_ofdm(dev, 6, 0x40);
  443. rtl8225_write_phy_ofdm(dev, 7, 0x00);
  444. rtl8225_write_phy_ofdm(dev, 8, 0x40);
  445. mdelay(1);
  446. }
  447. static const u16 rtl8225z2_rxgain[] = {
  448. 0x0000, 0x0001, 0x0002, 0x0003, 0x0004, 0x0005, 0x0008, 0x0009,
  449. 0x000a, 0x000b, 0x0102, 0x0103, 0x0104, 0x0105, 0x0140, 0x0141,
  450. 0x0142, 0x0143, 0x0144, 0x0145, 0x0180, 0x0181, 0x0182, 0x0183,
  451. 0x0184, 0x0185, 0x0188, 0x0189, 0x018a, 0x018b, 0x0243, 0x0244,
  452. 0x0245, 0x0280, 0x0281, 0x0282, 0x0283, 0x0284, 0x0285, 0x0288,
  453. 0x0289, 0x028a, 0x028b, 0x028c, 0x0342, 0x0343, 0x0344, 0x0345,
  454. 0x0380, 0x0381, 0x0382, 0x0383, 0x0384, 0x0385, 0x0388, 0x0389,
  455. 0x038a, 0x038b, 0x038c, 0x038d, 0x0390, 0x0391, 0x0392, 0x0393,
  456. 0x0394, 0x0395, 0x0398, 0x0399, 0x039a, 0x039b, 0x039c, 0x039d,
  457. 0x03a0, 0x03a1, 0x03a2, 0x03a3, 0x03a4, 0x03a5, 0x03a8, 0x03a9,
  458. 0x03aa, 0x03ab, 0x03ac, 0x03ad, 0x03b0, 0x03b1, 0x03b2, 0x03b3,
  459. 0x03b4, 0x03b5, 0x03b8, 0x03b9, 0x03ba, 0x03bb, 0x03bb
  460. };
  461. static void rtl8225z2_rf_init(struct net80211_device *dev)
  462. {
  463. struct rtl818x_priv *priv = dev->priv;
  464. unsigned int i;
  465. rtl818x_set_anaparam(priv, RTL8225_ANAPARAM_ON);
  466. /* host_pci_init */
  467. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  468. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  469. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
  470. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  471. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  472. mdelay(200); /* FIXME: ehh?? */
  473. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0xFF & ~(1 << 6));
  474. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00088008);
  475. /* TODO: check if we need really to change BRSR to do RF config */
  476. rtl818x_ioread16(priv, &priv->map->BRSR);
  477. rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
  478. rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
  479. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  480. rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
  481. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  482. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  483. rtl8225_write(dev, 0x0, 0x0B7); mdelay(1);
  484. rtl8225_write(dev, 0x1, 0xEE0); mdelay(1);
  485. rtl8225_write(dev, 0x2, 0x44D); mdelay(1);
  486. rtl8225_write(dev, 0x3, 0x441); mdelay(1);
  487. rtl8225_write(dev, 0x4, 0x8C3); mdelay(1);
  488. rtl8225_write(dev, 0x5, 0xC72); mdelay(1);
  489. rtl8225_write(dev, 0x6, 0x0E6); mdelay(1);
  490. rtl8225_write(dev, 0x7, 0x82A); mdelay(1);
  491. rtl8225_write(dev, 0x8, 0x03F); mdelay(1);
  492. rtl8225_write(dev, 0x9, 0x335); mdelay(1);
  493. rtl8225_write(dev, 0xa, 0x9D4); mdelay(1);
  494. rtl8225_write(dev, 0xb, 0x7BB); mdelay(1);
  495. rtl8225_write(dev, 0xc, 0x850); mdelay(1);
  496. rtl8225_write(dev, 0xd, 0xCDF); mdelay(1);
  497. rtl8225_write(dev, 0xe, 0x02B); mdelay(1);
  498. rtl8225_write(dev, 0xf, 0x114); mdelay(100);
  499. if (!(rtl8225_read(dev, 6) & (1 << 7))) {
  500. rtl8225_write(dev, 0x02, 0x0C4D);
  501. mdelay(200);
  502. rtl8225_write(dev, 0x02, 0x044D);
  503. mdelay(100);
  504. /* TODO: readd calibration failure message when the calibration
  505. check works */
  506. }
  507. rtl8225_write(dev, 0x0, 0x1B7);
  508. rtl8225_write(dev, 0x3, 0x002);
  509. rtl8225_write(dev, 0x5, 0x004);
  510. for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
  511. rtl8225_write(dev, 0x1, i + 1);
  512. rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
  513. }
  514. rtl8225_write(dev, 0x0, 0x0B7); mdelay(100);
  515. rtl8225_write(dev, 0x2, 0xC4D);
  516. mdelay(200);
  517. rtl8225_write(dev, 0x2, 0x44D);
  518. mdelay(100);
  519. rtl8225_write(dev, 0x00, 0x2BF);
  520. rtl8225_write(dev, 0xFF, 0xFFFF);
  521. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  522. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  523. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  524. mdelay(1);
  525. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  526. mdelay(1);
  527. }
  528. mdelay(1);
  529. rtl8225_write_phy_ofdm(dev, 0x00, 0x01); mdelay(1);
  530. rtl8225_write_phy_ofdm(dev, 0x01, 0x02); mdelay(1);
  531. rtl8225_write_phy_ofdm(dev, 0x02, 0x62); mdelay(1);
  532. rtl8225_write_phy_ofdm(dev, 0x03, 0x00); mdelay(1);
  533. rtl8225_write_phy_ofdm(dev, 0x04, 0x00); mdelay(1);
  534. rtl8225_write_phy_ofdm(dev, 0x05, 0x00); mdelay(1);
  535. rtl8225_write_phy_ofdm(dev, 0x06, 0x40); mdelay(1);
  536. rtl8225_write_phy_ofdm(dev, 0x07, 0x00); mdelay(1);
  537. rtl8225_write_phy_ofdm(dev, 0x08, 0x40); mdelay(1);
  538. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); mdelay(1);
  539. rtl8225_write_phy_ofdm(dev, 0x0a, 0x09); mdelay(1);
  540. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); mdelay(1);
  541. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); mdelay(1);
  542. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); mdelay(1);
  543. rtl8225_write_phy_ofdm(dev, 0x0d, 0x43);
  544. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); mdelay(1);
  545. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); mdelay(1);
  546. rtl8225_write_phy_ofdm(dev, 0x10, 0x84); mdelay(1);
  547. rtl8225_write_phy_ofdm(dev, 0x11, 0x06); mdelay(1);
  548. rtl8225_write_phy_ofdm(dev, 0x12, 0x20); mdelay(1);
  549. rtl8225_write_phy_ofdm(dev, 0x13, 0x20); mdelay(1);
  550. rtl8225_write_phy_ofdm(dev, 0x14, 0x00); mdelay(1);
  551. rtl8225_write_phy_ofdm(dev, 0x15, 0x40); mdelay(1);
  552. rtl8225_write_phy_ofdm(dev, 0x16, 0x00); mdelay(1);
  553. rtl8225_write_phy_ofdm(dev, 0x17, 0x40); mdelay(1);
  554. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); mdelay(1);
  555. rtl8225_write_phy_ofdm(dev, 0x19, 0x19); mdelay(1);
  556. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); mdelay(1);
  557. rtl8225_write_phy_ofdm(dev, 0x1b, 0x11); mdelay(1);
  558. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); mdelay(1);
  559. rtl8225_write_phy_ofdm(dev, 0x1d, 0xc5); mdelay(1);
  560. rtl8225_write_phy_ofdm(dev, 0x1e, 0xb3); mdelay(1);
  561. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); mdelay(1);
  562. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); mdelay(1);
  563. rtl8225_write_phy_ofdm(dev, 0x21, 0x27); mdelay(1);
  564. rtl8225_write_phy_ofdm(dev, 0x22, 0x16); mdelay(1);
  565. rtl8225_write_phy_ofdm(dev, 0x23, 0x80); mdelay(1); /* FIXME: not needed? */
  566. rtl8225_write_phy_ofdm(dev, 0x24, 0x46); mdelay(1);
  567. rtl8225_write_phy_ofdm(dev, 0x25, 0x20); mdelay(1);
  568. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); mdelay(1);
  569. rtl8225_write_phy_ofdm(dev, 0x27, 0x88); mdelay(1);
  570. rtl8225_write_phy_cck(dev, 0x00, 0x98); mdelay(1);
  571. rtl8225_write_phy_cck(dev, 0x03, 0x20); mdelay(1);
  572. rtl8225_write_phy_cck(dev, 0x04, 0x7e); mdelay(1);
  573. rtl8225_write_phy_cck(dev, 0x05, 0x12); mdelay(1);
  574. rtl8225_write_phy_cck(dev, 0x06, 0xfc); mdelay(1);
  575. rtl8225_write_phy_cck(dev, 0x07, 0x78); mdelay(1);
  576. rtl8225_write_phy_cck(dev, 0x08, 0x2e); mdelay(1);
  577. rtl8225_write_phy_cck(dev, 0x10, 0x93); mdelay(1);
  578. rtl8225_write_phy_cck(dev, 0x11, 0x88); mdelay(1);
  579. rtl8225_write_phy_cck(dev, 0x12, 0x47); mdelay(1);
  580. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  581. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  582. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  583. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  584. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  585. rtl8225_write_phy_cck(dev, 0x41, 0x8a); mdelay(1);
  586. rtl8225_write_phy_cck(dev, 0x42, 0x15); mdelay(1);
  587. rtl8225_write_phy_cck(dev, 0x43, 0x18); mdelay(1);
  588. rtl8225_write_phy_cck(dev, 0x44, 0x36); mdelay(1);
  589. rtl8225_write_phy_cck(dev, 0x45, 0x35); mdelay(1);
  590. rtl8225_write_phy_cck(dev, 0x46, 0x2e); mdelay(1);
  591. rtl8225_write_phy_cck(dev, 0x47, 0x25); mdelay(1);
  592. rtl8225_write_phy_cck(dev, 0x48, 0x1c); mdelay(1);
  593. rtl8225_write_phy_cck(dev, 0x49, 0x12); mdelay(1);
  594. rtl8225_write_phy_cck(dev, 0x4a, 0x09); mdelay(1);
  595. rtl8225_write_phy_cck(dev, 0x4b, 0x04); mdelay(1);
  596. rtl8225_write_phy_cck(dev, 0x4c, 0x05); mdelay(1);
  597. rtl818x_iowrite8(priv, (u8 *)priv->map + 0x5B, 0x0D); mdelay(1);
  598. rtl8225z2_rf_set_tx_power(dev, 1);
  599. /* RX antenna default to A */
  600. rtl8225_write_phy_cck(dev, 0x10, 0x9b); mdelay(1); /* B: 0xDB */
  601. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); mdelay(1); /* B: 0x10 */
  602. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  603. mdelay(1);
  604. rtl818x_iowrite32(priv, (u32 *)((u8 *)priv->map + 0x94), 0x15c00002);
  605. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  606. }
  607. static void rtl8225x_rf_init(struct net80211_device *dev)
  608. {
  609. struct rtl818x_priv *priv = dev->priv;
  610. u16 reg8, reg9;
  611. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  612. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
  613. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  614. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  615. mdelay(100);
  616. rtl8225_write(dev, 0, 0x1B7);
  617. reg8 = rtl8225_read(dev, 8);
  618. reg9 = rtl8225_read(dev, 9);
  619. rtl8225_write(dev, 0, 0x0B7);
  620. if (reg8 != 0x588 || reg9 != 0x700) {
  621. priv->rf_flag = 0;
  622. rtl8225_rf_init(dev);
  623. } else {
  624. priv->rf_flag = 1;
  625. rtl8225z2_rf_init(dev);
  626. }
  627. }
  628. static void rtl8225_rf_stop(struct net80211_device *dev)
  629. {
  630. struct rtl818x_priv *priv = dev->priv;
  631. u8 reg;
  632. rtl8225_write(dev, 0x4, 0x1f); mdelay(1);
  633. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  634. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  635. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  636. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, RTL8225_ANAPARAM2_OFF);
  637. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, RTL8225_ANAPARAM_OFF);
  638. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  639. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  640. }
  641. static void rtl8225_rf_set_channel(struct net80211_device *dev,
  642. struct net80211_channel *channelp)
  643. {
  644. struct rtl818x_priv *priv = dev->priv;
  645. int chan = channelp->channel_nr;
  646. if (priv->rf_flag)
  647. rtl8225z2_rf_set_tx_power(dev, chan);
  648. else
  649. rtl8225_rf_set_tx_power(dev, chan);
  650. rtl8225_write(dev, 0x7, rtl8225_chan[chan - 1]);
  651. mdelay(10);
  652. }
  653. static void rtl8225_rf_conf_erp(struct net80211_device *dev)
  654. {
  655. struct rtl818x_priv *priv = dev->priv;
  656. if (dev->phy_flags & NET80211_PHY_USE_SHORT_SLOT) {
  657. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x9);
  658. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  659. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x14);
  660. rtl818x_iowrite8(priv, &priv->map->EIFS, 81);
  661. rtl818x_iowrite8(priv, &priv->map->CW_VAL, 0x73);
  662. } else {
  663. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x14);
  664. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x44);
  665. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x24);
  666. rtl818x_iowrite8(priv, &priv->map->EIFS, 81);
  667. rtl818x_iowrite8(priv, &priv->map->CW_VAL, 0xa5);
  668. }
  669. }
  670. struct rtl818x_rf_ops rtl8225_ops __rtl818x_rf_driver = {
  671. .name = "rtl8225",
  672. .id = 9,
  673. .init = rtl8225x_rf_init,
  674. .stop = rtl8225_rf_stop,
  675. .set_chan = rtl8225_rf_set_channel,
  676. .conf_erp = rtl8225_rf_conf_erp,
  677. };