You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

bnx2.h 197KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704
  1. /* bnx2.h: Broadcom NX2 network driver.
  2. *
  3. * Copyright (c) 2004, 2005, 2006 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Michael Chan (mchan@broadcom.com)
  10. */
  11. #ifndef BNX2_H
  12. #define BNX2_H
  13. #define L1_CACHE_BYTES 128 /* Rough approximaition of the cache line size */
  14. #define L1_CACHE_ALIGN(X) (((X) + L1_CACHE_BYTES-1)&~(L1_CACHE_BYTES -1))
  15. typedef unsigned long dma_addr_t;
  16. /* From pci.h */
  17. typedef int pci_power_t;
  18. #define PCI_D0 ((pci_power_t) 0)
  19. #define PCI_D1 ((pci_power_t) 1)
  20. #define PCI_D2 ((pci_power_t) 2)
  21. #define PCI_D3hot ((pci_power_t) 3)
  22. #define PCI_D3cold ((pci_power_t) 4)
  23. #define PCI_UNKNOWN ((pci_power_t) 5)
  24. #define PCI_POWER_ERROR ((pci_power_t) -1)
  25. /* From pci_regs.h */
  26. #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
  27. #define PCI_X_CMD 2 /* Modes & Features */
  28. #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
  29. /* From mii.h */
  30. /* Indicates what features are advertised by the interface. */
  31. #define ADVERTISED_10baseT_Half (1 << 0)
  32. #define ADVERTISED_10baseT_Full (1 << 1)
  33. #define ADVERTISED_100baseT_Half (1 << 2)
  34. #define ADVERTISED_100baseT_Full (1 << 3)
  35. #define ADVERTISED_1000baseT_Half (1 << 4)
  36. #define ADVERTISED_1000baseT_Full (1 << 5)
  37. #define ADVERTISED_Autoneg (1 << 6)
  38. #define ADVERTISED_TP (1 << 7)
  39. #define ADVERTISED_AUI (1 << 8)
  40. #define ADVERTISED_MII (1 << 9)
  41. #define ADVERTISED_FIBRE (1 << 10)
  42. #define ADVERTISED_BNC (1 << 11)
  43. /* The following are all involved in forcing a particular link
  44. * mode for the device for setting things. When getting the
  45. * devices settings, these indicate the current mode and whether
  46. * it was foced up into this mode or autonegotiated.
  47. */
  48. /* Duplex, half or full. */
  49. #define DUPLEX_HALF 0x00
  50. #define DUPLEX_FULL 0x01
  51. #define DUPLEX_INVALID 0x02
  52. /* Which connector port. */
  53. #define PORT_TP 0x00
  54. #define PORT_AUI 0x01
  55. #define PORT_MII 0x02
  56. #define PORT_FIBRE 0x03
  57. #define PORT_BNC 0x04
  58. /* Which tranceiver to use. */
  59. #define XCVR_INTERNAL 0x00
  60. #define XCVR_EXTERNAL 0x01
  61. #define XCVR_DUMMY1 0x02
  62. #define XCVR_DUMMY2 0x03
  63. #define XCVR_DUMMY3 0x04
  64. /* Enable or disable autonegotiation. If this is set to enable,
  65. * the forced link modes above are completely ignored.
  66. */
  67. #define AUTONEG_DISABLE 0x00
  68. #define AUTONEG_ENABLE 0x01
  69. /* Wake-On-Lan options. */
  70. #define WAKE_PHY (1 << 0)
  71. #define WAKE_UCAST (1 << 1)
  72. #define WAKE_MCAST (1 << 2)
  73. #define WAKE_BCAST (1 << 3)
  74. #define WAKE_ARP (1 << 4)
  75. #define WAKE_MAGIC (1 << 5)
  76. #define WAKE_MAGICSECURE (1 << 6) /* only meaningful if WAKE_MAGIC */
  77. /* Generic MII registers. */
  78. #define MII_BMCR 0x00 /* Basic mode control register */
  79. #define MII_BMSR 0x01 /* Basic mode status register */
  80. #define MII_PHYSID1 0x02 /* PHYS ID 1 */
  81. #define MII_PHYSID2 0x03 /* PHYS ID 2 */
  82. #define MII_ADVERTISE 0x04 /* Advertisement control reg */
  83. #define MII_LPA 0x05 /* Link partner ability reg */
  84. #define MII_EXPANSION 0x06 /* Expansion register */
  85. #define MII_CTRL1000 0x09 /* 1000BASE-T control */
  86. #define MII_STAT1000 0x0a /* 1000BASE-T status */
  87. #define MII_DCOUNTER 0x12 /* Disconnect counter */
  88. #define MII_FCSCOUNTER 0x13 /* False carrier counter */
  89. #define MII_NWAYTEST 0x14 /* N-way auto-neg test reg */
  90. #define MII_RERRCOUNTER 0x15 /* Receive error counter */
  91. #define MII_SREVISION 0x16 /* Silicon revision */
  92. #define MII_RESV1 0x17 /* Reserved... */
  93. #define MII_LBRERROR 0x18 /* Lpback, rx, bypass error */
  94. #define MII_PHYADDR 0x19 /* PHY address */
  95. #define MII_RESV2 0x1a /* Reserved... */
  96. #define MII_TPISTATUS 0x1b /* TPI status for 10mbps */
  97. #define MII_NCONFIG 0x1c /* Network interface config */
  98. /* Basic mode control register. */
  99. #define BMCR_RESV 0x007f /* Unused... */
  100. #define BMCR_SPEED1000 0x0040 /* MSB of Speed (1000) */
  101. #define BMCR_CTST 0x0080 /* Collision test */
  102. #define BMCR_FULLDPLX 0x0100 /* Full duplex */
  103. #define BMCR_ANRESTART 0x0200 /* Auto negotiation restart */
  104. #define BMCR_ISOLATE 0x0400 /* Disconnect DP83840 from MII */
  105. #define BMCR_PDOWN 0x0800 /* Powerdown the DP83840 */
  106. #define BMCR_ANENABLE 0x1000 /* Enable auto negotiation */
  107. #define BMCR_SPEED100 0x2000 /* Select 100Mbps */
  108. #define BMCR_LOOPBACK 0x4000 /* TXD loopback bits */
  109. #define BMCR_RESET 0x8000 /* Reset the DP83840 */
  110. /* Basic mode status register. */
  111. #define BMSR_ERCAP 0x0001 /* Ext-reg capability */
  112. #define BMSR_JCD 0x0002 /* Jabber detected */
  113. #define BMSR_LSTATUS 0x0004 /* Link status */
  114. #define BMSR_ANEGCAPABLE 0x0008 /* Able to do auto-negotiation */
  115. #define BMSR_RFAULT 0x0010 /* Remote fault detected */
  116. #define BMSR_ANEGCOMPLETE 0x0020 /* Auto-negotiation complete */
  117. #define BMSR_RESV 0x07c0 /* Unused... */
  118. #define BMSR_10HALF 0x0800 /* Can do 10mbps, half-duplex */
  119. #define BMSR_10FULL 0x1000 /* Can do 10mbps, full-duplex */
  120. #define BMSR_100HALF 0x2000 /* Can do 100mbps, half-duplex */
  121. #define BMSR_100FULL 0x4000 /* Can do 100mbps, full-duplex */
  122. #define BMSR_100BASE4 0x8000 /* Can do 100mbps, 4k packets */
  123. /* Advertisement control register. */
  124. #define ADVERTISE_SLCT 0x001f /* Selector bits */
  125. #define ADVERTISE_CSMA 0x0001 /* Only selector supported */
  126. #define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */
  127. #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
  128. #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */
  129. #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */
  130. #define ADVERTISE_100BASE4 0x0200 /* Try for 100mbps 4k packets */
  131. #define ADVERTISE_RESV 0x1c00 /* Unused... */
  132. #define ADVERTISE_RFAULT 0x2000 /* Say we can detect faults */
  133. #define ADVERTISE_LPACK 0x4000 /* Ack link partners response */
  134. #define ADVERTISE_NPAGE 0x8000 /* Next page bit */
  135. #define ADVERTISE_1000XFULL 0x0020 /* Try for 1000BASE-X full-duplex */
  136. #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
  137. #define ADVERTISE_1000XHALF 0x0040 /* Try for 1000BASE-X half-duplex */
  138. #define ADVERTISE_1000XPAUSE 0x0080 /* Try for 1000BASE-X pause */
  139. #define ADVERTISE_PAUSE_CAP 0x0400 /* Try for pause */
  140. #define ADVERTISE_1000XPSE_ASYM 0x0100 /* Try for 1000BASE-X asym pause */
  141. #define ADVERTISE_PAUSE_ASYM 0x0800 /* Try for asymetric pause */
  142. #define ADVERTISE_FULL (ADVERTISE_100FULL | ADVERTISE_10FULL | \
  143. ADVERTISE_CSMA)
  144. #define ADVERTISE_ALL (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  145. ADVERTISE_100HALF | ADVERTISE_100FULL)
  146. /* Link partner ability register. */
  147. #define LPA_SLCT 0x001f /* Same as advertise selector */
  148. #define LPA_10HALF 0x0020 /* Can do 10mbps half-duplex */
  149. #define LPA_10FULL 0x0040 /* Can do 10mbps full-duplex */
  150. #define LPA_100HALF 0x0080 /* Can do 100mbps half-duplex */
  151. #define LPA_100FULL 0x0100 /* Can do 100mbps full-duplex */
  152. #define LPA_100BASE4 0x0200 /* Can do 100mbps 4k packets */
  153. #define LPA_RESV 0x1c00 /* Unused... */
  154. #define LPA_RFAULT 0x2000 /* Link partner faulted */
  155. #define LPA_LPACK 0x4000 /* Link partner acked us */
  156. #define LPA_NPAGE 0x8000 /* Next page bit */
  157. #define LPA_DUPLEX (LPA_10FULL | LPA_100FULL)
  158. #define LPA_100 (LPA_100FULL | LPA_100HALF | LPA_100BASE4)
  159. /* Expansion register for auto-negotiation. */
  160. #define EXPANSION_NWAY 0x0001 /* Can do N-way auto-nego */
  161. #define EXPANSION_LCWP 0x0002 /* Got new RX page code word */
  162. #define EXPANSION_ENABLENPAGE 0x0004 /* This enables npage words */
  163. #define EXPANSION_NPCAPABLE 0x0008 /* Link partner supports npage */
  164. #define EXPANSION_MFAULTS 0x0010 /* Multiple faults detected */
  165. #define EXPANSION_RESV 0xffe0 /* Unused... */
  166. /* 1000BASE-T Control register */
  167. #define ADVERTISE_1000FULL 0x0200 /* Advertise 1000BASE-T full duplex */
  168. #define ADVERTISE_1000HALF 0x0100 /* Advertise 1000BASE-T half duplex */
  169. /* N-way test register. */
  170. #define NWAYTEST_RESV1 0x00ff /* Unused... */
  171. #define NWAYTEST_LOOPBACK 0x0100 /* Enable loopback for N-way */
  172. #define NWAYTEST_RESV2 0xfe00 /* Unused... */
  173. /* The following are all involved in forcing a particular link
  174. * * mode for the device for setting things. When getting the
  175. * * devices settings, these indicate the current mode and whether
  176. * * it was foced up into this mode or autonegotiated.
  177. * */
  178. /* The forced speed, 10Mb, 100Mb, gigabit. */
  179. #define SPEED_10 10
  180. #define SPEED_100 100
  181. #define SPEED_1000 1000
  182. #define SPEED_2500 2500
  183. #define SPEED_INVALID 0 /* XXX was 3 */
  184. /* Duplex, half or full. */
  185. #define DUPLEX_HALF 0x00
  186. #define DUPLEX_FULL 0x01
  187. #define DUPLEX_INVALID 0x02
  188. /* Which connector port. */
  189. #define PORT_TP 0x00
  190. #define PORT_AUI 0x01
  191. #define PORT_MII 0x02
  192. #define PORT_FIBRE 0x03
  193. #define PORT_BNC 0x04
  194. /* Which tranceiver to use. */
  195. #define XCVR_INTERNAL 0x00
  196. #define XCVR_EXTERNAL 0x01
  197. #define XCVR_DUMMY1 0x02
  198. #define XCVR_DUMMY2 0x03
  199. #define XCVR_DUMMY3 0x04
  200. /* Enable or disable autonegotiation. If this is set to enable,
  201. * * the forced link modes above are completely ignored.
  202. * */
  203. #define AUTONEG_DISABLE 0x00
  204. #define AUTONEG_ENABLE 0x01
  205. /* Wake-On-Lan options. */
  206. #define WAKE_PHY (1 << 0)
  207. #define WAKE_UCAST (1 << 1)
  208. #define WAKE_MCAST (1 << 2)
  209. #define WAKE_BCAST (1 << 3)
  210. #define WAKE_ARP (1 << 4)
  211. #define WAKE_MAGIC (1 << 5)
  212. #define WAKE_MAGICSECURE (1 << 6) /* only meaningful if WAKE_MAGIC */
  213. /* Hardware data structures and register definitions automatically
  214. * generated from RTL code. Do not modify.
  215. */
  216. /*
  217. * tx_bd definition
  218. */
  219. struct tx_bd {
  220. u32 tx_bd_haddr_hi;
  221. u32 tx_bd_haddr_lo;
  222. u32 tx_bd_mss_nbytes;
  223. u32 tx_bd_vlan_tag_flags;
  224. #define TX_BD_FLAGS_CONN_FAULT (1<<0)
  225. #define TX_BD_FLAGS_TCP_UDP_CKSUM (1<<1)
  226. #define TX_BD_FLAGS_IP_CKSUM (1<<2)
  227. #define TX_BD_FLAGS_VLAN_TAG (1<<3)
  228. #define TX_BD_FLAGS_COAL_NOW (1<<4)
  229. #define TX_BD_FLAGS_DONT_GEN_CRC (1<<5)
  230. #define TX_BD_FLAGS_END (1<<6)
  231. #define TX_BD_FLAGS_START (1<<7)
  232. #define TX_BD_FLAGS_SW_OPTION_WORD (0x1f<<8)
  233. #define TX_BD_FLAGS_SW_FLAGS (1<<13)
  234. #define TX_BD_FLAGS_SW_SNAP (1<<14)
  235. #define TX_BD_FLAGS_SW_LSO (1<<15)
  236. };
  237. /*
  238. * rx_bd definition
  239. */
  240. struct rx_bd {
  241. u32 rx_bd_haddr_hi;
  242. u32 rx_bd_haddr_lo;
  243. u32 rx_bd_len;
  244. u32 rx_bd_flags;
  245. #define RX_BD_FLAGS_NOPUSH (1<<0)
  246. #define RX_BD_FLAGS_DUMMY (1<<1)
  247. #define RX_BD_FLAGS_END (1<<2)
  248. #define RX_BD_FLAGS_START (1<<3)
  249. };
  250. /*
  251. * status_block definition
  252. */
  253. struct status_block {
  254. u32 status_attn_bits;
  255. #define STATUS_ATTN_BITS_LINK_STATE (1L<<0)
  256. #define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT (1L<<1)
  257. #define STATUS_ATTN_BITS_TX_BD_READ_ABORT (1L<<2)
  258. #define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT (1L<<3)
  259. #define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT (1L<<4)
  260. #define STATUS_ATTN_BITS_TX_DMA_ABORT (1L<<5)
  261. #define STATUS_ATTN_BITS_TX_PATCHUP_ABORT (1L<<6)
  262. #define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT (1L<<7)
  263. #define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT (1L<<8)
  264. #define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT (1L<<9)
  265. #define STATUS_ATTN_BITS_RX_MBUF_ABORT (1L<<10)
  266. #define STATUS_ATTN_BITS_RX_LOOKUP_ABORT (1L<<11)
  267. #define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT (1L<<12)
  268. #define STATUS_ATTN_BITS_RX_V2P_ABORT (1L<<13)
  269. #define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT (1L<<14)
  270. #define STATUS_ATTN_BITS_RX_DMA_ABORT (1L<<15)
  271. #define STATUS_ATTN_BITS_COMPLETION_ABORT (1L<<16)
  272. #define STATUS_ATTN_BITS_HOST_COALESCE_ABORT (1L<<17)
  273. #define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT (1L<<18)
  274. #define STATUS_ATTN_BITS_CONTEXT_ABORT (1L<<19)
  275. #define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT (1L<<20)
  276. #define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT (1L<<21)
  277. #define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT (1L<<22)
  278. #define STATUS_ATTN_BITS_MAC_ABORT (1L<<23)
  279. #define STATUS_ATTN_BITS_TIMER_ABORT (1L<<24)
  280. #define STATUS_ATTN_BITS_DMAE_ABORT (1L<<25)
  281. #define STATUS_ATTN_BITS_FLSH_ABORT (1L<<26)
  282. #define STATUS_ATTN_BITS_GRC_ABORT (1L<<27)
  283. #define STATUS_ATTN_BITS_PARITY_ERROR (1L<<31)
  284. u32 status_attn_bits_ack;
  285. #if __BYTE_ORDER == __BIG_ENDIAN
  286. u16 status_tx_quick_consumer_index0;
  287. u16 status_tx_quick_consumer_index1;
  288. u16 status_tx_quick_consumer_index2;
  289. u16 status_tx_quick_consumer_index3;
  290. u16 status_rx_quick_consumer_index0;
  291. u16 status_rx_quick_consumer_index1;
  292. u16 status_rx_quick_consumer_index2;
  293. u16 status_rx_quick_consumer_index3;
  294. u16 status_rx_quick_consumer_index4;
  295. u16 status_rx_quick_consumer_index5;
  296. u16 status_rx_quick_consumer_index6;
  297. u16 status_rx_quick_consumer_index7;
  298. u16 status_rx_quick_consumer_index8;
  299. u16 status_rx_quick_consumer_index9;
  300. u16 status_rx_quick_consumer_index10;
  301. u16 status_rx_quick_consumer_index11;
  302. u16 status_rx_quick_consumer_index12;
  303. u16 status_rx_quick_consumer_index13;
  304. u16 status_rx_quick_consumer_index14;
  305. u16 status_rx_quick_consumer_index15;
  306. u16 status_completion_producer_index;
  307. u16 status_cmd_consumer_index;
  308. u16 status_idx;
  309. u16 status_unused;
  310. #elif __BYTE_ORDER == __LITTLE_ENDIAN
  311. u16 status_tx_quick_consumer_index1;
  312. u16 status_tx_quick_consumer_index0;
  313. u16 status_tx_quick_consumer_index3;
  314. u16 status_tx_quick_consumer_index2;
  315. u16 status_rx_quick_consumer_index1;
  316. u16 status_rx_quick_consumer_index0;
  317. u16 status_rx_quick_consumer_index3;
  318. u16 status_rx_quick_consumer_index2;
  319. u16 status_rx_quick_consumer_index5;
  320. u16 status_rx_quick_consumer_index4;
  321. u16 status_rx_quick_consumer_index7;
  322. u16 status_rx_quick_consumer_index6;
  323. u16 status_rx_quick_consumer_index9;
  324. u16 status_rx_quick_consumer_index8;
  325. u16 status_rx_quick_consumer_index11;
  326. u16 status_rx_quick_consumer_index10;
  327. u16 status_rx_quick_consumer_index13;
  328. u16 status_rx_quick_consumer_index12;
  329. u16 status_rx_quick_consumer_index15;
  330. u16 status_rx_quick_consumer_index14;
  331. u16 status_cmd_consumer_index;
  332. u16 status_completion_producer_index;
  333. u16 status_unused;
  334. u16 status_idx;
  335. #endif
  336. };
  337. /*
  338. * statistics_block definition
  339. */
  340. struct statistics_block {
  341. u32 stat_IfHCInOctets_hi;
  342. u32 stat_IfHCInOctets_lo;
  343. u32 stat_IfHCInBadOctets_hi;
  344. u32 stat_IfHCInBadOctets_lo;
  345. u32 stat_IfHCOutOctets_hi;
  346. u32 stat_IfHCOutOctets_lo;
  347. u32 stat_IfHCOutBadOctets_hi;
  348. u32 stat_IfHCOutBadOctets_lo;
  349. u32 stat_IfHCInUcastPkts_hi;
  350. u32 stat_IfHCInUcastPkts_lo;
  351. u32 stat_IfHCInMulticastPkts_hi;
  352. u32 stat_IfHCInMulticastPkts_lo;
  353. u32 stat_IfHCInBroadcastPkts_hi;
  354. u32 stat_IfHCInBroadcastPkts_lo;
  355. u32 stat_IfHCOutUcastPkts_hi;
  356. u32 stat_IfHCOutUcastPkts_lo;
  357. u32 stat_IfHCOutMulticastPkts_hi;
  358. u32 stat_IfHCOutMulticastPkts_lo;
  359. u32 stat_IfHCOutBroadcastPkts_hi;
  360. u32 stat_IfHCOutBroadcastPkts_lo;
  361. u32 stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
  362. u32 stat_Dot3StatsCarrierSenseErrors;
  363. u32 stat_Dot3StatsFCSErrors;
  364. u32 stat_Dot3StatsAlignmentErrors;
  365. u32 stat_Dot3StatsSingleCollisionFrames;
  366. u32 stat_Dot3StatsMultipleCollisionFrames;
  367. u32 stat_Dot3StatsDeferredTransmissions;
  368. u32 stat_Dot3StatsExcessiveCollisions;
  369. u32 stat_Dot3StatsLateCollisions;
  370. u32 stat_EtherStatsCollisions;
  371. u32 stat_EtherStatsFragments;
  372. u32 stat_EtherStatsJabbers;
  373. u32 stat_EtherStatsUndersizePkts;
  374. u32 stat_EtherStatsOverrsizePkts;
  375. u32 stat_EtherStatsPktsRx64Octets;
  376. u32 stat_EtherStatsPktsRx65Octetsto127Octets;
  377. u32 stat_EtherStatsPktsRx128Octetsto255Octets;
  378. u32 stat_EtherStatsPktsRx256Octetsto511Octets;
  379. u32 stat_EtherStatsPktsRx512Octetsto1023Octets;
  380. u32 stat_EtherStatsPktsRx1024Octetsto1522Octets;
  381. u32 stat_EtherStatsPktsRx1523Octetsto9022Octets;
  382. u32 stat_EtherStatsPktsTx64Octets;
  383. u32 stat_EtherStatsPktsTx65Octetsto127Octets;
  384. u32 stat_EtherStatsPktsTx128Octetsto255Octets;
  385. u32 stat_EtherStatsPktsTx256Octetsto511Octets;
  386. u32 stat_EtherStatsPktsTx512Octetsto1023Octets;
  387. u32 stat_EtherStatsPktsTx1024Octetsto1522Octets;
  388. u32 stat_EtherStatsPktsTx1523Octetsto9022Octets;
  389. u32 stat_XonPauseFramesReceived;
  390. u32 stat_XoffPauseFramesReceived;
  391. u32 stat_OutXonSent;
  392. u32 stat_OutXoffSent;
  393. u32 stat_FlowControlDone;
  394. u32 stat_MacControlFramesReceived;
  395. u32 stat_XoffStateEntered;
  396. u32 stat_IfInFramesL2FilterDiscards;
  397. u32 stat_IfInRuleCheckerDiscards;
  398. u32 stat_IfInFTQDiscards;
  399. u32 stat_IfInMBUFDiscards;
  400. u32 stat_IfInRuleCheckerP4Hit;
  401. u32 stat_CatchupInRuleCheckerDiscards;
  402. u32 stat_CatchupInFTQDiscards;
  403. u32 stat_CatchupInMBUFDiscards;
  404. u32 stat_CatchupInRuleCheckerP4Hit;
  405. u32 stat_GenStat00;
  406. u32 stat_GenStat01;
  407. u32 stat_GenStat02;
  408. u32 stat_GenStat03;
  409. u32 stat_GenStat04;
  410. u32 stat_GenStat05;
  411. u32 stat_GenStat06;
  412. u32 stat_GenStat07;
  413. u32 stat_GenStat08;
  414. u32 stat_GenStat09;
  415. u32 stat_GenStat10;
  416. u32 stat_GenStat11;
  417. u32 stat_GenStat12;
  418. u32 stat_GenStat13;
  419. u32 stat_GenStat14;
  420. u32 stat_GenStat15;
  421. };
  422. /*
  423. * l2_fhdr definition
  424. */
  425. struct l2_fhdr {
  426. u32 l2_fhdr_status;
  427. #define L2_FHDR_STATUS_RULE_CLASS (0x7<<0)
  428. #define L2_FHDR_STATUS_RULE_P2 (1<<3)
  429. #define L2_FHDR_STATUS_RULE_P3 (1<<4)
  430. #define L2_FHDR_STATUS_RULE_P4 (1<<5)
  431. #define L2_FHDR_STATUS_L2_VLAN_TAG (1<<6)
  432. #define L2_FHDR_STATUS_L2_LLC_SNAP (1<<7)
  433. #define L2_FHDR_STATUS_RSS_HASH (1<<8)
  434. #define L2_FHDR_STATUS_IP_DATAGRAM (1<<13)
  435. #define L2_FHDR_STATUS_TCP_SEGMENT (1<<14)
  436. #define L2_FHDR_STATUS_UDP_DATAGRAM (1<<15)
  437. #define L2_FHDR_ERRORS_BAD_CRC (1<<17)
  438. #define L2_FHDR_ERRORS_PHY_DECODE (1<<18)
  439. #define L2_FHDR_ERRORS_ALIGNMENT (1<<19)
  440. #define L2_FHDR_ERRORS_TOO_SHORT (1<<20)
  441. #define L2_FHDR_ERRORS_GIANT_FRAME (1<<21)
  442. #define L2_FHDR_ERRORS_TCP_XSUM (1<<28)
  443. #define L2_FHDR_ERRORS_UDP_XSUM (1<<31)
  444. u32 l2_fhdr_hash;
  445. #if __BYTE_ORDER == __BIG_ENDIAN
  446. u16 l2_fhdr_pkt_len;
  447. u16 l2_fhdr_vlan_tag;
  448. u16 l2_fhdr_ip_xsum;
  449. u16 l2_fhdr_tcp_udp_xsum;
  450. #elif __BYTE_ORDER == __LITTLE_ENDIAN
  451. u16 l2_fhdr_vlan_tag;
  452. u16 l2_fhdr_pkt_len;
  453. u16 l2_fhdr_tcp_udp_xsum;
  454. u16 l2_fhdr_ip_xsum;
  455. #endif
  456. };
  457. /*
  458. * l2_context definition
  459. */
  460. #define BNX2_L2CTX_TYPE 0x00000000
  461. #define BNX2_L2CTX_TYPE_SIZE_L2 ((0xc0/0x20)<<16)
  462. #define BNX2_L2CTX_TYPE_TYPE (0xf<<28)
  463. #define BNX2_L2CTX_TYPE_TYPE_EMPTY (0<<28)
  464. #define BNX2_L2CTX_TYPE_TYPE_L2 (1<<28)
  465. #define BNX2_L2CTX_TX_HOST_BIDX 0x00000088
  466. #define BNX2_L2CTX_EST_NBD 0x00000088
  467. #define BNX2_L2CTX_CMD_TYPE 0x00000088
  468. #define BNX2_L2CTX_CMD_TYPE_TYPE (0xf<<24)
  469. #define BNX2_L2CTX_CMD_TYPE_TYPE_L2 (0<<24)
  470. #define BNX2_L2CTX_CMD_TYPE_TYPE_TCP (1<<24)
  471. #define BNX2_L2CTX_TX_HOST_BSEQ 0x00000090
  472. #define BNX2_L2CTX_TSCH_BSEQ 0x00000094
  473. #define BNX2_L2CTX_TBDR_BSEQ 0x00000098
  474. #define BNX2_L2CTX_TBDR_BOFF 0x0000009c
  475. #define BNX2_L2CTX_TBDR_BIDX 0x0000009c
  476. #define BNX2_L2CTX_TBDR_BHADDR_HI 0x000000a0
  477. #define BNX2_L2CTX_TBDR_BHADDR_LO 0x000000a4
  478. #define BNX2_L2CTX_TXP_BOFF 0x000000a8
  479. #define BNX2_L2CTX_TXP_BIDX 0x000000a8
  480. #define BNX2_L2CTX_TXP_BSEQ 0x000000ac
  481. /*
  482. * l2_bd_chain_context definition
  483. */
  484. #define BNX2_L2CTX_BD_PRE_READ 0x00000000
  485. #define BNX2_L2CTX_CTX_SIZE 0x00000000
  486. #define BNX2_L2CTX_CTX_TYPE 0x00000000
  487. #define BNX2_L2CTX_CTX_TYPE_SIZE_L2 ((0x20/20)<<16)
  488. #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE (0xf<<28)
  489. #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED (0<<28)
  490. #define BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE (1<<28)
  491. #define BNX2_L2CTX_HOST_BDIDX 0x00000004
  492. #define BNX2_L2CTX_HOST_BSEQ 0x00000008
  493. #define BNX2_L2CTX_NX_BSEQ 0x0000000c
  494. #define BNX2_L2CTX_NX_BDHADDR_HI 0x00000010
  495. #define BNX2_L2CTX_NX_BDHADDR_LO 0x00000014
  496. #define BNX2_L2CTX_NX_BDIDX 0x00000018
  497. /*
  498. * pci_config_l definition
  499. * offset: 0000
  500. */
  501. #define BNX2_PCICFG_MISC_CONFIG 0x00000068
  502. #define BNX2_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP (1L<<2)
  503. #define BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP (1L<<3)
  504. #define BNX2_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA (1L<<5)
  505. #define BNX2_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP (1L<<6)
  506. #define BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA (1L<<7)
  507. #define BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ (1L<<8)
  508. #define BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY (1L<<9)
  509. #define BNX2_PCICFG_MISC_CONFIG_ASIC_METAL_REV (0xffL<<16)
  510. #define BNX2_PCICFG_MISC_CONFIG_ASIC_BASE_REV (0xfL<<24)
  511. #define BNX2_PCICFG_MISC_CONFIG_ASIC_ID (0xfL<<28)
  512. #define BNX2_PCICFG_MISC_STATUS 0x0000006c
  513. #define BNX2_PCICFG_MISC_STATUS_INTA_VALUE (1L<<0)
  514. #define BNX2_PCICFG_MISC_STATUS_32BIT_DET (1L<<1)
  515. #define BNX2_PCICFG_MISC_STATUS_M66EN (1L<<2)
  516. #define BNX2_PCICFG_MISC_STATUS_PCIX_DET (1L<<3)
  517. #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED (0x3L<<4)
  518. #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_66 (0L<<4)
  519. #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_100 (1L<<4)
  520. #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_133 (2L<<4)
  521. #define BNX2_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE (3L<<4)
  522. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS 0x00000070
  523. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET (0xfL<<0)
  524. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ (0L<<0)
  525. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ (1L<<0)
  526. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ (2L<<0)
  527. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ (3L<<0)
  528. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ (4L<<0)
  529. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ (5L<<0)
  530. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ (6L<<0)
  531. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ (7L<<0)
  532. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW (0xfL<<0)
  533. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE (1L<<6)
  534. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT (1L<<7)
  535. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC (0x7L<<8)
  536. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF (0L<<8)
  537. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12 (1L<<8)
  538. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6 (2L<<8)
  539. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62 (4L<<8)
  540. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PLAY_DEAD (1L<<11)
  541. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED (0xfL<<12)
  542. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100 (0L<<12)
  543. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80 (1L<<12)
  544. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50 (2L<<12)
  545. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40 (4L<<12)
  546. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25 (8L<<12)
  547. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP (1L<<16)
  548. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_PLL_STOP (1L<<17)
  549. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18 (1L<<18)
  550. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_USE_SPD_DET (1L<<19)
  551. #define BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED (0xfffL<<20)
  552. #define BNX2_PCICFG_REG_WINDOW_ADDRESS 0x00000078
  553. #define BNX2_PCICFG_REG_WINDOW 0x00000080
  554. #define BNX2_PCICFG_INT_ACK_CMD 0x00000084
  555. #define BNX2_PCICFG_INT_ACK_CMD_INDEX (0xffffL<<0)
  556. #define BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID (1L<<16)
  557. #define BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM (1L<<17)
  558. #define BNX2_PCICFG_INT_ACK_CMD_MASK_INT (1L<<18)
  559. #define BNX2_PCICFG_STATUS_BIT_SET_CMD 0x00000088
  560. #define BNX2_PCICFG_STATUS_BIT_CLEAR_CMD 0x0000008c
  561. #define BNX2_PCICFG_MAILBOX_QUEUE_ADDR 0x00000090
  562. #define BNX2_PCICFG_MAILBOX_QUEUE_DATA 0x00000094
  563. /*
  564. * pci_reg definition
  565. * offset: 0x400
  566. */
  567. #define BNX2_PCI_GRC_WINDOW_ADDR 0x00000400
  568. #define BNX2_PCI_GRC_WINDOW_ADDR_PCI_GRC_WINDOW_ADDR_VALUE (0x3ffffL<<8)
  569. #define BNX2_PCI_CONFIG_1 0x00000404
  570. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY (0x7L<<8)
  571. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_OFF (0L<<8)
  572. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_16 (1L<<8)
  573. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_32 (2L<<8)
  574. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_64 (3L<<8)
  575. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_128 (4L<<8)
  576. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_256 (5L<<8)
  577. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_512 (6L<<8)
  578. #define BNX2_PCI_CONFIG_1_READ_BOUNDARY_1024 (7L<<8)
  579. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY (0x7L<<11)
  580. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_OFF (0L<<11)
  581. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_16 (1L<<11)
  582. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_32 (2L<<11)
  583. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_64 (3L<<11)
  584. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_128 (4L<<11)
  585. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_256 (5L<<11)
  586. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_512 (6L<<11)
  587. #define BNX2_PCI_CONFIG_1_WRITE_BOUNDARY_1024 (7L<<11)
  588. #define BNX2_PCI_CONFIG_2 0x00000408
  589. #define BNX2_PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
  590. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
  591. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
  592. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
  593. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
  594. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
  595. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
  596. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
  597. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
  598. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
  599. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
  600. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
  601. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
  602. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
  603. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
  604. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
  605. #define BNX2_PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
  606. #define BNX2_PCI_CONFIG_2_BAR1_64ENA (1L<<4)
  607. #define BNX2_PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
  608. #define BNX2_PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
  609. #define BNX2_PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
  610. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
  611. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
  612. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1K (1L<<8)
  613. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2K (2L<<8)
  614. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4K (3L<<8)
  615. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8K (4L<<8)
  616. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16K (5L<<8)
  617. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_32K (6L<<8)
  618. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_64K (7L<<8)
  619. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_128K (8L<<8)
  620. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_256K (9L<<8)
  621. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_512K (10L<<8)
  622. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_1M (11L<<8)
  623. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_2M (12L<<8)
  624. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_4M (13L<<8)
  625. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_8M (14L<<8)
  626. #define BNX2_PCI_CONFIG_2_EXP_ROM_SIZE_16M (15L<<8)
  627. #define BNX2_PCI_CONFIG_2_MAX_SPLIT_LIMIT (0x1fL<<16)
  628. #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT (0x3L<<21)
  629. #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_512 (0L<<21)
  630. #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_1K (1L<<21)
  631. #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_2K (2L<<21)
  632. #define BNX2_PCI_CONFIG_2_MAX_READ_LIMIT_4K (3L<<21)
  633. #define BNX2_PCI_CONFIG_2_FORCE_32_BIT_MSTR (1L<<23)
  634. #define BNX2_PCI_CONFIG_2_FORCE_32_BIT_TGT (1L<<24)
  635. #define BNX2_PCI_CONFIG_2_KEEP_REQ_ASSERT (1L<<25)
  636. #define BNX2_PCI_CONFIG_3 0x0000040c
  637. #define BNX2_PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
  638. #define BNX2_PCI_CONFIG_3_FORCE_PME (1L<<24)
  639. #define BNX2_PCI_CONFIG_3_PME_STATUS (1L<<25)
  640. #define BNX2_PCI_CONFIG_3_PME_ENABLE (1L<<26)
  641. #define BNX2_PCI_CONFIG_3_PM_STATE (0x3L<<27)
  642. #define BNX2_PCI_CONFIG_3_VAUX_PRESET (1L<<30)
  643. #define BNX2_PCI_CONFIG_3_PCI_POWER (1L<<31)
  644. #define BNX2_PCI_PM_DATA_A 0x00000410
  645. #define BNX2_PCI_PM_DATA_A_PM_DATA_0_PRG (0xffL<<0)
  646. #define BNX2_PCI_PM_DATA_A_PM_DATA_1_PRG (0xffL<<8)
  647. #define BNX2_PCI_PM_DATA_A_PM_DATA_2_PRG (0xffL<<16)
  648. #define BNX2_PCI_PM_DATA_A_PM_DATA_3_PRG (0xffL<<24)
  649. #define BNX2_PCI_PM_DATA_B 0x00000414
  650. #define BNX2_PCI_PM_DATA_B_PM_DATA_4_PRG (0xffL<<0)
  651. #define BNX2_PCI_PM_DATA_B_PM_DATA_5_PRG (0xffL<<8)
  652. #define BNX2_PCI_PM_DATA_B_PM_DATA_6_PRG (0xffL<<16)
  653. #define BNX2_PCI_PM_DATA_B_PM_DATA_7_PRG (0xffL<<24)
  654. #define BNX2_PCI_SWAP_DIAG0 0x00000418
  655. #define BNX2_PCI_SWAP_DIAG1 0x0000041c
  656. #define BNX2_PCI_EXP_ROM_ADDR 0x00000420
  657. #define BNX2_PCI_EXP_ROM_ADDR_ADDRESS (0x3fffffL<<2)
  658. #define BNX2_PCI_EXP_ROM_ADDR_REQ (1L<<31)
  659. #define BNX2_PCI_EXP_ROM_DATA 0x00000424
  660. #define BNX2_PCI_VPD_INTF 0x00000428
  661. #define BNX2_PCI_VPD_INTF_INTF_REQ (1L<<0)
  662. #define BNX2_PCI_VPD_ADDR_FLAG 0x0000042c
  663. #define BNX2_PCI_VPD_ADDR_FLAG_ADDRESS (0x1fff<<2)
  664. #define BNX2_PCI_VPD_ADDR_FLAG_WR (1<<15)
  665. #define BNX2_PCI_VPD_DATA 0x00000430
  666. #define BNX2_PCI_ID_VAL1 0x00000434
  667. #define BNX2_PCI_ID_VAL1_DEVICE_ID (0xffffL<<0)
  668. #define BNX2_PCI_ID_VAL1_VENDOR_ID (0xffffL<<16)
  669. #define BNX2_PCI_ID_VAL2 0x00000438
  670. #define BNX2_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID (0xffffL<<0)
  671. #define BNX2_PCI_ID_VAL2_SUBSYSTEM_ID (0xffffL<<16)
  672. #define BNX2_PCI_ID_VAL3 0x0000043c
  673. #define BNX2_PCI_ID_VAL3_CLASS_CODE (0xffffffL<<0)
  674. #define BNX2_PCI_ID_VAL3_REVISION_ID (0xffL<<24)
  675. #define BNX2_PCI_ID_VAL4 0x00000440
  676. #define BNX2_PCI_ID_VAL4_CAP_ENA (0xfL<<0)
  677. #define BNX2_PCI_ID_VAL4_CAP_ENA_0 (0L<<0)
  678. #define BNX2_PCI_ID_VAL4_CAP_ENA_1 (1L<<0)
  679. #define BNX2_PCI_ID_VAL4_CAP_ENA_2 (2L<<0)
  680. #define BNX2_PCI_ID_VAL4_CAP_ENA_3 (3L<<0)
  681. #define BNX2_PCI_ID_VAL4_CAP_ENA_4 (4L<<0)
  682. #define BNX2_PCI_ID_VAL4_CAP_ENA_5 (5L<<0)
  683. #define BNX2_PCI_ID_VAL4_CAP_ENA_6 (6L<<0)
  684. #define BNX2_PCI_ID_VAL4_CAP_ENA_7 (7L<<0)
  685. #define BNX2_PCI_ID_VAL4_CAP_ENA_8 (8L<<0)
  686. #define BNX2_PCI_ID_VAL4_CAP_ENA_9 (9L<<0)
  687. #define BNX2_PCI_ID_VAL4_CAP_ENA_10 (10L<<0)
  688. #define BNX2_PCI_ID_VAL4_CAP_ENA_11 (11L<<0)
  689. #define BNX2_PCI_ID_VAL4_CAP_ENA_12 (12L<<0)
  690. #define BNX2_PCI_ID_VAL4_CAP_ENA_13 (13L<<0)
  691. #define BNX2_PCI_ID_VAL4_CAP_ENA_14 (14L<<0)
  692. #define BNX2_PCI_ID_VAL4_CAP_ENA_15 (15L<<0)
  693. #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG (0x3L<<6)
  694. #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_0 (0L<<6)
  695. #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_1 (1L<<6)
  696. #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_2 (2L<<6)
  697. #define BNX2_PCI_ID_VAL4_PM_SCALE_PRG_3 (3L<<6)
  698. #define BNX2_PCI_ID_VAL4_MSI_LIMIT (0x7L<<9)
  699. #define BNX2_PCI_ID_VAL4_MSI_ADVERTIZE (0x7L<<12)
  700. #define BNX2_PCI_ID_VAL4_MSI_ENABLE (1L<<15)
  701. #define BNX2_PCI_ID_VAL4_MAX_64_ADVERTIZE (1L<<16)
  702. #define BNX2_PCI_ID_VAL4_MAX_133_ADVERTIZE (1L<<17)
  703. #define BNX2_PCI_ID_VAL4_MAX_MEM_READ_SIZE (0x3L<<21)
  704. #define BNX2_PCI_ID_VAL4_MAX_SPLIT_SIZE (0x7L<<23)
  705. #define BNX2_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE (0x7L<<26)
  706. #define BNX2_PCI_ID_VAL5 0x00000444
  707. #define BNX2_PCI_ID_VAL5_D1_SUPPORT (1L<<0)
  708. #define BNX2_PCI_ID_VAL5_D2_SUPPORT (1L<<1)
  709. #define BNX2_PCI_ID_VAL5_PME_IN_D0 (1L<<2)
  710. #define BNX2_PCI_ID_VAL5_PME_IN_D1 (1L<<3)
  711. #define BNX2_PCI_ID_VAL5_PME_IN_D2 (1L<<4)
  712. #define BNX2_PCI_ID_VAL5_PME_IN_D3_HOT (1L<<5)
  713. #define BNX2_PCI_PCIX_EXTENDED_STATUS 0x00000448
  714. #define BNX2_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP (1L<<8)
  715. #define BNX2_PCI_PCIX_EXTENDED_STATUS_LONG_BURST (1L<<9)
  716. #define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS (0xfL<<16)
  717. #define BNX2_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX (0xffL<<24)
  718. #define BNX2_PCI_ID_VAL6 0x0000044c
  719. #define BNX2_PCI_ID_VAL6_MAX_LAT (0xffL<<0)
  720. #define BNX2_PCI_ID_VAL6_MIN_GNT (0xffL<<8)
  721. #define BNX2_PCI_ID_VAL6_BIST (0xffL<<16)
  722. #define BNX2_PCI_MSI_DATA 0x00000450
  723. #define BNX2_PCI_MSI_DATA_PCI_MSI_DATA (0xffffL<<0)
  724. #define BNX2_PCI_MSI_ADDR_H 0x00000454
  725. #define BNX2_PCI_MSI_ADDR_L 0x00000458
  726. /*
  727. * misc_reg definition
  728. * offset: 0x800
  729. */
  730. #define BNX2_MISC_COMMAND 0x00000800
  731. #define BNX2_MISC_COMMAND_ENABLE_ALL (1L<<0)
  732. #define BNX2_MISC_COMMAND_DISABLE_ALL (1L<<1)
  733. #define BNX2_MISC_COMMAND_CORE_RESET (1L<<4)
  734. #define BNX2_MISC_COMMAND_HARD_RESET (1L<<5)
  735. #define BNX2_MISC_COMMAND_PAR_ERROR (1L<<8)
  736. #define BNX2_MISC_COMMAND_PAR_ERR_RAM (0x7fL<<16)
  737. #define BNX2_MISC_CFG 0x00000804
  738. #define BNX2_MISC_CFG_PCI_GRC_TMOUT (1L<<0)
  739. #define BNX2_MISC_CFG_NVM_WR_EN (0x3L<<1)
  740. #define BNX2_MISC_CFG_NVM_WR_EN_PROTECT (0L<<1)
  741. #define BNX2_MISC_CFG_NVM_WR_EN_PCI (1L<<1)
  742. #define BNX2_MISC_CFG_NVM_WR_EN_ALLOW (2L<<1)
  743. #define BNX2_MISC_CFG_NVM_WR_EN_ALLOW2 (3L<<1)
  744. #define BNX2_MISC_CFG_BIST_EN (1L<<3)
  745. #define BNX2_MISC_CFG_CK25_OUT_ALT_SRC (1L<<4)
  746. #define BNX2_MISC_CFG_BYPASS_BSCAN (1L<<5)
  747. #define BNX2_MISC_CFG_BYPASS_EJTAG (1L<<6)
  748. #define BNX2_MISC_CFG_CLK_CTL_OVERRIDE (1L<<7)
  749. #define BNX2_MISC_CFG_LEDMODE (0x3L<<8)
  750. #define BNX2_MISC_CFG_LEDMODE_MAC (0L<<8)
  751. #define BNX2_MISC_CFG_LEDMODE_GPHY1 (1L<<8)
  752. #define BNX2_MISC_CFG_LEDMODE_GPHY2 (2L<<8)
  753. #define BNX2_MISC_ID 0x00000808
  754. #define BNX2_MISC_ID_BOND_ID (0xfL<<0)
  755. #define BNX2_MISC_ID_CHIP_METAL (0xffL<<4)
  756. #define BNX2_MISC_ID_CHIP_REV (0xfL<<12)
  757. #define BNX2_MISC_ID_CHIP_NUM (0xffffL<<16)
  758. #define BNX2_MISC_ENABLE_STATUS_BITS 0x0000080c
  759. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE (1L<<0)
  760. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE (1L<<1)
  761. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE (1L<<2)
  762. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE (1L<<3)
  763. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE (1L<<4)
  764. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE (1L<<5)
  765. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
  766. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE (1L<<7)
  767. #define BNX2_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
  768. #define BNX2_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE (1L<<9)
  769. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
  770. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
  771. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE (1L<<12)
  772. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE (1L<<13)
  773. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE (1L<<14)
  774. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE (1L<<15)
  775. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE (1L<<16)
  776. #define BNX2_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE (1L<<17)
  777. #define BNX2_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE (1L<<18)
  778. #define BNX2_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE (1L<<19)
  779. #define BNX2_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
  780. #define BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE (1L<<21)
  781. #define BNX2_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
  782. #define BNX2_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
  783. #define BNX2_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
  784. #define BNX2_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE (1L<<25)
  785. #define BNX2_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE (1L<<26)
  786. #define BNX2_MISC_ENABLE_STATUS_BITS_UMP_ENABLE (1L<<27)
  787. #define BNX2_MISC_ENABLE_SET_BITS 0x00000810
  788. #define BNX2_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE (1L<<0)
  789. #define BNX2_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE (1L<<1)
  790. #define BNX2_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE (1L<<2)
  791. #define BNX2_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE (1L<<3)
  792. #define BNX2_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE (1L<<4)
  793. #define BNX2_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE (1L<<5)
  794. #define BNX2_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
  795. #define BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE (1L<<7)
  796. #define BNX2_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
  797. #define BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE (1L<<9)
  798. #define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
  799. #define BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
  800. #define BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE (1L<<12)
  801. #define BNX2_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE (1L<<13)
  802. #define BNX2_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE (1L<<14)
  803. #define BNX2_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE (1L<<15)
  804. #define BNX2_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE (1L<<16)
  805. #define BNX2_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE (1L<<17)
  806. #define BNX2_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE (1L<<18)
  807. #define BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE (1L<<19)
  808. #define BNX2_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
  809. #define BNX2_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE (1L<<21)
  810. #define BNX2_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
  811. #define BNX2_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
  812. #define BNX2_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
  813. #define BNX2_MISC_ENABLE_SET_BITS_TIMER_ENABLE (1L<<25)
  814. #define BNX2_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE (1L<<26)
  815. #define BNX2_MISC_ENABLE_SET_BITS_UMP_ENABLE (1L<<27)
  816. #define BNX2_MISC_ENABLE_CLR_BITS 0x00000814
  817. #define BNX2_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE (1L<<0)
  818. #define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE (1L<<1)
  819. #define BNX2_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE (1L<<2)
  820. #define BNX2_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE (1L<<3)
  821. #define BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE (1L<<4)
  822. #define BNX2_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE (1L<<5)
  823. #define BNX2_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
  824. #define BNX2_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE (1L<<7)
  825. #define BNX2_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
  826. #define BNX2_MISC_ENABLE_CLR_BITS_EMAC_ENABLE (1L<<9)
  827. #define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
  828. #define BNX2_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
  829. #define BNX2_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE (1L<<12)
  830. #define BNX2_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE (1L<<13)
  831. #define BNX2_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE (1L<<14)
  832. #define BNX2_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE (1L<<15)
  833. #define BNX2_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE (1L<<16)
  834. #define BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE (1L<<17)
  835. #define BNX2_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE (1L<<18)
  836. #define BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE (1L<<19)
  837. #define BNX2_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
  838. #define BNX2_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE (1L<<21)
  839. #define BNX2_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
  840. #define BNX2_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
  841. #define BNX2_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
  842. #define BNX2_MISC_ENABLE_CLR_BITS_TIMER_ENABLE (1L<<25)
  843. #define BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE (1L<<26)
  844. #define BNX2_MISC_ENABLE_CLR_BITS_UMP_ENABLE (1L<<27)
  845. #define BNX2_MISC_CLOCK_CONTROL_BITS 0x00000818
  846. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET (0xfL<<0)
  847. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ (0L<<0)
  848. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ (1L<<0)
  849. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ (2L<<0)
  850. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ (3L<<0)
  851. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ (4L<<0)
  852. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ (5L<<0)
  853. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ (6L<<0)
  854. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ (7L<<0)
  855. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW (0xfL<<0)
  856. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE (1L<<6)
  857. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT (1L<<7)
  858. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC (0x7L<<8)
  859. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF (0L<<8)
  860. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12 (1L<<8)
  861. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6 (2L<<8)
  862. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62 (4L<<8)
  863. #define BNX2_MISC_CLOCK_CONTROL_BITS_PLAY_DEAD (1L<<11)
  864. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED (0xfL<<12)
  865. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100 (0L<<12)
  866. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80 (1L<<12)
  867. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50 (2L<<12)
  868. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40 (4L<<12)
  869. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25 (8L<<12)
  870. #define BNX2_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP (1L<<16)
  871. #define BNX2_MISC_CLOCK_CONTROL_BITS_PCI_PLL_STOP (1L<<17)
  872. #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED_18 (1L<<18)
  873. #define BNX2_MISC_CLOCK_CONTROL_BITS_USE_SPD_DET (1L<<19)
  874. #define BNX2_MISC_CLOCK_CONTROL_BITS_RESERVED (0xfffL<<20)
  875. #define BNX2_MISC_GPIO 0x0000081c
  876. #define BNX2_MISC_GPIO_VALUE (0xffL<<0)
  877. #define BNX2_MISC_GPIO_SET (0xffL<<8)
  878. #define BNX2_MISC_GPIO_CLR (0xffL<<16)
  879. #define BNX2_MISC_GPIO_FLOAT (0xffL<<24)
  880. #define BNX2_MISC_GPIO_INT 0x00000820
  881. #define BNX2_MISC_GPIO_INT_INT_STATE (0xfL<<0)
  882. #define BNX2_MISC_GPIO_INT_OLD_VALUE (0xfL<<8)
  883. #define BNX2_MISC_GPIO_INT_OLD_SET (0xfL<<16)
  884. #define BNX2_MISC_GPIO_INT_OLD_CLR (0xfL<<24)
  885. #define BNX2_MISC_CONFIG_LFSR 0x00000824
  886. #define BNX2_MISC_CONFIG_LFSR_DIV (0xffffL<<0)
  887. #define BNX2_MISC_LFSR_MASK_BITS 0x00000828
  888. #define BNX2_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE (1L<<0)
  889. #define BNX2_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE (1L<<1)
  890. #define BNX2_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE (1L<<2)
  891. #define BNX2_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE (1L<<3)
  892. #define BNX2_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE (1L<<4)
  893. #define BNX2_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE (1L<<5)
  894. #define BNX2_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE (1L<<6)
  895. #define BNX2_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE (1L<<7)
  896. #define BNX2_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE (1L<<8)
  897. #define BNX2_MISC_LFSR_MASK_BITS_EMAC_ENABLE (1L<<9)
  898. #define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
  899. #define BNX2_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE (1L<<11)
  900. #define BNX2_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE (1L<<12)
  901. #define BNX2_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE (1L<<13)
  902. #define BNX2_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE (1L<<14)
  903. #define BNX2_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE (1L<<15)
  904. #define BNX2_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE (1L<<16)
  905. #define BNX2_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE (1L<<17)
  906. #define BNX2_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE (1L<<18)
  907. #define BNX2_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE (1L<<19)
  908. #define BNX2_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE (1L<<20)
  909. #define BNX2_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE (1L<<21)
  910. #define BNX2_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE (1L<<22)
  911. #define BNX2_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE (1L<<23)
  912. #define BNX2_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE (1L<<24)
  913. #define BNX2_MISC_LFSR_MASK_BITS_TIMER_ENABLE (1L<<25)
  914. #define BNX2_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE (1L<<26)
  915. #define BNX2_MISC_LFSR_MASK_BITS_UMP_ENABLE (1L<<27)
  916. #define BNX2_MISC_ARB_REQ0 0x0000082c
  917. #define BNX2_MISC_ARB_REQ1 0x00000830
  918. #define BNX2_MISC_ARB_REQ2 0x00000834
  919. #define BNX2_MISC_ARB_REQ3 0x00000838
  920. #define BNX2_MISC_ARB_REQ4 0x0000083c
  921. #define BNX2_MISC_ARB_FREE0 0x00000840
  922. #define BNX2_MISC_ARB_FREE1 0x00000844
  923. #define BNX2_MISC_ARB_FREE2 0x00000848
  924. #define BNX2_MISC_ARB_FREE3 0x0000084c
  925. #define BNX2_MISC_ARB_FREE4 0x00000850
  926. #define BNX2_MISC_ARB_REQ_STATUS0 0x00000854
  927. #define BNX2_MISC_ARB_REQ_STATUS1 0x00000858
  928. #define BNX2_MISC_ARB_REQ_STATUS2 0x0000085c
  929. #define BNX2_MISC_ARB_REQ_STATUS3 0x00000860
  930. #define BNX2_MISC_ARB_REQ_STATUS4 0x00000864
  931. #define BNX2_MISC_ARB_GNT0 0x00000868
  932. #define BNX2_MISC_ARB_GNT0_0 (0x7L<<0)
  933. #define BNX2_MISC_ARB_GNT0_1 (0x7L<<4)
  934. #define BNX2_MISC_ARB_GNT0_2 (0x7L<<8)
  935. #define BNX2_MISC_ARB_GNT0_3 (0x7L<<12)
  936. #define BNX2_MISC_ARB_GNT0_4 (0x7L<<16)
  937. #define BNX2_MISC_ARB_GNT0_5 (0x7L<<20)
  938. #define BNX2_MISC_ARB_GNT0_6 (0x7L<<24)
  939. #define BNX2_MISC_ARB_GNT0_7 (0x7L<<28)
  940. #define BNX2_MISC_ARB_GNT1 0x0000086c
  941. #define BNX2_MISC_ARB_GNT1_8 (0x7L<<0)
  942. #define BNX2_MISC_ARB_GNT1_9 (0x7L<<4)
  943. #define BNX2_MISC_ARB_GNT1_10 (0x7L<<8)
  944. #define BNX2_MISC_ARB_GNT1_11 (0x7L<<12)
  945. #define BNX2_MISC_ARB_GNT1_12 (0x7L<<16)
  946. #define BNX2_MISC_ARB_GNT1_13 (0x7L<<20)
  947. #define BNX2_MISC_ARB_GNT1_14 (0x7L<<24)
  948. #define BNX2_MISC_ARB_GNT1_15 (0x7L<<28)
  949. #define BNX2_MISC_ARB_GNT2 0x00000870
  950. #define BNX2_MISC_ARB_GNT2_16 (0x7L<<0)
  951. #define BNX2_MISC_ARB_GNT2_17 (0x7L<<4)
  952. #define BNX2_MISC_ARB_GNT2_18 (0x7L<<8)
  953. #define BNX2_MISC_ARB_GNT2_19 (0x7L<<12)
  954. #define BNX2_MISC_ARB_GNT2_20 (0x7L<<16)
  955. #define BNX2_MISC_ARB_GNT2_21 (0x7L<<20)
  956. #define BNX2_MISC_ARB_GNT2_22 (0x7L<<24)
  957. #define BNX2_MISC_ARB_GNT2_23 (0x7L<<28)
  958. #define BNX2_MISC_ARB_GNT3 0x00000874
  959. #define BNX2_MISC_ARB_GNT3_24 (0x7L<<0)
  960. #define BNX2_MISC_ARB_GNT3_25 (0x7L<<4)
  961. #define BNX2_MISC_ARB_GNT3_26 (0x7L<<8)
  962. #define BNX2_MISC_ARB_GNT3_27 (0x7L<<12)
  963. #define BNX2_MISC_ARB_GNT3_28 (0x7L<<16)
  964. #define BNX2_MISC_ARB_GNT3_29 (0x7L<<20)
  965. #define BNX2_MISC_ARB_GNT3_30 (0x7L<<24)
  966. #define BNX2_MISC_ARB_GNT3_31 (0x7L<<28)
  967. #define BNX2_MISC_PRBS_CONTROL 0x00000878
  968. #define BNX2_MISC_PRBS_CONTROL_EN (1L<<0)
  969. #define BNX2_MISC_PRBS_CONTROL_RSTB (1L<<1)
  970. #define BNX2_MISC_PRBS_CONTROL_INV (1L<<2)
  971. #define BNX2_MISC_PRBS_CONTROL_ERR_CLR (1L<<3)
  972. #define BNX2_MISC_PRBS_CONTROL_ORDER (0x3L<<4)
  973. #define BNX2_MISC_PRBS_CONTROL_ORDER_7TH (0L<<4)
  974. #define BNX2_MISC_PRBS_CONTROL_ORDER_15TH (1L<<4)
  975. #define BNX2_MISC_PRBS_CONTROL_ORDER_23RD (2L<<4)
  976. #define BNX2_MISC_PRBS_CONTROL_ORDER_31ST (3L<<4)
  977. #define BNX2_MISC_PRBS_STATUS 0x0000087c
  978. #define BNX2_MISC_PRBS_STATUS_LOCK (1L<<0)
  979. #define BNX2_MISC_PRBS_STATUS_STKY (1L<<1)
  980. #define BNX2_MISC_PRBS_STATUS_ERRORS (0x3fffL<<2)
  981. #define BNX2_MISC_PRBS_STATUS_STATE (0xfL<<16)
  982. #define BNX2_MISC_SM_ASF_CONTROL 0x00000880
  983. #define BNX2_MISC_SM_ASF_CONTROL_ASF_RST (1L<<0)
  984. #define BNX2_MISC_SM_ASF_CONTROL_TSC_EN (1L<<1)
  985. #define BNX2_MISC_SM_ASF_CONTROL_WG_TO (1L<<2)
  986. #define BNX2_MISC_SM_ASF_CONTROL_HB_TO (1L<<3)
  987. #define BNX2_MISC_SM_ASF_CONTROL_PA_TO (1L<<4)
  988. #define BNX2_MISC_SM_ASF_CONTROL_PL_TO (1L<<5)
  989. #define BNX2_MISC_SM_ASF_CONTROL_RT_TO (1L<<6)
  990. #define BNX2_MISC_SM_ASF_CONTROL_SMB_EVENT (1L<<7)
  991. #define BNX2_MISC_SM_ASF_CONTROL_RES (0xfL<<8)
  992. #define BNX2_MISC_SM_ASF_CONTROL_SMB_EN (1L<<12)
  993. #define BNX2_MISC_SM_ASF_CONTROL_SMB_BB_EN (1L<<13)
  994. #define BNX2_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT (1L<<14)
  995. #define BNX2_MISC_SM_ASF_CONTROL_SMB_AUTOREAD (1L<<15)
  996. #define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1 (0x3fL<<16)
  997. #define BNX2_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2 (0x3fL<<24)
  998. #define BNX2_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0 (1L<<30)
  999. #define BNX2_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN (1L<<31)
  1000. #define BNX2_MISC_SMB_IN 0x00000884
  1001. #define BNX2_MISC_SMB_IN_DAT_IN (0xffL<<0)
  1002. #define BNX2_MISC_SMB_IN_RDY (1L<<8)
  1003. #define BNX2_MISC_SMB_IN_DONE (1L<<9)
  1004. #define BNX2_MISC_SMB_IN_FIRSTBYTE (1L<<10)
  1005. #define BNX2_MISC_SMB_IN_STATUS (0x7L<<11)
  1006. #define BNX2_MISC_SMB_IN_STATUS_OK (0x0L<<11)
  1007. #define BNX2_MISC_SMB_IN_STATUS_PEC (0x1L<<11)
  1008. #define BNX2_MISC_SMB_IN_STATUS_OFLOW (0x2L<<11)
  1009. #define BNX2_MISC_SMB_IN_STATUS_STOP (0x3L<<11)
  1010. #define BNX2_MISC_SMB_IN_STATUS_TIMEOUT (0x4L<<11)
  1011. #define BNX2_MISC_SMB_OUT 0x00000888
  1012. #define BNX2_MISC_SMB_OUT_DAT_OUT (0xffL<<0)
  1013. #define BNX2_MISC_SMB_OUT_RDY (1L<<8)
  1014. #define BNX2_MISC_SMB_OUT_START (1L<<9)
  1015. #define BNX2_MISC_SMB_OUT_LAST (1L<<10)
  1016. #define BNX2_MISC_SMB_OUT_ACC_TYPE (1L<<11)
  1017. #define BNX2_MISC_SMB_OUT_ENB_PEC (1L<<12)
  1018. #define BNX2_MISC_SMB_OUT_GET_RX_LEN (1L<<13)
  1019. #define BNX2_MISC_SMB_OUT_SMB_READ_LEN (0x3fL<<14)
  1020. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS (0xfL<<20)
  1021. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_OK (0L<<20)
  1022. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK (1L<<20)
  1023. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK (9L<<20)
  1024. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW (2L<<20)
  1025. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_STOP (3L<<20)
  1026. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT (4L<<20)
  1027. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST (5L<<20)
  1028. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST (0xdL<<20)
  1029. #define BNX2_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK (0x6L<<20)
  1030. #define BNX2_MISC_SMB_OUT_SMB_OUT_SLAVEMODE (1L<<24)
  1031. #define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_EN (1L<<25)
  1032. #define BNX2_MISC_SMB_OUT_SMB_OUT_DAT_IN (1L<<26)
  1033. #define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_EN (1L<<27)
  1034. #define BNX2_MISC_SMB_OUT_SMB_OUT_CLK_IN (1L<<28)
  1035. #define BNX2_MISC_SMB_WATCHDOG 0x0000088c
  1036. #define BNX2_MISC_SMB_WATCHDOG_WATCHDOG (0xffffL<<0)
  1037. #define BNX2_MISC_SMB_HEARTBEAT 0x00000890
  1038. #define BNX2_MISC_SMB_HEARTBEAT_HEARTBEAT (0xffffL<<0)
  1039. #define BNX2_MISC_SMB_POLL_ASF 0x00000894
  1040. #define BNX2_MISC_SMB_POLL_ASF_POLL_ASF (0xffffL<<0)
  1041. #define BNX2_MISC_SMB_POLL_LEGACY 0x00000898
  1042. #define BNX2_MISC_SMB_POLL_LEGACY_POLL_LEGACY (0xffffL<<0)
  1043. #define BNX2_MISC_SMB_RETRAN 0x0000089c
  1044. #define BNX2_MISC_SMB_RETRAN_RETRAN (0xffL<<0)
  1045. #define BNX2_MISC_SMB_TIMESTAMP 0x000008a0
  1046. #define BNX2_MISC_SMB_TIMESTAMP_TIMESTAMP (0xffffffffL<<0)
  1047. #define BNX2_MISC_PERR_ENA0 0x000008a4
  1048. #define BNX2_MISC_PERR_ENA0_COM_MISC_CTXC (1L<<0)
  1049. #define BNX2_MISC_PERR_ENA0_COM_MISC_REGF (1L<<1)
  1050. #define BNX2_MISC_PERR_ENA0_COM_MISC_SCPAD (1L<<2)
  1051. #define BNX2_MISC_PERR_ENA0_CP_MISC_CTXC (1L<<3)
  1052. #define BNX2_MISC_PERR_ENA0_CP_MISC_REGF (1L<<4)
  1053. #define BNX2_MISC_PERR_ENA0_CP_MISC_SCPAD (1L<<5)
  1054. #define BNX2_MISC_PERR_ENA0_CS_MISC_TMEM (1L<<6)
  1055. #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM0 (1L<<7)
  1056. #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM1 (1L<<8)
  1057. #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM2 (1L<<9)
  1058. #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM3 (1L<<10)
  1059. #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM4 (1L<<11)
  1060. #define BNX2_MISC_PERR_ENA0_CTX_MISC_ACCM5 (1L<<12)
  1061. #define BNX2_MISC_PERR_ENA0_CTX_MISC_PGTBL (1L<<13)
  1062. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR0 (1L<<14)
  1063. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR1 (1L<<15)
  1064. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR2 (1L<<16)
  1065. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR3 (1L<<17)
  1066. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DR4 (1L<<18)
  1067. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW0 (1L<<19)
  1068. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW1 (1L<<20)
  1069. #define BNX2_MISC_PERR_ENA0_DMAE_MISC_DW2 (1L<<21)
  1070. #define BNX2_MISC_PERR_ENA0_HC_MISC_DMA (1L<<22)
  1071. #define BNX2_MISC_PERR_ENA0_MCP_MISC_REGF (1L<<23)
  1072. #define BNX2_MISC_PERR_ENA0_MCP_MISC_SCPAD (1L<<24)
  1073. #define BNX2_MISC_PERR_ENA0_MQ_MISC_CTX (1L<<25)
  1074. #define BNX2_MISC_PERR_ENA0_RBDC_MISC (1L<<26)
  1075. #define BNX2_MISC_PERR_ENA0_RBUF_MISC_MB (1L<<27)
  1076. #define BNX2_MISC_PERR_ENA0_RBUF_MISC_PTR (1L<<28)
  1077. #define BNX2_MISC_PERR_ENA0_RDE_MISC_RPC (1L<<29)
  1078. #define BNX2_MISC_PERR_ENA0_RDE_MISC_RPM (1L<<30)
  1079. #define BNX2_MISC_PERR_ENA0_RV2P_MISC_CB0REGS (1L<<31)
  1080. #define BNX2_MISC_PERR_ENA1 0x000008a8
  1081. #define BNX2_MISC_PERR_ENA1_RV2P_MISC_CB1REGS (1L<<0)
  1082. #define BNX2_MISC_PERR_ENA1_RV2P_MISC_P1IRAM (1L<<1)
  1083. #define BNX2_MISC_PERR_ENA1_RV2P_MISC_P2IRAM (1L<<2)
  1084. #define BNX2_MISC_PERR_ENA1_RXP_MISC_CTXC (1L<<3)
  1085. #define BNX2_MISC_PERR_ENA1_RXP_MISC_REGF (1L<<4)
  1086. #define BNX2_MISC_PERR_ENA1_RXP_MISC_SCPAD (1L<<5)
  1087. #define BNX2_MISC_PERR_ENA1_RXP_MISC_RBUFC (1L<<6)
  1088. #define BNX2_MISC_PERR_ENA1_TBDC_MISC (1L<<7)
  1089. #define BNX2_MISC_PERR_ENA1_TDMA_MISC (1L<<8)
  1090. #define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB0 (1L<<9)
  1091. #define BNX2_MISC_PERR_ENA1_THBUF_MISC_MB1 (1L<<10)
  1092. #define BNX2_MISC_PERR_ENA1_TPAT_MISC_REGF (1L<<11)
  1093. #define BNX2_MISC_PERR_ENA1_TPAT_MISC_SCPAD (1L<<12)
  1094. #define BNX2_MISC_PERR_ENA1_TPBUF_MISC_MB (1L<<13)
  1095. #define BNX2_MISC_PERR_ENA1_TSCH_MISC_LR (1L<<14)
  1096. #define BNX2_MISC_PERR_ENA1_TXP_MISC_CTXC (1L<<15)
  1097. #define BNX2_MISC_PERR_ENA1_TXP_MISC_REGF (1L<<16)
  1098. #define BNX2_MISC_PERR_ENA1_TXP_MISC_SCPAD (1L<<17)
  1099. #define BNX2_MISC_PERR_ENA1_UMP_MISC_FIORX (1L<<18)
  1100. #define BNX2_MISC_PERR_ENA1_UMP_MISC_FIOTX (1L<<19)
  1101. #define BNX2_MISC_PERR_ENA1_UMP_MISC_RX (1L<<20)
  1102. #define BNX2_MISC_PERR_ENA1_UMP_MISC_TX (1L<<21)
  1103. #define BNX2_MISC_PERR_ENA1_RDMAQ_MISC (1L<<22)
  1104. #define BNX2_MISC_PERR_ENA1_CSQ_MISC (1L<<23)
  1105. #define BNX2_MISC_PERR_ENA1_CPQ_MISC (1L<<24)
  1106. #define BNX2_MISC_PERR_ENA1_MCPQ_MISC (1L<<25)
  1107. #define BNX2_MISC_PERR_ENA1_RV2PMQ_MISC (1L<<26)
  1108. #define BNX2_MISC_PERR_ENA1_RV2PPQ_MISC (1L<<27)
  1109. #define BNX2_MISC_PERR_ENA1_RV2PTQ_MISC (1L<<28)
  1110. #define BNX2_MISC_PERR_ENA1_RXPQ_MISC (1L<<29)
  1111. #define BNX2_MISC_PERR_ENA1_RXPCQ_MISC (1L<<30)
  1112. #define BNX2_MISC_PERR_ENA1_RLUPQ_MISC (1L<<31)
  1113. #define BNX2_MISC_PERR_ENA2 0x000008ac
  1114. #define BNX2_MISC_PERR_ENA2_COMQ_MISC (1L<<0)
  1115. #define BNX2_MISC_PERR_ENA2_COMXQ_MISC (1L<<1)
  1116. #define BNX2_MISC_PERR_ENA2_COMTQ_MISC (1L<<2)
  1117. #define BNX2_MISC_PERR_ENA2_TSCHQ_MISC (1L<<3)
  1118. #define BNX2_MISC_PERR_ENA2_TBDRQ_MISC (1L<<4)
  1119. #define BNX2_MISC_PERR_ENA2_TXPQ_MISC (1L<<5)
  1120. #define BNX2_MISC_PERR_ENA2_TDMAQ_MISC (1L<<6)
  1121. #define BNX2_MISC_PERR_ENA2_TPATQ_MISC (1L<<7)
  1122. #define BNX2_MISC_PERR_ENA2_TASQ_MISC (1L<<8)
  1123. #define BNX2_MISC_DEBUG_VECTOR_SEL 0x000008b0
  1124. #define BNX2_MISC_DEBUG_VECTOR_SEL_0 (0xfffL<<0)
  1125. #define BNX2_MISC_DEBUG_VECTOR_SEL_1 (0xfffL<<12)
  1126. #define BNX2_MISC_VREG_CONTROL 0x000008b4
  1127. #define BNX2_MISC_VREG_CONTROL_1_2 (0xfL<<0)
  1128. #define BNX2_MISC_VREG_CONTROL_2_5 (0xfL<<4)
  1129. #define BNX2_MISC_FINAL_CLK_CTL_VAL 0x000008b8
  1130. #define BNX2_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL (0x3ffffffL<<6)
  1131. #define BNX2_MISC_UNUSED0 0x000008bc
  1132. /*
  1133. * nvm_reg definition
  1134. * offset: 0x6400
  1135. */
  1136. #define BNX2_NVM_COMMAND 0x00006400
  1137. #define BNX2_NVM_COMMAND_RST (1L<<0)
  1138. #define BNX2_NVM_COMMAND_DONE (1L<<3)
  1139. #define BNX2_NVM_COMMAND_DOIT (1L<<4)
  1140. #define BNX2_NVM_COMMAND_WR (1L<<5)
  1141. #define BNX2_NVM_COMMAND_ERASE (1L<<6)
  1142. #define BNX2_NVM_COMMAND_FIRST (1L<<7)
  1143. #define BNX2_NVM_COMMAND_LAST (1L<<8)
  1144. #define BNX2_NVM_COMMAND_WREN (1L<<16)
  1145. #define BNX2_NVM_COMMAND_WRDI (1L<<17)
  1146. #define BNX2_NVM_COMMAND_EWSR (1L<<18)
  1147. #define BNX2_NVM_COMMAND_WRSR (1L<<19)
  1148. #define BNX2_NVM_STATUS 0x00006404
  1149. #define BNX2_NVM_STATUS_PI_FSM_STATE (0xfL<<0)
  1150. #define BNX2_NVM_STATUS_EE_FSM_STATE (0xfL<<4)
  1151. #define BNX2_NVM_STATUS_EQ_FSM_STATE (0xfL<<8)
  1152. #define BNX2_NVM_WRITE 0x00006408
  1153. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE (0xffffffffL<<0)
  1154. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG (0L<<0)
  1155. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EECLK (1L<<0)
  1156. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_EEDATA (2L<<0)
  1157. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SCLK (4L<<0)
  1158. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_CS_B (8L<<0)
  1159. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SO (16L<<0)
  1160. #define BNX2_NVM_WRITE_NVM_WRITE_VALUE_SI (32L<<0)
  1161. #define BNX2_NVM_ADDR 0x0000640c
  1162. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
  1163. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG (0L<<0)
  1164. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EECLK (1L<<0)
  1165. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_EEDATA (2L<<0)
  1166. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SCLK (4L<<0)
  1167. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_CS_B (8L<<0)
  1168. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SO (16L<<0)
  1169. #define BNX2_NVM_ADDR_NVM_ADDR_VALUE_SI (32L<<0)
  1170. #define BNX2_NVM_READ 0x00006410
  1171. #define BNX2_NVM_READ_NVM_READ_VALUE (0xffffffffL<<0)
  1172. #define BNX2_NVM_READ_NVM_READ_VALUE_BIT_BANG (0L<<0)
  1173. #define BNX2_NVM_READ_NVM_READ_VALUE_EECLK (1L<<0)
  1174. #define BNX2_NVM_READ_NVM_READ_VALUE_EEDATA (2L<<0)
  1175. #define BNX2_NVM_READ_NVM_READ_VALUE_SCLK (4L<<0)
  1176. #define BNX2_NVM_READ_NVM_READ_VALUE_CS_B (8L<<0)
  1177. #define BNX2_NVM_READ_NVM_READ_VALUE_SO (16L<<0)
  1178. #define BNX2_NVM_READ_NVM_READ_VALUE_SI (32L<<0)
  1179. #define BNX2_NVM_CFG1 0x00006414
  1180. #define BNX2_NVM_CFG1_FLASH_MODE (1L<<0)
  1181. #define BNX2_NVM_CFG1_BUFFER_MODE (1L<<1)
  1182. #define BNX2_NVM_CFG1_PASS_MODE (1L<<2)
  1183. #define BNX2_NVM_CFG1_BITBANG_MODE (1L<<3)
  1184. #define BNX2_NVM_CFG1_STATUS_BIT (0x7L<<4)
  1185. #define BNX2_NVM_CFG1_STATUS_BIT_FLASH_RDY (0L<<4)
  1186. #define BNX2_NVM_CFG1_STATUS_BIT_BUFFER_RDY (7L<<4)
  1187. #define BNX2_NVM_CFG1_SPI_CLK_DIV (0xfL<<7)
  1188. #define BNX2_NVM_CFG1_SEE_CLK_DIV (0x7ffL<<11)
  1189. #define BNX2_NVM_CFG1_PROTECT_MODE (1L<<24)
  1190. #define BNX2_NVM_CFG1_FLASH_SIZE (1L<<25)
  1191. #define BNX2_NVM_CFG1_COMPAT_BYPASSS (1L<<31)
  1192. #define BNX2_NVM_CFG2 0x00006418
  1193. #define BNX2_NVM_CFG2_ERASE_CMD (0xffL<<0)
  1194. #define BNX2_NVM_CFG2_DUMMY (0xffL<<8)
  1195. #define BNX2_NVM_CFG2_STATUS_CMD (0xffL<<16)
  1196. #define BNX2_NVM_CFG3 0x0000641c
  1197. #define BNX2_NVM_CFG3_BUFFER_RD_CMD (0xffL<<0)
  1198. #define BNX2_NVM_CFG3_WRITE_CMD (0xffL<<8)
  1199. #define BNX2_NVM_CFG3_BUFFER_WRITE_CMD (0xffL<<16)
  1200. #define BNX2_NVM_CFG3_READ_CMD (0xffL<<24)
  1201. #define BNX2_NVM_SW_ARB 0x00006420
  1202. #define BNX2_NVM_SW_ARB_ARB_REQ_SET0 (1L<<0)
  1203. #define BNX2_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
  1204. #define BNX2_NVM_SW_ARB_ARB_REQ_SET2 (1L<<2)
  1205. #define BNX2_NVM_SW_ARB_ARB_REQ_SET3 (1L<<3)
  1206. #define BNX2_NVM_SW_ARB_ARB_REQ_CLR0 (1L<<4)
  1207. #define BNX2_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
  1208. #define BNX2_NVM_SW_ARB_ARB_REQ_CLR2 (1L<<6)
  1209. #define BNX2_NVM_SW_ARB_ARB_REQ_CLR3 (1L<<7)
  1210. #define BNX2_NVM_SW_ARB_ARB_ARB0 (1L<<8)
  1211. #define BNX2_NVM_SW_ARB_ARB_ARB1 (1L<<9)
  1212. #define BNX2_NVM_SW_ARB_ARB_ARB2 (1L<<10)
  1213. #define BNX2_NVM_SW_ARB_ARB_ARB3 (1L<<11)
  1214. #define BNX2_NVM_SW_ARB_REQ0 (1L<<12)
  1215. #define BNX2_NVM_SW_ARB_REQ1 (1L<<13)
  1216. #define BNX2_NVM_SW_ARB_REQ2 (1L<<14)
  1217. #define BNX2_NVM_SW_ARB_REQ3 (1L<<15)
  1218. #define BNX2_NVM_ACCESS_ENABLE 0x00006424
  1219. #define BNX2_NVM_ACCESS_ENABLE_EN (1L<<0)
  1220. #define BNX2_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
  1221. #define BNX2_NVM_WRITE1 0x00006428
  1222. #define BNX2_NVM_WRITE1_WREN_CMD (0xffL<<0)
  1223. #define BNX2_NVM_WRITE1_WRDI_CMD (0xffL<<8)
  1224. #define BNX2_NVM_WRITE1_SR_DATA (0xffL<<16)
  1225. /*
  1226. * dma_reg definition
  1227. * offset: 0xc00
  1228. */
  1229. #define BNX2_DMA_COMMAND 0x00000c00
  1230. #define BNX2_DMA_COMMAND_ENABLE (1L<<0)
  1231. #define BNX2_DMA_STATUS 0x00000c04
  1232. #define BNX2_DMA_STATUS_PAR_ERROR_STATE (1L<<0)
  1233. #define BNX2_DMA_STATUS_READ_TRANSFERS_STAT (1L<<16)
  1234. #define BNX2_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT (1L<<17)
  1235. #define BNX2_DMA_STATUS_BIG_READ_TRANSFERS_STAT (1L<<18)
  1236. #define BNX2_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT (1L<<19)
  1237. #define BNX2_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT (1L<<20)
  1238. #define BNX2_DMA_STATUS_WRITE_TRANSFERS_STAT (1L<<21)
  1239. #define BNX2_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT (1L<<22)
  1240. #define BNX2_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT (1L<<23)
  1241. #define BNX2_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT (1L<<24)
  1242. #define BNX2_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT (1L<<25)
  1243. #define BNX2_DMA_CONFIG 0x00000c08
  1244. #define BNX2_DMA_CONFIG_DATA_BYTE_SWAP (1L<<0)
  1245. #define BNX2_DMA_CONFIG_DATA_WORD_SWAP (1L<<1)
  1246. #define BNX2_DMA_CONFIG_CNTL_BYTE_SWAP (1L<<4)
  1247. #define BNX2_DMA_CONFIG_CNTL_WORD_SWAP (1L<<5)
  1248. #define BNX2_DMA_CONFIG_ONE_DMA (1L<<6)
  1249. #define BNX2_DMA_CONFIG_CNTL_TWO_DMA (1L<<7)
  1250. #define BNX2_DMA_CONFIG_CNTL_FPGA_MODE (1L<<8)
  1251. #define BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA (1L<<10)
  1252. #define BNX2_DMA_CONFIG_CNTL_PCI_COMP_DLY (1L<<11)
  1253. #define BNX2_DMA_CONFIG_NO_RCHANS_IN_USE (0xfL<<12)
  1254. #define BNX2_DMA_CONFIG_NO_WCHANS_IN_USE (0xfL<<16)
  1255. #define BNX2_DMA_CONFIG_PCI_CLK_CMP_BITS (0x7L<<20)
  1256. #define BNX2_DMA_CONFIG_PCI_FAST_CLK_CMP (1L<<23)
  1257. #define BNX2_DMA_CONFIG_BIG_SIZE (0xfL<<24)
  1258. #define BNX2_DMA_CONFIG_BIG_SIZE_NONE (0x0L<<24)
  1259. #define BNX2_DMA_CONFIG_BIG_SIZE_64 (0x1L<<24)
  1260. #define BNX2_DMA_CONFIG_BIG_SIZE_128 (0x2L<<24)
  1261. #define BNX2_DMA_CONFIG_BIG_SIZE_256 (0x4L<<24)
  1262. #define BNX2_DMA_CONFIG_BIG_SIZE_512 (0x8L<<24)
  1263. #define BNX2_DMA_BLACKOUT 0x00000c0c
  1264. #define BNX2_DMA_BLACKOUT_RD_RETRY_BLACKOUT (0xffL<<0)
  1265. #define BNX2_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT (0xffL<<8)
  1266. #define BNX2_DMA_BLACKOUT_WR_RETRY_BLACKOUT (0xffL<<16)
  1267. #define BNX2_DMA_RCHAN_STAT 0x00000c30
  1268. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_0 (0x7L<<0)
  1269. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_0 (1L<<3)
  1270. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_1 (0x7L<<4)
  1271. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_1 (1L<<7)
  1272. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_2 (0x7L<<8)
  1273. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_2 (1L<<11)
  1274. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_3 (0x7L<<12)
  1275. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_3 (1L<<15)
  1276. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_4 (0x7L<<16)
  1277. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_4 (1L<<19)
  1278. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_5 (0x7L<<20)
  1279. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_5 (1L<<23)
  1280. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_6 (0x7L<<24)
  1281. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_6 (1L<<27)
  1282. #define BNX2_DMA_RCHAN_STAT_COMP_CODE_7 (0x7L<<28)
  1283. #define BNX2_DMA_RCHAN_STAT_PAR_ERR_7 (1L<<31)
  1284. #define BNX2_DMA_WCHAN_STAT 0x00000c34
  1285. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_0 (0x7L<<0)
  1286. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_0 (1L<<3)
  1287. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_1 (0x7L<<4)
  1288. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_1 (1L<<7)
  1289. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_2 (0x7L<<8)
  1290. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_2 (1L<<11)
  1291. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_3 (0x7L<<12)
  1292. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_3 (1L<<15)
  1293. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_4 (0x7L<<16)
  1294. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_4 (1L<<19)
  1295. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_5 (0x7L<<20)
  1296. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_5 (1L<<23)
  1297. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_6 (0x7L<<24)
  1298. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_6 (1L<<27)
  1299. #define BNX2_DMA_WCHAN_STAT_COMP_CODE_7 (0x7L<<28)
  1300. #define BNX2_DMA_WCHAN_STAT_PAR_ERR_7 (1L<<31)
  1301. #define BNX2_DMA_RCHAN_ASSIGNMENT 0x00000c38
  1302. #define BNX2_DMA_RCHAN_ASSIGNMENT_0 (0xfL<<0)
  1303. #define BNX2_DMA_RCHAN_ASSIGNMENT_1 (0xfL<<4)
  1304. #define BNX2_DMA_RCHAN_ASSIGNMENT_2 (0xfL<<8)
  1305. #define BNX2_DMA_RCHAN_ASSIGNMENT_3 (0xfL<<12)
  1306. #define BNX2_DMA_RCHAN_ASSIGNMENT_4 (0xfL<<16)
  1307. #define BNX2_DMA_RCHAN_ASSIGNMENT_5 (0xfL<<20)
  1308. #define BNX2_DMA_RCHAN_ASSIGNMENT_6 (0xfL<<24)
  1309. #define BNX2_DMA_RCHAN_ASSIGNMENT_7 (0xfL<<28)
  1310. #define BNX2_DMA_WCHAN_ASSIGNMENT 0x00000c3c
  1311. #define BNX2_DMA_WCHAN_ASSIGNMENT_0 (0xfL<<0)
  1312. #define BNX2_DMA_WCHAN_ASSIGNMENT_1 (0xfL<<4)
  1313. #define BNX2_DMA_WCHAN_ASSIGNMENT_2 (0xfL<<8)
  1314. #define BNX2_DMA_WCHAN_ASSIGNMENT_3 (0xfL<<12)
  1315. #define BNX2_DMA_WCHAN_ASSIGNMENT_4 (0xfL<<16)
  1316. #define BNX2_DMA_WCHAN_ASSIGNMENT_5 (0xfL<<20)
  1317. #define BNX2_DMA_WCHAN_ASSIGNMENT_6 (0xfL<<24)
  1318. #define BNX2_DMA_WCHAN_ASSIGNMENT_7 (0xfL<<28)
  1319. #define BNX2_DMA_RCHAN_STAT_00 0x00000c40
  1320. #define BNX2_DMA_RCHAN_STAT_00_RCHAN_STA_HOST_ADDR_LOW (0xffffffffL<<0)
  1321. #define BNX2_DMA_RCHAN_STAT_01 0x00000c44
  1322. #define BNX2_DMA_RCHAN_STAT_01_RCHAN_STA_HOST_ADDR_HIGH (0xffffffffL<<0)
  1323. #define BNX2_DMA_RCHAN_STAT_02 0x00000c48
  1324. #define BNX2_DMA_RCHAN_STAT_02_LENGTH (0xffffL<<0)
  1325. #define BNX2_DMA_RCHAN_STAT_02_WORD_SWAP (1L<<16)
  1326. #define BNX2_DMA_RCHAN_STAT_02_BYTE_SWAP (1L<<17)
  1327. #define BNX2_DMA_RCHAN_STAT_02_PRIORITY_LVL (1L<<18)
  1328. #define BNX2_DMA_RCHAN_STAT_10 0x00000c4c
  1329. #define BNX2_DMA_RCHAN_STAT_11 0x00000c50
  1330. #define BNX2_DMA_RCHAN_STAT_12 0x00000c54
  1331. #define BNX2_DMA_RCHAN_STAT_20 0x00000c58
  1332. #define BNX2_DMA_RCHAN_STAT_21 0x00000c5c
  1333. #define BNX2_DMA_RCHAN_STAT_22 0x00000c60
  1334. #define BNX2_DMA_RCHAN_STAT_30 0x00000c64
  1335. #define BNX2_DMA_RCHAN_STAT_31 0x00000c68
  1336. #define BNX2_DMA_RCHAN_STAT_32 0x00000c6c
  1337. #define BNX2_DMA_RCHAN_STAT_40 0x00000c70
  1338. #define BNX2_DMA_RCHAN_STAT_41 0x00000c74
  1339. #define BNX2_DMA_RCHAN_STAT_42 0x00000c78
  1340. #define BNX2_DMA_RCHAN_STAT_50 0x00000c7c
  1341. #define BNX2_DMA_RCHAN_STAT_51 0x00000c80
  1342. #define BNX2_DMA_RCHAN_STAT_52 0x00000c84
  1343. #define BNX2_DMA_RCHAN_STAT_60 0x00000c88
  1344. #define BNX2_DMA_RCHAN_STAT_61 0x00000c8c
  1345. #define BNX2_DMA_RCHAN_STAT_62 0x00000c90
  1346. #define BNX2_DMA_RCHAN_STAT_70 0x00000c94
  1347. #define BNX2_DMA_RCHAN_STAT_71 0x00000c98
  1348. #define BNX2_DMA_RCHAN_STAT_72 0x00000c9c
  1349. #define BNX2_DMA_WCHAN_STAT_00 0x00000ca0
  1350. #define BNX2_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW (0xffffffffL<<0)
  1351. #define BNX2_DMA_WCHAN_STAT_01 0x00000ca4
  1352. #define BNX2_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH (0xffffffffL<<0)
  1353. #define BNX2_DMA_WCHAN_STAT_02 0x00000ca8
  1354. #define BNX2_DMA_WCHAN_STAT_02_LENGTH (0xffffL<<0)
  1355. #define BNX2_DMA_WCHAN_STAT_02_WORD_SWAP (1L<<16)
  1356. #define BNX2_DMA_WCHAN_STAT_02_BYTE_SWAP (1L<<17)
  1357. #define BNX2_DMA_WCHAN_STAT_02_PRIORITY_LVL (1L<<18)
  1358. #define BNX2_DMA_WCHAN_STAT_10 0x00000cac
  1359. #define BNX2_DMA_WCHAN_STAT_11 0x00000cb0
  1360. #define BNX2_DMA_WCHAN_STAT_12 0x00000cb4
  1361. #define BNX2_DMA_WCHAN_STAT_20 0x00000cb8
  1362. #define BNX2_DMA_WCHAN_STAT_21 0x00000cbc
  1363. #define BNX2_DMA_WCHAN_STAT_22 0x00000cc0
  1364. #define BNX2_DMA_WCHAN_STAT_30 0x00000cc4
  1365. #define BNX2_DMA_WCHAN_STAT_31 0x00000cc8
  1366. #define BNX2_DMA_WCHAN_STAT_32 0x00000ccc
  1367. #define BNX2_DMA_WCHAN_STAT_40 0x00000cd0
  1368. #define BNX2_DMA_WCHAN_STAT_41 0x00000cd4
  1369. #define BNX2_DMA_WCHAN_STAT_42 0x00000cd8
  1370. #define BNX2_DMA_WCHAN_STAT_50 0x00000cdc
  1371. #define BNX2_DMA_WCHAN_STAT_51 0x00000ce0
  1372. #define BNX2_DMA_WCHAN_STAT_52 0x00000ce4
  1373. #define BNX2_DMA_WCHAN_STAT_60 0x00000ce8
  1374. #define BNX2_DMA_WCHAN_STAT_61 0x00000cec
  1375. #define BNX2_DMA_WCHAN_STAT_62 0x00000cf0
  1376. #define BNX2_DMA_WCHAN_STAT_70 0x00000cf4
  1377. #define BNX2_DMA_WCHAN_STAT_71 0x00000cf8
  1378. #define BNX2_DMA_WCHAN_STAT_72 0x00000cfc
  1379. #define BNX2_DMA_ARB_STAT_00 0x00000d00
  1380. #define BNX2_DMA_ARB_STAT_00_MASTER (0xffffL<<0)
  1381. #define BNX2_DMA_ARB_STAT_00_MASTER_ENC (0xffL<<16)
  1382. #define BNX2_DMA_ARB_STAT_00_CUR_BINMSTR (0xffL<<24)
  1383. #define BNX2_DMA_ARB_STAT_01 0x00000d04
  1384. #define BNX2_DMA_ARB_STAT_01_LPR_RPTR (0xfL<<0)
  1385. #define BNX2_DMA_ARB_STAT_01_LPR_WPTR (0xfL<<4)
  1386. #define BNX2_DMA_ARB_STAT_01_LPB_RPTR (0xfL<<8)
  1387. #define BNX2_DMA_ARB_STAT_01_LPB_WPTR (0xfL<<12)
  1388. #define BNX2_DMA_ARB_STAT_01_HPR_RPTR (0xfL<<16)
  1389. #define BNX2_DMA_ARB_STAT_01_HPR_WPTR (0xfL<<20)
  1390. #define BNX2_DMA_ARB_STAT_01_HPB_RPTR (0xfL<<24)
  1391. #define BNX2_DMA_ARB_STAT_01_HPB_WPTR (0xfL<<28)
  1392. #define BNX2_DMA_FUSE_CTRL0_CMD 0x00000f00
  1393. #define BNX2_DMA_FUSE_CTRL0_CMD_PWRUP_DONE (1L<<0)
  1394. #define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT_DONE (1L<<1)
  1395. #define BNX2_DMA_FUSE_CTRL0_CMD_SHIFT (1L<<2)
  1396. #define BNX2_DMA_FUSE_CTRL0_CMD_LOAD (1L<<3)
  1397. #define BNX2_DMA_FUSE_CTRL0_CMD_SEL (0xfL<<8)
  1398. #define BNX2_DMA_FUSE_CTRL0_DATA 0x00000f04
  1399. #define BNX2_DMA_FUSE_CTRL1_CMD 0x00000f08
  1400. #define BNX2_DMA_FUSE_CTRL1_CMD_PWRUP_DONE (1L<<0)
  1401. #define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT_DONE (1L<<1)
  1402. #define BNX2_DMA_FUSE_CTRL1_CMD_SHIFT (1L<<2)
  1403. #define BNX2_DMA_FUSE_CTRL1_CMD_LOAD (1L<<3)
  1404. #define BNX2_DMA_FUSE_CTRL1_CMD_SEL (0xfL<<8)
  1405. #define BNX2_DMA_FUSE_CTRL1_DATA 0x00000f0c
  1406. #define BNX2_DMA_FUSE_CTRL2_CMD 0x00000f10
  1407. #define BNX2_DMA_FUSE_CTRL2_CMD_PWRUP_DONE (1L<<0)
  1408. #define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT_DONE (1L<<1)
  1409. #define BNX2_DMA_FUSE_CTRL2_CMD_SHIFT (1L<<2)
  1410. #define BNX2_DMA_FUSE_CTRL2_CMD_LOAD (1L<<3)
  1411. #define BNX2_DMA_FUSE_CTRL2_CMD_SEL (0xfL<<8)
  1412. #define BNX2_DMA_FUSE_CTRL2_DATA 0x00000f14
  1413. /*
  1414. * context_reg definition
  1415. * offset: 0x1000
  1416. */
  1417. #define BNX2_CTX_COMMAND 0x00001000
  1418. #define BNX2_CTX_COMMAND_ENABLED (1L<<0)
  1419. #define BNX2_CTX_STATUS 0x00001004
  1420. #define BNX2_CTX_STATUS_LOCK_WAIT (1L<<0)
  1421. #define BNX2_CTX_STATUS_READ_STAT (1L<<16)
  1422. #define BNX2_CTX_STATUS_WRITE_STAT (1L<<17)
  1423. #define BNX2_CTX_STATUS_ACC_STALL_STAT (1L<<18)
  1424. #define BNX2_CTX_STATUS_LOCK_STALL_STAT (1L<<19)
  1425. #define BNX2_CTX_VIRT_ADDR 0x00001008
  1426. #define BNX2_CTX_VIRT_ADDR_VIRT_ADDR (0x7fffL<<6)
  1427. #define BNX2_CTX_PAGE_TBL 0x0000100c
  1428. #define BNX2_CTX_PAGE_TBL_PAGE_TBL (0x3fffL<<6)
  1429. #define BNX2_CTX_DATA_ADR 0x00001010
  1430. #define BNX2_CTX_DATA_ADR_DATA_ADR (0x7ffffL<<2)
  1431. #define BNX2_CTX_DATA 0x00001014
  1432. #define BNX2_CTX_LOCK 0x00001018
  1433. #define BNX2_CTX_LOCK_TYPE (0x7L<<0)
  1434. #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_VOID (0x0L<<0)
  1435. #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE (0x7L<<0)
  1436. #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL (0x1L<<0)
  1437. #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TX (0x2L<<0)
  1438. #define BNX2_CTX_LOCK_TYPE_LOCK_TYPE_TIMER (0x4L<<0)
  1439. #define BNX2_CTX_LOCK_CID_VALUE (0x3fffL<<7)
  1440. #define BNX2_CTX_LOCK_GRANTED (1L<<26)
  1441. #define BNX2_CTX_LOCK_MODE (0x7L<<27)
  1442. #define BNX2_CTX_LOCK_MODE_UNLOCK (0x0L<<27)
  1443. #define BNX2_CTX_LOCK_MODE_IMMEDIATE (0x1L<<27)
  1444. #define BNX2_CTX_LOCK_MODE_SURE (0x2L<<27)
  1445. #define BNX2_CTX_LOCK_STATUS (1L<<30)
  1446. #define BNX2_CTX_LOCK_REQ (1L<<31)
  1447. #define BNX2_CTX_ACCESS_STATUS 0x00001040
  1448. #define BNX2_CTX_ACCESS_STATUS_MASTERENCODED (0xfL<<0)
  1449. #define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYSM (0x3L<<10)
  1450. #define BNX2_CTX_ACCESS_STATUS_PAGETABLEINITSM (0x3L<<12)
  1451. #define BNX2_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM (0x3L<<14)
  1452. #define BNX2_CTX_ACCESS_STATUS_QUALIFIED_REQUEST (0x7ffL<<17)
  1453. #define BNX2_CTX_DBG_LOCK_STATUS 0x00001044
  1454. #define BNX2_CTX_DBG_LOCK_STATUS_SM (0x3ffL<<0)
  1455. #define BNX2_CTX_DBG_LOCK_STATUS_MATCH (0x3ffL<<22)
  1456. #define BNX2_CTX_CHNL_LOCK_STATUS_0 0x00001080
  1457. #define BNX2_CTX_CHNL_LOCK_STATUS_0_CID (0x3fffL<<0)
  1458. #define BNX2_CTX_CHNL_LOCK_STATUS_0_TYPE (0x3L<<14)
  1459. #define BNX2_CTX_CHNL_LOCK_STATUS_0_MODE (1L<<16)
  1460. #define BNX2_CTX_CHNL_LOCK_STATUS_1 0x00001084
  1461. #define BNX2_CTX_CHNL_LOCK_STATUS_2 0x00001088
  1462. #define BNX2_CTX_CHNL_LOCK_STATUS_3 0x0000108c
  1463. #define BNX2_CTX_CHNL_LOCK_STATUS_4 0x00001090
  1464. #define BNX2_CTX_CHNL_LOCK_STATUS_5 0x00001094
  1465. #define BNX2_CTX_CHNL_LOCK_STATUS_6 0x00001098
  1466. #define BNX2_CTX_CHNL_LOCK_STATUS_7 0x0000109c
  1467. #define BNX2_CTX_CHNL_LOCK_STATUS_8 0x000010a0
  1468. /*
  1469. * emac_reg definition
  1470. * offset: 0x1400
  1471. */
  1472. #define BNX2_EMAC_MODE 0x00001400
  1473. #define BNX2_EMAC_MODE_RESET (1L<<0)
  1474. #define BNX2_EMAC_MODE_HALF_DUPLEX (1L<<1)
  1475. #define BNX2_EMAC_MODE_PORT (0x3L<<2)
  1476. #define BNX2_EMAC_MODE_PORT_NONE (0L<<2)
  1477. #define BNX2_EMAC_MODE_PORT_MII (1L<<2)
  1478. #define BNX2_EMAC_MODE_PORT_GMII (2L<<2)
  1479. #define BNX2_EMAC_MODE_PORT_MII_10 (3L<<2)
  1480. #define BNX2_EMAC_MODE_MAC_LOOP (1L<<4)
  1481. #define BNX2_EMAC_MODE_25G (1L<<5)
  1482. #define BNX2_EMAC_MODE_TAGGED_MAC_CTL (1L<<7)
  1483. #define BNX2_EMAC_MODE_TX_BURST (1L<<8)
  1484. #define BNX2_EMAC_MODE_MAX_DEFER_DROP_ENA (1L<<9)
  1485. #define BNX2_EMAC_MODE_EXT_LINK_POL (1L<<10)
  1486. #define BNX2_EMAC_MODE_FORCE_LINK (1L<<11)
  1487. #define BNX2_EMAC_MODE_MPKT (1L<<18)
  1488. #define BNX2_EMAC_MODE_MPKT_RCVD (1L<<19)
  1489. #define BNX2_EMAC_MODE_ACPI_RCVD (1L<<20)
  1490. #define BNX2_EMAC_STATUS 0x00001404
  1491. #define BNX2_EMAC_STATUS_LINK (1L<<11)
  1492. #define BNX2_EMAC_STATUS_LINK_CHANGE (1L<<12)
  1493. #define BNX2_EMAC_STATUS_MI_COMPLETE (1L<<22)
  1494. #define BNX2_EMAC_STATUS_MI_INT (1L<<23)
  1495. #define BNX2_EMAC_STATUS_AP_ERROR (1L<<24)
  1496. #define BNX2_EMAC_STATUS_PARITY_ERROR_STATE (1L<<31)
  1497. #define BNX2_EMAC_ATTENTION_ENA 0x00001408
  1498. #define BNX2_EMAC_ATTENTION_ENA_LINK (1L<<11)
  1499. #define BNX2_EMAC_ATTENTION_ENA_MI_COMPLETE (1L<<22)
  1500. #define BNX2_EMAC_ATTENTION_ENA_MI_INT (1L<<23)
  1501. #define BNX2_EMAC_ATTENTION_ENA_AP_ERROR (1L<<24)
  1502. #define BNX2_EMAC_LED 0x0000140c
  1503. #define BNX2_EMAC_LED_OVERRIDE (1L<<0)
  1504. #define BNX2_EMAC_LED_1000MB_OVERRIDE (1L<<1)
  1505. #define BNX2_EMAC_LED_100MB_OVERRIDE (1L<<2)
  1506. #define BNX2_EMAC_LED_10MB_OVERRIDE (1L<<3)
  1507. #define BNX2_EMAC_LED_TRAFFIC_OVERRIDE (1L<<4)
  1508. #define BNX2_EMAC_LED_BLNK_TRAFFIC (1L<<5)
  1509. #define BNX2_EMAC_LED_TRAFFIC (1L<<6)
  1510. #define BNX2_EMAC_LED_1000MB (1L<<7)
  1511. #define BNX2_EMAC_LED_100MB (1L<<8)
  1512. #define BNX2_EMAC_LED_10MB (1L<<9)
  1513. #define BNX2_EMAC_LED_TRAFFIC_STAT (1L<<10)
  1514. #define BNX2_EMAC_LED_BLNK_RATE (0xfffL<<19)
  1515. #define BNX2_EMAC_LED_BLNK_RATE_ENA (1L<<31)
  1516. #define BNX2_EMAC_MAC_MATCH0 0x00001410
  1517. #define BNX2_EMAC_MAC_MATCH1 0x00001414
  1518. #define BNX2_EMAC_MAC_MATCH2 0x00001418
  1519. #define BNX2_EMAC_MAC_MATCH3 0x0000141c
  1520. #define BNX2_EMAC_MAC_MATCH4 0x00001420
  1521. #define BNX2_EMAC_MAC_MATCH5 0x00001424
  1522. #define BNX2_EMAC_MAC_MATCH6 0x00001428
  1523. #define BNX2_EMAC_MAC_MATCH7 0x0000142c
  1524. #define BNX2_EMAC_MAC_MATCH8 0x00001430
  1525. #define BNX2_EMAC_MAC_MATCH9 0x00001434
  1526. #define BNX2_EMAC_MAC_MATCH10 0x00001438
  1527. #define BNX2_EMAC_MAC_MATCH11 0x0000143c
  1528. #define BNX2_EMAC_MAC_MATCH12 0x00001440
  1529. #define BNX2_EMAC_MAC_MATCH13 0x00001444
  1530. #define BNX2_EMAC_MAC_MATCH14 0x00001448
  1531. #define BNX2_EMAC_MAC_MATCH15 0x0000144c
  1532. #define BNX2_EMAC_MAC_MATCH16 0x00001450
  1533. #define BNX2_EMAC_MAC_MATCH17 0x00001454
  1534. #define BNX2_EMAC_MAC_MATCH18 0x00001458
  1535. #define BNX2_EMAC_MAC_MATCH19 0x0000145c
  1536. #define BNX2_EMAC_MAC_MATCH20 0x00001460
  1537. #define BNX2_EMAC_MAC_MATCH21 0x00001464
  1538. #define BNX2_EMAC_MAC_MATCH22 0x00001468
  1539. #define BNX2_EMAC_MAC_MATCH23 0x0000146c
  1540. #define BNX2_EMAC_MAC_MATCH24 0x00001470
  1541. #define BNX2_EMAC_MAC_MATCH25 0x00001474
  1542. #define BNX2_EMAC_MAC_MATCH26 0x00001478
  1543. #define BNX2_EMAC_MAC_MATCH27 0x0000147c
  1544. #define BNX2_EMAC_MAC_MATCH28 0x00001480
  1545. #define BNX2_EMAC_MAC_MATCH29 0x00001484
  1546. #define BNX2_EMAC_MAC_MATCH30 0x00001488
  1547. #define BNX2_EMAC_MAC_MATCH31 0x0000148c
  1548. #define BNX2_EMAC_BACKOFF_SEED 0x00001498
  1549. #define BNX2_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED (0x3ffL<<0)
  1550. #define BNX2_EMAC_RX_MTU_SIZE 0x0000149c
  1551. #define BNX2_EMAC_RX_MTU_SIZE_MTU_SIZE (0xffffL<<0)
  1552. #define BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
  1553. #define BNX2_EMAC_SERDES_CNTL 0x000014a4
  1554. #define BNX2_EMAC_SERDES_CNTL_RXR (0x7L<<0)
  1555. #define BNX2_EMAC_SERDES_CNTL_RXG (0x3L<<3)
  1556. #define BNX2_EMAC_SERDES_CNTL_RXCKSEL (1L<<6)
  1557. #define BNX2_EMAC_SERDES_CNTL_TXBIAS (0x7L<<7)
  1558. #define BNX2_EMAC_SERDES_CNTL_BGMAX (1L<<10)
  1559. #define BNX2_EMAC_SERDES_CNTL_BGMIN (1L<<11)
  1560. #define BNX2_EMAC_SERDES_CNTL_TXMODE (1L<<12)
  1561. #define BNX2_EMAC_SERDES_CNTL_TXEDGE (1L<<13)
  1562. #define BNX2_EMAC_SERDES_CNTL_SERDES_MODE (1L<<14)
  1563. #define BNX2_EMAC_SERDES_CNTL_PLLTEST (1L<<15)
  1564. #define BNX2_EMAC_SERDES_CNTL_CDET_EN (1L<<16)
  1565. #define BNX2_EMAC_SERDES_CNTL_TBI_LBK (1L<<17)
  1566. #define BNX2_EMAC_SERDES_CNTL_REMOTE_LBK (1L<<18)
  1567. #define BNX2_EMAC_SERDES_CNTL_REV_PHASE (1L<<19)
  1568. #define BNX2_EMAC_SERDES_CNTL_REGCTL12 (0x3L<<20)
  1569. #define BNX2_EMAC_SERDES_CNTL_REGCTL25 (0x3L<<22)
  1570. #define BNX2_EMAC_SERDES_STATUS 0x000014a8
  1571. #define BNX2_EMAC_SERDES_STATUS_RX_STAT (0xffL<<0)
  1572. #define BNX2_EMAC_SERDES_STATUS_COMMA_DET (1L<<8)
  1573. #define BNX2_EMAC_MDIO_COMM 0x000014ac
  1574. #define BNX2_EMAC_MDIO_COMM_DATA (0xffffL<<0)
  1575. #define BNX2_EMAC_MDIO_COMM_REG_ADDR (0x1fL<<16)
  1576. #define BNX2_EMAC_MDIO_COMM_PHY_ADDR (0x1fL<<21)
  1577. #define BNX2_EMAC_MDIO_COMM_COMMAND (0x3L<<26)
  1578. #define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0 (0L<<26)
  1579. #define BNX2_EMAC_MDIO_COMM_COMMAND_WRITE (1L<<26)
  1580. #define BNX2_EMAC_MDIO_COMM_COMMAND_READ (2L<<26)
  1581. #define BNX2_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3 (3L<<26)
  1582. #define BNX2_EMAC_MDIO_COMM_FAIL (1L<<28)
  1583. #define BNX2_EMAC_MDIO_COMM_START_BUSY (1L<<29)
  1584. #define BNX2_EMAC_MDIO_COMM_DISEXT (1L<<30)
  1585. #define BNX2_EMAC_MDIO_STATUS 0x000014b0
  1586. #define BNX2_EMAC_MDIO_STATUS_LINK (1L<<0)
  1587. #define BNX2_EMAC_MDIO_STATUS_10MB (1L<<1)
  1588. #define BNX2_EMAC_MDIO_MODE 0x000014b4
  1589. #define BNX2_EMAC_MDIO_MODE_SHORT_PREAMBLE (1L<<1)
  1590. #define BNX2_EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
  1591. #define BNX2_EMAC_MDIO_MODE_BIT_BANG (1L<<8)
  1592. #define BNX2_EMAC_MDIO_MODE_MDIO (1L<<9)
  1593. #define BNX2_EMAC_MDIO_MODE_MDIO_OE (1L<<10)
  1594. #define BNX2_EMAC_MDIO_MODE_MDC (1L<<11)
  1595. #define BNX2_EMAC_MDIO_MODE_MDINT (1L<<12)
  1596. #define BNX2_EMAC_MDIO_MODE_CLOCK_CNT (0x1fL<<16)
  1597. #define BNX2_EMAC_MDIO_AUTO_STATUS 0x000014b8
  1598. #define BNX2_EMAC_MDIO_AUTO_STATUS_AUTO_ERR (1L<<0)
  1599. #define BNX2_EMAC_TX_MODE 0x000014bc
  1600. #define BNX2_EMAC_TX_MODE_RESET (1L<<0)
  1601. #define BNX2_EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
  1602. #define BNX2_EMAC_TX_MODE_FLOW_EN (1L<<4)
  1603. #define BNX2_EMAC_TX_MODE_BIG_BACKOFF (1L<<5)
  1604. #define BNX2_EMAC_TX_MODE_LONG_PAUSE (1L<<6)
  1605. #define BNX2_EMAC_TX_MODE_LINK_AWARE (1L<<7)
  1606. #define BNX2_EMAC_TX_STATUS 0x000014c0
  1607. #define BNX2_EMAC_TX_STATUS_XOFFED (1L<<0)
  1608. #define BNX2_EMAC_TX_STATUS_XOFF_SENT (1L<<1)
  1609. #define BNX2_EMAC_TX_STATUS_XON_SENT (1L<<2)
  1610. #define BNX2_EMAC_TX_STATUS_LINK_UP (1L<<3)
  1611. #define BNX2_EMAC_TX_STATUS_UNDERRUN (1L<<4)
  1612. #define BNX2_EMAC_TX_LENGTHS 0x000014c4
  1613. #define BNX2_EMAC_TX_LENGTHS_SLOT (0xffL<<0)
  1614. #define BNX2_EMAC_TX_LENGTHS_IPG (0xfL<<8)
  1615. #define BNX2_EMAC_TX_LENGTHS_IPG_CRS (0x3L<<12)
  1616. #define BNX2_EMAC_RX_MODE 0x000014c8
  1617. #define BNX2_EMAC_RX_MODE_RESET (1L<<0)
  1618. #define BNX2_EMAC_RX_MODE_FLOW_EN (1L<<2)
  1619. #define BNX2_EMAC_RX_MODE_KEEP_MAC_CONTROL (1L<<3)
  1620. #define BNX2_EMAC_RX_MODE_KEEP_PAUSE (1L<<4)
  1621. #define BNX2_EMAC_RX_MODE_ACCEPT_OVERSIZE (1L<<5)
  1622. #define BNX2_EMAC_RX_MODE_ACCEPT_RUNTS (1L<<6)
  1623. #define BNX2_EMAC_RX_MODE_LLC_CHK (1L<<7)
  1624. #define BNX2_EMAC_RX_MODE_PROMISCUOUS (1L<<8)
  1625. #define BNX2_EMAC_RX_MODE_NO_CRC_CHK (1L<<9)
  1626. #define BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
  1627. #define BNX2_EMAC_RX_MODE_FILT_BROADCAST (1L<<11)
  1628. #define BNX2_EMAC_RX_MODE_SORT_MODE (1L<<12)
  1629. #define BNX2_EMAC_RX_STATUS 0x000014cc
  1630. #define BNX2_EMAC_RX_STATUS_FFED (1L<<0)
  1631. #define BNX2_EMAC_RX_STATUS_FF_RECEIVED (1L<<1)
  1632. #define BNX2_EMAC_RX_STATUS_N_RECEIVED (1L<<2)
  1633. #define BNX2_EMAC_MULTICAST_HASH0 0x000014d0
  1634. #define BNX2_EMAC_MULTICAST_HASH1 0x000014d4
  1635. #define BNX2_EMAC_MULTICAST_HASH2 0x000014d8
  1636. #define BNX2_EMAC_MULTICAST_HASH3 0x000014dc
  1637. #define BNX2_EMAC_MULTICAST_HASH4 0x000014e0
  1638. #define BNX2_EMAC_MULTICAST_HASH5 0x000014e4
  1639. #define BNX2_EMAC_MULTICAST_HASH6 0x000014e8
  1640. #define BNX2_EMAC_MULTICAST_HASH7 0x000014ec
  1641. #define BNX2_EMAC_RX_STAT_IFHCINOCTETS 0x00001500
  1642. #define BNX2_EMAC_RX_STAT_IFHCINBADOCTETS 0x00001504
  1643. #define BNX2_EMAC_RX_STAT_ETHERSTATSFRAGMENTS 0x00001508
  1644. #define BNX2_EMAC_RX_STAT_IFHCINUCASTPKTS 0x0000150c
  1645. #define BNX2_EMAC_RX_STAT_IFHCINMULTICASTPKTS 0x00001510
  1646. #define BNX2_EMAC_RX_STAT_IFHCINBROADCASTPKTS 0x00001514
  1647. #define BNX2_EMAC_RX_STAT_DOT3STATSFCSERRORS 0x00001518
  1648. #define BNX2_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS 0x0000151c
  1649. #define BNX2_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS 0x00001520
  1650. #define BNX2_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED 0x00001524
  1651. #define BNX2_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED 0x00001528
  1652. #define BNX2_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED 0x0000152c
  1653. #define BNX2_EMAC_RX_STAT_XOFFSTATEENTERED 0x00001530
  1654. #define BNX2_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG 0x00001534
  1655. #define BNX2_EMAC_RX_STAT_ETHERSTATSJABBERS 0x00001538
  1656. #define BNX2_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS 0x0000153c
  1657. #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS 0x00001540
  1658. #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS 0x00001544
  1659. #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS 0x00001548
  1660. #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS 0x0000154c
  1661. #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS 0x00001550
  1662. #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS 0x00001554
  1663. #define BNX2_EMAC_RX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS 0x00001558
  1664. #define BNX2_EMAC_RXMAC_DEBUG0 0x0000155c
  1665. #define BNX2_EMAC_RXMAC_DEBUG1 0x00001560
  1666. #define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT (1L<<0)
  1667. #define BNX2_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE (1L<<1)
  1668. #define BNX2_EMAC_RXMAC_DEBUG1_BAD_CRC (1L<<2)
  1669. #define BNX2_EMAC_RXMAC_DEBUG1_RX_ERROR (1L<<3)
  1670. #define BNX2_EMAC_RXMAC_DEBUG1_ALIGN_ERROR (1L<<4)
  1671. #define BNX2_EMAC_RXMAC_DEBUG1_LAST_DATA (1L<<5)
  1672. #define BNX2_EMAC_RXMAC_DEBUG1_ODD_BYTE_START (1L<<6)
  1673. #define BNX2_EMAC_RXMAC_DEBUG1_BYTE_COUNT (0xffffL<<7)
  1674. #define BNX2_EMAC_RXMAC_DEBUG1_SLOT_TIME (0xffL<<23)
  1675. #define BNX2_EMAC_RXMAC_DEBUG2 0x00001564
  1676. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE (0x7L<<0)
  1677. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE (0x0L<<0)
  1678. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SFD (0x1L<<0)
  1679. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DATA (0x2L<<0)
  1680. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP (0x3L<<0)
  1681. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_EXT (0x4L<<0)
  1682. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_DROP (0x5L<<0)
  1683. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP (0x6L<<0)
  1684. #define BNX2_EMAC_RXMAC_DEBUG2_SM_STATE_FC (0x7L<<0)
  1685. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE (0xfL<<3)
  1686. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE (0x0L<<3)
  1687. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0 (0x1L<<3)
  1688. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1 (0x2L<<3)
  1689. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2 (0x3L<<3)
  1690. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3 (0x4L<<3)
  1691. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT (0x5L<<3)
  1692. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT (0x6L<<3)
  1693. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS (0x7L<<3)
  1694. #define BNX2_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST (0x8L<<3)
  1695. #define BNX2_EMAC_RXMAC_DEBUG2_BYTE_IN (0xffL<<7)
  1696. #define BNX2_EMAC_RXMAC_DEBUG2_FALSEC (1L<<15)
  1697. #define BNX2_EMAC_RXMAC_DEBUG2_TAGGED (1L<<16)
  1698. #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE (1L<<18)
  1699. #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE (0L<<18)
  1700. #define BNX2_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED (1L<<18)
  1701. #define BNX2_EMAC_RXMAC_DEBUG2_SE_COUNTER (0xfL<<19)
  1702. #define BNX2_EMAC_RXMAC_DEBUG2_QUANTA (0x1fL<<23)
  1703. #define BNX2_EMAC_RXMAC_DEBUG3 0x00001568
  1704. #define BNX2_EMAC_RXMAC_DEBUG3_PAUSE_CTR (0xffffL<<0)
  1705. #define BNX2_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR (0xffffL<<16)
  1706. #define BNX2_EMAC_RXMAC_DEBUG4 0x0000156c
  1707. #define BNX2_EMAC_RXMAC_DEBUG4_TYPE_FIELD (0xffffL<<0)
  1708. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE (0x3fL<<16)
  1709. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE (0x0L<<16)
  1710. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2 (0x1L<<16)
  1711. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3 (0x2L<<16)
  1712. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI (0x3L<<16)
  1713. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2 (0x7L<<16)
  1714. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3 (0x5L<<16)
  1715. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1 (0x6L<<16)
  1716. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2 (0x7L<<16)
  1717. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3 (0x8L<<16)
  1718. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2 (0x9L<<16)
  1719. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3 (0xaL<<16)
  1720. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1 (0xeL<<16)
  1721. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2 (0xfL<<16)
  1722. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK (0x10L<<16)
  1723. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MC (0x11L<<16)
  1724. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2 (0x12L<<16)
  1725. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3 (0x13L<<16)
  1726. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1 (0x14L<<16)
  1727. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2 (0x15L<<16)
  1728. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3 (0x16L<<16)
  1729. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE (0x17L<<16)
  1730. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_BC (0x18L<<16)
  1731. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE (0x19L<<16)
  1732. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD (0x1aL<<16)
  1733. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC (0x1bL<<16)
  1734. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH (0x1cL<<16)
  1735. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF (0x1dL<<16)
  1736. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_XON (0x1eL<<16)
  1737. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED (0x1fL<<16)
  1738. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED (0x20L<<16)
  1739. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE (0x21L<<16)
  1740. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL (0x22L<<16)
  1741. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1 (0x23L<<16)
  1742. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2 (0x24L<<16)
  1743. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3 (0x25L<<16)
  1744. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE (0x26L<<16)
  1745. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE (0x27L<<16)
  1746. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL (0x28L<<16)
  1747. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE (0x29L<<16)
  1748. #define BNX2_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP (0x2aL<<16)
  1749. #define BNX2_EMAC_RXMAC_DEBUG4_DROP_PKT (1L<<22)
  1750. #define BNX2_EMAC_RXMAC_DEBUG4_SLOT_FILLED (1L<<23)
  1751. #define BNX2_EMAC_RXMAC_DEBUG4_FALSE_CARRIER (1L<<24)
  1752. #define BNX2_EMAC_RXMAC_DEBUG4_LAST_DATA (1L<<25)
  1753. #define BNX2_EMAC_RXMAC_DEBUG4_sfd_FOUND (1L<<26)
  1754. #define BNX2_EMAC_RXMAC_DEBUG4_ADVANCE (1L<<27)
  1755. #define BNX2_EMAC_RXMAC_DEBUG4_START (1L<<28)
  1756. #define BNX2_EMAC_RXMAC_DEBUG5 0x00001570
  1757. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM (0x7L<<0)
  1758. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE (0L<<0)
  1759. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF (1L<<0)
  1760. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT (2L<<0)
  1761. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC (3L<<0)
  1762. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE (4L<<0)
  1763. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL (5L<<0)
  1764. #define BNX2_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT (6L<<0)
  1765. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1 (0x7L<<4)
  1766. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW (0x0L<<4)
  1767. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT (0x1L<<4)
  1768. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF (0x2L<<4)
  1769. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF (0x3L<<4)
  1770. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF (0x4L<<4)
  1771. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF (0x6L<<4)
  1772. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF (0x7L<<4)
  1773. #define BNX2_EMAC_RXMAC_DEBUG5_EOF_DETECTED (1L<<7)
  1774. #define BNX2_EMAC_RXMAC_DEBUG5_CCODE_BUF0 (0x7L<<8)
  1775. #define BNX2_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL (1L<<11)
  1776. #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_CCODE (1L<<12)
  1777. #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_DATA (1L<<13)
  1778. #define BNX2_EMAC_RXMAC_DEBUG5_LOAD_STAT (1L<<14)
  1779. #define BNX2_EMAC_RXMAC_DEBUG5_CLR_STAT (1L<<15)
  1780. #define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE (0x3L<<16)
  1781. #define BNX2_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT (1L<<19)
  1782. #define BNX2_EMAC_RXMAC_DEBUG5_FMLEN (0xfffL<<20)
  1783. #define BNX2_EMAC_RX_STAT_AC0 0x00001580
  1784. #define BNX2_EMAC_RX_STAT_AC1 0x00001584
  1785. #define BNX2_EMAC_RX_STAT_AC2 0x00001588
  1786. #define BNX2_EMAC_RX_STAT_AC3 0x0000158c
  1787. #define BNX2_EMAC_RX_STAT_AC4 0x00001590
  1788. #define BNX2_EMAC_RX_STAT_AC5 0x00001594
  1789. #define BNX2_EMAC_RX_STAT_AC6 0x00001598
  1790. #define BNX2_EMAC_RX_STAT_AC7 0x0000159c
  1791. #define BNX2_EMAC_RX_STAT_AC8 0x000015a0
  1792. #define BNX2_EMAC_RX_STAT_AC9 0x000015a4
  1793. #define BNX2_EMAC_RX_STAT_AC10 0x000015a8
  1794. #define BNX2_EMAC_RX_STAT_AC11 0x000015ac
  1795. #define BNX2_EMAC_RX_STAT_AC12 0x000015b0
  1796. #define BNX2_EMAC_RX_STAT_AC13 0x000015b4
  1797. #define BNX2_EMAC_RX_STAT_AC14 0x000015b8
  1798. #define BNX2_EMAC_RX_STAT_AC15 0x000015bc
  1799. #define BNX2_EMAC_RX_STAT_AC16 0x000015c0
  1800. #define BNX2_EMAC_RX_STAT_AC17 0x000015c4
  1801. #define BNX2_EMAC_RX_STAT_AC18 0x000015c8
  1802. #define BNX2_EMAC_RX_STAT_AC19 0x000015cc
  1803. #define BNX2_EMAC_RX_STAT_AC20 0x000015d0
  1804. #define BNX2_EMAC_RX_STAT_AC21 0x000015d4
  1805. #define BNX2_EMAC_RX_STAT_AC22 0x000015d8
  1806. #define BNX2_EMAC_RXMAC_SUC_DBG_OVERRUNVEC 0x000015dc
  1807. #define BNX2_EMAC_TX_STAT_IFHCOUTOCTETS 0x00001600
  1808. #define BNX2_EMAC_TX_STAT_IFHCOUTBADOCTETS 0x00001604
  1809. #define BNX2_EMAC_TX_STAT_ETHERSTATSCOLLISIONS 0x00001608
  1810. #define BNX2_EMAC_TX_STAT_OUTXONSENT 0x0000160c
  1811. #define BNX2_EMAC_TX_STAT_OUTXOFFSENT 0x00001610
  1812. #define BNX2_EMAC_TX_STAT_FLOWCONTROLDONE 0x00001614
  1813. #define BNX2_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES 0x00001618
  1814. #define BNX2_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES 0x0000161c
  1815. #define BNX2_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS 0x00001620
  1816. #define BNX2_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS 0x00001624
  1817. #define BNX2_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS 0x00001628
  1818. #define BNX2_EMAC_TX_STAT_IFHCOUTUCASTPKTS 0x0000162c
  1819. #define BNX2_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS 0x00001630
  1820. #define BNX2_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS 0x00001634
  1821. #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS 0x00001638
  1822. #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS 0x0000163c
  1823. #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS 0x00001640
  1824. #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS 0x00001644
  1825. #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS 0x00001648
  1826. #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS 0x0000164c
  1827. #define BNX2_EMAC_TX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS 0x00001650
  1828. #define BNX2_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS 0x00001654
  1829. #define BNX2_EMAC_TXMAC_DEBUG0 0x00001658
  1830. #define BNX2_EMAC_TXMAC_DEBUG1 0x0000165c
  1831. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE (0xfL<<0)
  1832. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE (0x0L<<0)
  1833. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_START0 (0x1L<<0)
  1834. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0 (0x4L<<0)
  1835. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1 (0x5L<<0)
  1836. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2 (0x6L<<0)
  1837. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3 (0x7L<<0)
  1838. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0 (0x8L<<0)
  1839. #define BNX2_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1 (0x9L<<0)
  1840. #define BNX2_EMAC_TXMAC_DEBUG1_CRS_ENABLE (1L<<4)
  1841. #define BNX2_EMAC_TXMAC_DEBUG1_BAD_CRC (1L<<5)
  1842. #define BNX2_EMAC_TXMAC_DEBUG1_SE_COUNTER (0xfL<<6)
  1843. #define BNX2_EMAC_TXMAC_DEBUG1_SEND_PAUSE (1L<<10)
  1844. #define BNX2_EMAC_TXMAC_DEBUG1_LATE_COLLISION (1L<<11)
  1845. #define BNX2_EMAC_TXMAC_DEBUG1_MAX_DEFER (1L<<12)
  1846. #define BNX2_EMAC_TXMAC_DEBUG1_DEFERRED (1L<<13)
  1847. #define BNX2_EMAC_TXMAC_DEBUG1_ONE_BYTE (1L<<14)
  1848. #define BNX2_EMAC_TXMAC_DEBUG1_IPG_TIME (0xfL<<15)
  1849. #define BNX2_EMAC_TXMAC_DEBUG1_SLOT_TIME (0xffL<<19)
  1850. #define BNX2_EMAC_TXMAC_DEBUG2 0x00001660
  1851. #define BNX2_EMAC_TXMAC_DEBUG2_BACK_OFF (0x3ffL<<0)
  1852. #define BNX2_EMAC_TXMAC_DEBUG2_BYTE_COUNT (0xffffL<<10)
  1853. #define BNX2_EMAC_TXMAC_DEBUG2_COL_COUNT (0x1fL<<26)
  1854. #define BNX2_EMAC_TXMAC_DEBUG2_COL_BIT (1L<<31)
  1855. #define BNX2_EMAC_TXMAC_DEBUG3 0x00001664
  1856. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE (0xfL<<0)
  1857. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE (0x0L<<0)
  1858. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1 (0x1L<<0)
  1859. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2 (0x2L<<0)
  1860. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SFD (0x3L<<0)
  1861. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_DATA (0x4L<<0)
  1862. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1 (0x5L<<0)
  1863. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2 (0x6L<<0)
  1864. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EXT (0x7L<<0)
  1865. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATB (0x8L<<0)
  1866. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_STATG (0x9L<<0)
  1867. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_JAM (0xaL<<0)
  1868. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM (0xbL<<0)
  1869. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM (0xcL<<0)
  1870. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT (0xdL<<0)
  1871. #define BNX2_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF (0xeL<<0)
  1872. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE (0x7L<<4)
  1873. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE (0x0L<<4)
  1874. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT (0x1L<<4)
  1875. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI (0x2L<<4)
  1876. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_MC (0x3L<<4)
  1877. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2 (0x4L<<4)
  1878. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3 (0x5L<<4)
  1879. #define BNX2_EMAC_TXMAC_DEBUG3_FILT_STATE_BC (0x6L<<4)
  1880. #define BNX2_EMAC_TXMAC_DEBUG3_CRS_DONE (1L<<7)
  1881. #define BNX2_EMAC_TXMAC_DEBUG3_XOFF (1L<<8)
  1882. #define BNX2_EMAC_TXMAC_DEBUG3_SE_COUNTER (0xfL<<9)
  1883. #define BNX2_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER (0x1fL<<13)
  1884. #define BNX2_EMAC_TXMAC_DEBUG4 0x00001668
  1885. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER (0xffffL<<0)
  1886. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE (0xfL<<16)
  1887. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE (0x0L<<16)
  1888. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1 (0x2L<<16)
  1889. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2 (0x3L<<16)
  1890. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3 (0x6L<<16)
  1891. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1 (0x7L<<16)
  1892. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2 (0x5L<<16)
  1893. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3 (0x4L<<16)
  1894. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE (0xcL<<16)
  1895. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD (0xeL<<16)
  1896. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME (0xaL<<16)
  1897. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1 (0x8L<<16)
  1898. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2 (0x9L<<16)
  1899. #define BNX2_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT (0xdL<<16)
  1900. #define BNX2_EMAC_TXMAC_DEBUG4_STATS0_VALID (1L<<20)
  1901. #define BNX2_EMAC_TXMAC_DEBUG4_APPEND_CRC (1L<<21)
  1902. #define BNX2_EMAC_TXMAC_DEBUG4_SLOT_FILLED (1L<<22)
  1903. #define BNX2_EMAC_TXMAC_DEBUG4_MAX_DEFER (1L<<23)
  1904. #define BNX2_EMAC_TXMAC_DEBUG4_SEND_EXTEND (1L<<24)
  1905. #define BNX2_EMAC_TXMAC_DEBUG4_SEND_PADDING (1L<<25)
  1906. #define BNX2_EMAC_TXMAC_DEBUG4_EOF_LOC (1L<<26)
  1907. #define BNX2_EMAC_TXMAC_DEBUG4_COLLIDING (1L<<27)
  1908. #define BNX2_EMAC_TXMAC_DEBUG4_COL_IN (1L<<28)
  1909. #define BNX2_EMAC_TXMAC_DEBUG4_BURSTING (1L<<29)
  1910. #define BNX2_EMAC_TXMAC_DEBUG4_ADVANCE (1L<<30)
  1911. #define BNX2_EMAC_TXMAC_DEBUG4_GO (1L<<31)
  1912. #define BNX2_EMAC_TX_STAT_AC0 0x00001680
  1913. #define BNX2_EMAC_TX_STAT_AC1 0x00001684
  1914. #define BNX2_EMAC_TX_STAT_AC2 0x00001688
  1915. #define BNX2_EMAC_TX_STAT_AC3 0x0000168c
  1916. #define BNX2_EMAC_TX_STAT_AC4 0x00001690
  1917. #define BNX2_EMAC_TX_STAT_AC5 0x00001694
  1918. #define BNX2_EMAC_TX_STAT_AC6 0x00001698
  1919. #define BNX2_EMAC_TX_STAT_AC7 0x0000169c
  1920. #define BNX2_EMAC_TX_STAT_AC8 0x000016a0
  1921. #define BNX2_EMAC_TX_STAT_AC9 0x000016a4
  1922. #define BNX2_EMAC_TX_STAT_AC10 0x000016a8
  1923. #define BNX2_EMAC_TX_STAT_AC11 0x000016ac
  1924. #define BNX2_EMAC_TX_STAT_AC12 0x000016b0
  1925. #define BNX2_EMAC_TX_STAT_AC13 0x000016b4
  1926. #define BNX2_EMAC_TX_STAT_AC14 0x000016b8
  1927. #define BNX2_EMAC_TX_STAT_AC15 0x000016bc
  1928. #define BNX2_EMAC_TX_STAT_AC16 0x000016c0
  1929. #define BNX2_EMAC_TX_STAT_AC17 0x000016c4
  1930. #define BNX2_EMAC_TX_STAT_AC18 0x000016c8
  1931. #define BNX2_EMAC_TX_STAT_AC19 0x000016cc
  1932. #define BNX2_EMAC_TX_STAT_AC20 0x000016d0
  1933. #define BNX2_EMAC_TX_STAT_AC21 0x000016d4
  1934. #define BNX2_EMAC_TXMAC_SUC_DBG_OVERRUNVEC 0x000016d8
  1935. /*
  1936. * rpm_reg definition
  1937. * offset: 0x1800
  1938. */
  1939. #define BNX2_RPM_COMMAND 0x00001800
  1940. #define BNX2_RPM_COMMAND_ENABLED (1L<<0)
  1941. #define BNX2_RPM_COMMAND_OVERRUN_ABORT (1L<<4)
  1942. #define BNX2_RPM_STATUS 0x00001804
  1943. #define BNX2_RPM_STATUS_MBUF_WAIT (1L<<0)
  1944. #define BNX2_RPM_STATUS_FREE_WAIT (1L<<1)
  1945. #define BNX2_RPM_CONFIG 0x00001808
  1946. #define BNX2_RPM_CONFIG_NO_PSD_HDR_CKSUM (1L<<0)
  1947. #define BNX2_RPM_CONFIG_ACPI_ENA (1L<<1)
  1948. #define BNX2_RPM_CONFIG_ACPI_KEEP (1L<<2)
  1949. #define BNX2_RPM_CONFIG_MP_KEEP (1L<<3)
  1950. #define BNX2_RPM_CONFIG_SORT_VECT_VAL (0xfL<<4)
  1951. #define BNX2_RPM_CONFIG_IGNORE_VLAN (1L<<31)
  1952. #define BNX2_RPM_VLAN_MATCH0 0x00001810
  1953. #define BNX2_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE (0xfffL<<0)
  1954. #define BNX2_RPM_VLAN_MATCH1 0x00001814
  1955. #define BNX2_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE (0xfffL<<0)
  1956. #define BNX2_RPM_VLAN_MATCH2 0x00001818
  1957. #define BNX2_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE (0xfffL<<0)
  1958. #define BNX2_RPM_VLAN_MATCH3 0x0000181c
  1959. #define BNX2_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE (0xfffL<<0)
  1960. #define BNX2_RPM_SORT_USER0 0x00001820
  1961. #define BNX2_RPM_SORT_USER0_PM_EN (0xffffL<<0)
  1962. #define BNX2_RPM_SORT_USER0_BC_EN (1L<<16)
  1963. #define BNX2_RPM_SORT_USER0_MC_EN (1L<<17)
  1964. #define BNX2_RPM_SORT_USER0_MC_HSH_EN (1L<<18)
  1965. #define BNX2_RPM_SORT_USER0_PROM_EN (1L<<19)
  1966. #define BNX2_RPM_SORT_USER0_VLAN_EN (0xfL<<20)
  1967. #define BNX2_RPM_SORT_USER0_PROM_VLAN (1L<<24)
  1968. #define BNX2_RPM_SORT_USER0_ENA (1L<<31)
  1969. #define BNX2_RPM_SORT_USER1 0x00001824
  1970. #define BNX2_RPM_SORT_USER1_PM_EN (0xffffL<<0)
  1971. #define BNX2_RPM_SORT_USER1_BC_EN (1L<<16)
  1972. #define BNX2_RPM_SORT_USER1_MC_EN (1L<<17)
  1973. #define BNX2_RPM_SORT_USER1_MC_HSH_EN (1L<<18)
  1974. #define BNX2_RPM_SORT_USER1_PROM_EN (1L<<19)
  1975. #define BNX2_RPM_SORT_USER1_VLAN_EN (0xfL<<20)
  1976. #define BNX2_RPM_SORT_USER1_PROM_VLAN (1L<<24)
  1977. #define BNX2_RPM_SORT_USER1_ENA (1L<<31)
  1978. #define BNX2_RPM_SORT_USER2 0x00001828
  1979. #define BNX2_RPM_SORT_USER2_PM_EN (0xffffL<<0)
  1980. #define BNX2_RPM_SORT_USER2_BC_EN (1L<<16)
  1981. #define BNX2_RPM_SORT_USER2_MC_EN (1L<<17)
  1982. #define BNX2_RPM_SORT_USER2_MC_HSH_EN (1L<<18)
  1983. #define BNX2_RPM_SORT_USER2_PROM_EN (1L<<19)
  1984. #define BNX2_RPM_SORT_USER2_VLAN_EN (0xfL<<20)
  1985. #define BNX2_RPM_SORT_USER2_PROM_VLAN (1L<<24)
  1986. #define BNX2_RPM_SORT_USER2_ENA (1L<<31)
  1987. #define BNX2_RPM_SORT_USER3 0x0000182c
  1988. #define BNX2_RPM_SORT_USER3_PM_EN (0xffffL<<0)
  1989. #define BNX2_RPM_SORT_USER3_BC_EN (1L<<16)
  1990. #define BNX2_RPM_SORT_USER3_MC_EN (1L<<17)
  1991. #define BNX2_RPM_SORT_USER3_MC_HSH_EN (1L<<18)
  1992. #define BNX2_RPM_SORT_USER3_PROM_EN (1L<<19)
  1993. #define BNX2_RPM_SORT_USER3_VLAN_EN (0xfL<<20)
  1994. #define BNX2_RPM_SORT_USER3_PROM_VLAN (1L<<24)
  1995. #define BNX2_RPM_SORT_USER3_ENA (1L<<31)
  1996. #define BNX2_RPM_STAT_L2_FILTER_DISCARDS 0x00001840
  1997. #define BNX2_RPM_STAT_RULE_CHECKER_DISCARDS 0x00001844
  1998. #define BNX2_RPM_STAT_IFINFTQDISCARDS 0x00001848
  1999. #define BNX2_RPM_STAT_IFINMBUFDISCARD 0x0000184c
  2000. #define BNX2_RPM_STAT_RULE_CHECKER_P4_HIT 0x00001850
  2001. #define BNX2_RPM_STAT_AC0 0x00001880
  2002. #define BNX2_RPM_STAT_AC1 0x00001884
  2003. #define BNX2_RPM_STAT_AC2 0x00001888
  2004. #define BNX2_RPM_STAT_AC3 0x0000188c
  2005. #define BNX2_RPM_STAT_AC4 0x00001890
  2006. #define BNX2_RPM_RC_CNTL_0 0x00001900
  2007. #define BNX2_RPM_RC_CNTL_0_OFFSET (0xffL<<0)
  2008. #define BNX2_RPM_RC_CNTL_0_CLASS (0x7L<<8)
  2009. #define BNX2_RPM_RC_CNTL_0_PRIORITY (1L<<11)
  2010. #define BNX2_RPM_RC_CNTL_0_P4 (1L<<12)
  2011. #define BNX2_RPM_RC_CNTL_0_HDR_TYPE (0x7L<<13)
  2012. #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_START (0L<<13)
  2013. #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_IP (1L<<13)
  2014. #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_TCP (2L<<13)
  2015. #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_UDP (3L<<13)
  2016. #define BNX2_RPM_RC_CNTL_0_HDR_TYPE_DATA (4L<<13)
  2017. #define BNX2_RPM_RC_CNTL_0_COMP (0x3L<<16)
  2018. #define BNX2_RPM_RC_CNTL_0_COMP_EQUAL (0L<<16)
  2019. #define BNX2_RPM_RC_CNTL_0_COMP_NEQUAL (1L<<16)
  2020. #define BNX2_RPM_RC_CNTL_0_COMP_GREATER (2L<<16)
  2021. #define BNX2_RPM_RC_CNTL_0_COMP_LESS (3L<<16)
  2022. #define BNX2_RPM_RC_CNTL_0_SBIT (1L<<19)
  2023. #define BNX2_RPM_RC_CNTL_0_CMDSEL (0xfL<<20)
  2024. #define BNX2_RPM_RC_CNTL_0_MAP (1L<<24)
  2025. #define BNX2_RPM_RC_CNTL_0_DISCARD (1L<<25)
  2026. #define BNX2_RPM_RC_CNTL_0_MASK (1L<<26)
  2027. #define BNX2_RPM_RC_CNTL_0_P1 (1L<<27)
  2028. #define BNX2_RPM_RC_CNTL_0_P2 (1L<<28)
  2029. #define BNX2_RPM_RC_CNTL_0_P3 (1L<<29)
  2030. #define BNX2_RPM_RC_CNTL_0_NBIT (1L<<30)
  2031. #define BNX2_RPM_RC_VALUE_MASK_0 0x00001904
  2032. #define BNX2_RPM_RC_VALUE_MASK_0_VALUE (0xffffL<<0)
  2033. #define BNX2_RPM_RC_VALUE_MASK_0_MASK (0xffffL<<16)
  2034. #define BNX2_RPM_RC_CNTL_1 0x00001908
  2035. #define BNX2_RPM_RC_CNTL_1_A (0x3ffffL<<0)
  2036. #define BNX2_RPM_RC_CNTL_1_B (0xfffL<<19)
  2037. #define BNX2_RPM_RC_VALUE_MASK_1 0x0000190c
  2038. #define BNX2_RPM_RC_CNTL_2 0x00001910
  2039. #define BNX2_RPM_RC_CNTL_2_A (0x3ffffL<<0)
  2040. #define BNX2_RPM_RC_CNTL_2_B (0xfffL<<19)
  2041. #define BNX2_RPM_RC_VALUE_MASK_2 0x00001914
  2042. #define BNX2_RPM_RC_CNTL_3 0x00001918
  2043. #define BNX2_RPM_RC_CNTL_3_A (0x3ffffL<<0)
  2044. #define BNX2_RPM_RC_CNTL_3_B (0xfffL<<19)
  2045. #define BNX2_RPM_RC_VALUE_MASK_3 0x0000191c
  2046. #define BNX2_RPM_RC_CNTL_4 0x00001920
  2047. #define BNX2_RPM_RC_CNTL_4_A (0x3ffffL<<0)
  2048. #define BNX2_RPM_RC_CNTL_4_B (0xfffL<<19)
  2049. #define BNX2_RPM_RC_VALUE_MASK_4 0x00001924
  2050. #define BNX2_RPM_RC_CNTL_5 0x00001928
  2051. #define BNX2_RPM_RC_CNTL_5_A (0x3ffffL<<0)
  2052. #define BNX2_RPM_RC_CNTL_5_B (0xfffL<<19)
  2053. #define BNX2_RPM_RC_VALUE_MASK_5 0x0000192c
  2054. #define BNX2_RPM_RC_CNTL_6 0x00001930
  2055. #define BNX2_RPM_RC_CNTL_6_A (0x3ffffL<<0)
  2056. #define BNX2_RPM_RC_CNTL_6_B (0xfffL<<19)
  2057. #define BNX2_RPM_RC_VALUE_MASK_6 0x00001934
  2058. #define BNX2_RPM_RC_CNTL_7 0x00001938
  2059. #define BNX2_RPM_RC_CNTL_7_A (0x3ffffL<<0)
  2060. #define BNX2_RPM_RC_CNTL_7_B (0xfffL<<19)
  2061. #define BNX2_RPM_RC_VALUE_MASK_7 0x0000193c
  2062. #define BNX2_RPM_RC_CNTL_8 0x00001940
  2063. #define BNX2_RPM_RC_CNTL_8_A (0x3ffffL<<0)
  2064. #define BNX2_RPM_RC_CNTL_8_B (0xfffL<<19)
  2065. #define BNX2_RPM_RC_VALUE_MASK_8 0x00001944
  2066. #define BNX2_RPM_RC_CNTL_9 0x00001948
  2067. #define BNX2_RPM_RC_CNTL_9_A (0x3ffffL<<0)
  2068. #define BNX2_RPM_RC_CNTL_9_B (0xfffL<<19)
  2069. #define BNX2_RPM_RC_VALUE_MASK_9 0x0000194c
  2070. #define BNX2_RPM_RC_CNTL_10 0x00001950
  2071. #define BNX2_RPM_RC_CNTL_10_A (0x3ffffL<<0)
  2072. #define BNX2_RPM_RC_CNTL_10_B (0xfffL<<19)
  2073. #define BNX2_RPM_RC_VALUE_MASK_10 0x00001954
  2074. #define BNX2_RPM_RC_CNTL_11 0x00001958
  2075. #define BNX2_RPM_RC_CNTL_11_A (0x3ffffL<<0)
  2076. #define BNX2_RPM_RC_CNTL_11_B (0xfffL<<19)
  2077. #define BNX2_RPM_RC_VALUE_MASK_11 0x0000195c
  2078. #define BNX2_RPM_RC_CNTL_12 0x00001960
  2079. #define BNX2_RPM_RC_CNTL_12_A (0x3ffffL<<0)
  2080. #define BNX2_RPM_RC_CNTL_12_B (0xfffL<<19)
  2081. #define BNX2_RPM_RC_VALUE_MASK_12 0x00001964
  2082. #define BNX2_RPM_RC_CNTL_13 0x00001968
  2083. #define BNX2_RPM_RC_CNTL_13_A (0x3ffffL<<0)
  2084. #define BNX2_RPM_RC_CNTL_13_B (0xfffL<<19)
  2085. #define BNX2_RPM_RC_VALUE_MASK_13 0x0000196c
  2086. #define BNX2_RPM_RC_CNTL_14 0x00001970
  2087. #define BNX2_RPM_RC_CNTL_14_A (0x3ffffL<<0)
  2088. #define BNX2_RPM_RC_CNTL_14_B (0xfffL<<19)
  2089. #define BNX2_RPM_RC_VALUE_MASK_14 0x00001974
  2090. #define BNX2_RPM_RC_CNTL_15 0x00001978
  2091. #define BNX2_RPM_RC_CNTL_15_A (0x3ffffL<<0)
  2092. #define BNX2_RPM_RC_CNTL_15_B (0xfffL<<19)
  2093. #define BNX2_RPM_RC_VALUE_MASK_15 0x0000197c
  2094. #define BNX2_RPM_RC_CONFIG 0x00001980
  2095. #define BNX2_RPM_RC_CONFIG_RULE_ENABLE (0xffffL<<0)
  2096. #define BNX2_RPM_RC_CONFIG_DEF_CLASS (0x7L<<24)
  2097. #define BNX2_RPM_DEBUG0 0x00001984
  2098. #define BNX2_RPM_DEBUG0_FM_BCNT (0xffffL<<0)
  2099. #define BNX2_RPM_DEBUG0_T_DATA_OFST_VLD (1L<<16)
  2100. #define BNX2_RPM_DEBUG0_T_UDP_OFST_VLD (1L<<17)
  2101. #define BNX2_RPM_DEBUG0_T_TCP_OFST_VLD (1L<<18)
  2102. #define BNX2_RPM_DEBUG0_T_IP_OFST_VLD (1L<<19)
  2103. #define BNX2_RPM_DEBUG0_IP_MORE_FRGMT (1L<<20)
  2104. #define BNX2_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR (1L<<21)
  2105. #define BNX2_RPM_DEBUG0_LLC_SNAP (1L<<22)
  2106. #define BNX2_RPM_DEBUG0_FM_STARTED (1L<<23)
  2107. #define BNX2_RPM_DEBUG0_DONE (1L<<24)
  2108. #define BNX2_RPM_DEBUG0_WAIT_4_DONE (1L<<25)
  2109. #define BNX2_RPM_DEBUG0_USE_TPBUF_CKSUM (1L<<26)
  2110. #define BNX2_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM (1L<<27)
  2111. #define BNX2_RPM_DEBUG0_IGNORE_VLAN (1L<<28)
  2112. #define BNX2_RPM_DEBUG0_RP_ENA_ACTIVE (1L<<31)
  2113. #define BNX2_RPM_DEBUG1 0x00001988
  2114. #define BNX2_RPM_DEBUG1_FSM_CUR_ST (0xffffL<<0)
  2115. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IDLE (0L<<0)
  2116. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL (1L<<0)
  2117. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC (2L<<0)
  2118. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP (4L<<0)
  2119. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP (8L<<0)
  2120. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP_START (16L<<0)
  2121. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_IP (32L<<0)
  2122. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_TCP (64L<<0)
  2123. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_UDP (128L<<0)
  2124. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_AH (256L<<0)
  2125. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP (512L<<0)
  2126. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD (1024L<<0)
  2127. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_DATA (2048L<<0)
  2128. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY (0x2000L<<0)
  2129. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT (0x4000L<<0)
  2130. #define BNX2_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT (0x8000L<<0)
  2131. #define BNX2_RPM_DEBUG1_HDR_BCNT (0x7ffL<<16)
  2132. #define BNX2_RPM_DEBUG1_UNKNOWN_ETYPE_D (1L<<28)
  2133. #define BNX2_RPM_DEBUG1_VLAN_REMOVED_D2 (1L<<29)
  2134. #define BNX2_RPM_DEBUG1_VLAN_REMOVED_D1 (1L<<30)
  2135. #define BNX2_RPM_DEBUG1_EOF_0XTRA_WD (1L<<31)
  2136. #define BNX2_RPM_DEBUG2 0x0000198c
  2137. #define BNX2_RPM_DEBUG2_CMD_HIT_VEC (0xffffL<<0)
  2138. #define BNX2_RPM_DEBUG2_IP_BCNT (0xffL<<16)
  2139. #define BNX2_RPM_DEBUG2_THIS_CMD_M4 (1L<<24)
  2140. #define BNX2_RPM_DEBUG2_THIS_CMD_M3 (1L<<25)
  2141. #define BNX2_RPM_DEBUG2_THIS_CMD_M2 (1L<<26)
  2142. #define BNX2_RPM_DEBUG2_THIS_CMD_M1 (1L<<27)
  2143. #define BNX2_RPM_DEBUG2_IPIPE_EMPTY (1L<<28)
  2144. #define BNX2_RPM_DEBUG2_FM_DISCARD (1L<<29)
  2145. #define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D2 (1L<<30)
  2146. #define BNX2_RPM_DEBUG2_LAST_RULE_IN_FM_D1 (1L<<31)
  2147. #define BNX2_RPM_DEBUG3 0x00001990
  2148. #define BNX2_RPM_DEBUG3_AVAIL_MBUF_PTR (0x1ffL<<0)
  2149. #define BNX2_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT (1L<<9)
  2150. #define BNX2_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT (1L<<10)
  2151. #define BNX2_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT (1L<<11)
  2152. #define BNX2_RPM_DEBUG3_RDE_RBUF_FREE_REQ (1L<<12)
  2153. #define BNX2_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ (1L<<13)
  2154. #define BNX2_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL (1L<<14)
  2155. #define BNX2_RPM_DEBUG3_RBUF_RDE_SOF_DROP (1L<<15)
  2156. #define BNX2_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT (0xfL<<16)
  2157. #define BNX2_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL (1L<<21)
  2158. #define BNX2_RPM_DEBUG3_DROP_NXT_VLD (1L<<22)
  2159. #define BNX2_RPM_DEBUG3_DROP_NXT (1L<<23)
  2160. #define BNX2_RPM_DEBUG3_FTQ_FSM (0x3L<<24)
  2161. #define BNX2_RPM_DEBUG3_FTQ_FSM_IDLE (0x0L<<24)
  2162. #define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_ACK (0x1L<<24)
  2163. #define BNX2_RPM_DEBUG3_FTQ_FSM_WAIT_FREE (0x2L<<24)
  2164. #define BNX2_RPM_DEBUG3_MBWRITE_FSM (0x3L<<26)
  2165. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF (0x0L<<26)
  2166. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF (0x1L<<26)
  2167. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA (0x2L<<26)
  2168. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA (0x3L<<26)
  2169. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF (0x4L<<26)
  2170. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK (0x5L<<26)
  2171. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD (0x6L<<26)
  2172. #define BNX2_RPM_DEBUG3_MBWRITE_FSM_DONE (0x7L<<26)
  2173. #define BNX2_RPM_DEBUG3_MBFREE_FSM (1L<<29)
  2174. #define BNX2_RPM_DEBUG3_MBFREE_FSM_IDLE (0L<<29)
  2175. #define BNX2_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK (1L<<29)
  2176. #define BNX2_RPM_DEBUG3_MBALLOC_FSM (1L<<30)
  2177. #define BNX2_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF (0x0L<<30)
  2178. #define BNX2_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF (0x1L<<30)
  2179. #define BNX2_RPM_DEBUG3_CCODE_EOF_ERROR (1L<<31)
  2180. #define BNX2_RPM_DEBUG4 0x00001994
  2181. #define BNX2_RPM_DEBUG4_DFSM_MBUF_CLUSTER (0x1ffffffL<<0)
  2182. #define BNX2_RPM_DEBUG4_DFIFO_CUR_CCODE (0x7L<<25)
  2183. #define BNX2_RPM_DEBUG4_MBWRITE_FSM (0x7L<<28)
  2184. #define BNX2_RPM_DEBUG4_DFIFO_EMPTY (1L<<31)
  2185. #define BNX2_RPM_DEBUG5 0x00001998
  2186. #define BNX2_RPM_DEBUG5_RDROP_WPTR (0x1fL<<0)
  2187. #define BNX2_RPM_DEBUG5_RDROP_ACPI_RPTR (0x1fL<<5)
  2188. #define BNX2_RPM_DEBUG5_RDROP_MC_RPTR (0x1fL<<10)
  2189. #define BNX2_RPM_DEBUG5_RDROP_RC_RPTR (0x1fL<<15)
  2190. #define BNX2_RPM_DEBUG5_RDROP_ACPI_EMPTY (1L<<20)
  2191. #define BNX2_RPM_DEBUG5_RDROP_MC_EMPTY (1L<<21)
  2192. #define BNX2_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR (1L<<22)
  2193. #define BNX2_RPM_DEBUG5_HOLDREG_WOL_DROP_INT (1L<<23)
  2194. #define BNX2_RPM_DEBUG5_HOLDREG_DISCARD (1L<<24)
  2195. #define BNX2_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL (1L<<25)
  2196. #define BNX2_RPM_DEBUG5_HOLDREG_MC_EMPTY (1L<<26)
  2197. #define BNX2_RPM_DEBUG5_HOLDREG_RC_EMPTY (1L<<27)
  2198. #define BNX2_RPM_DEBUG5_HOLDREG_FC_EMPTY (1L<<28)
  2199. #define BNX2_RPM_DEBUG5_HOLDREG_ACPI_EMPTY (1L<<29)
  2200. #define BNX2_RPM_DEBUG5_HOLDREG_FULL_T (1L<<30)
  2201. #define BNX2_RPM_DEBUG5_HOLDREG_RD (1L<<31)
  2202. #define BNX2_RPM_DEBUG6 0x0000199c
  2203. #define BNX2_RPM_DEBUG6_ACPI_VEC (0xffffL<<0)
  2204. #define BNX2_RPM_DEBUG6_VEC (0xffffL<<16)
  2205. #define BNX2_RPM_DEBUG7 0x000019a0
  2206. #define BNX2_RPM_DEBUG7_RPM_DBG7_LAST_CRC (0xffffffffL<<0)
  2207. #define BNX2_RPM_DEBUG8 0x000019a4
  2208. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM (0xfL<<0)
  2209. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_IDLE (0L<<0)
  2210. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR (1L<<0)
  2211. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR (2L<<0)
  2212. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR (3L<<0)
  2213. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF (4L<<0)
  2214. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA (5L<<0)
  2215. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR (6L<<0)
  2216. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR (7L<<0)
  2217. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR (8L<<0)
  2218. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR (9L<<0)
  2219. #define BNX2_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF (10L<<0)
  2220. #define BNX2_RPM_DEBUG8_COMPARE_AT_W0 (1L<<4)
  2221. #define BNX2_RPM_DEBUG8_COMPARE_AT_W3_DATA (1L<<5)
  2222. #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_WAIT (1L<<6)
  2223. #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W3 (1L<<7)
  2224. #define BNX2_RPM_DEBUG8_COMPARE_AT_SOF_W2 (1L<<8)
  2225. #define BNX2_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES (1L<<9)
  2226. #define BNX2_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES (1L<<10)
  2227. #define BNX2_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES (1L<<11)
  2228. #define BNX2_RPM_DEBUG8_EOF_DET (1L<<12)
  2229. #define BNX2_RPM_DEBUG8_SOF_DET (1L<<13)
  2230. #define BNX2_RPM_DEBUG8_WAIT_4_SOF (1L<<14)
  2231. #define BNX2_RPM_DEBUG8_ALL_DONE (1L<<15)
  2232. #define BNX2_RPM_DEBUG8_THBUF_ADDR (0x7fL<<16)
  2233. #define BNX2_RPM_DEBUG8_BYTE_CTR (0xffL<<24)
  2234. #define BNX2_RPM_DEBUG9 0x000019a8
  2235. #define BNX2_RPM_DEBUG9_OUTFIFO_COUNT (0x7L<<0)
  2236. #define BNX2_RPM_DEBUG9_RDE_ACPI_RDY (1L<<3)
  2237. #define BNX2_RPM_DEBUG9_VLD_RD_ENTRY_CT (0x7L<<4)
  2238. #define BNX2_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED (1L<<28)
  2239. #define BNX2_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED (1L<<29)
  2240. #define BNX2_RPM_DEBUG9_ACPI_MATCH_INT (1L<<30)
  2241. #define BNX2_RPM_DEBUG9_ACPI_ENABLE_SYN (1L<<31)
  2242. #define BNX2_RPM_ACPI_DBG_BUF_W00 0x000019c0
  2243. #define BNX2_RPM_ACPI_DBG_BUF_W01 0x000019c4
  2244. #define BNX2_RPM_ACPI_DBG_BUF_W02 0x000019c8
  2245. #define BNX2_RPM_ACPI_DBG_BUF_W03 0x000019cc
  2246. #define BNX2_RPM_ACPI_DBG_BUF_W10 0x000019d0
  2247. #define BNX2_RPM_ACPI_DBG_BUF_W11 0x000019d4
  2248. #define BNX2_RPM_ACPI_DBG_BUF_W12 0x000019d8
  2249. #define BNX2_RPM_ACPI_DBG_BUF_W13 0x000019dc
  2250. #define BNX2_RPM_ACPI_DBG_BUF_W20 0x000019e0
  2251. #define BNX2_RPM_ACPI_DBG_BUF_W21 0x000019e4
  2252. #define BNX2_RPM_ACPI_DBG_BUF_W22 0x000019e8
  2253. #define BNX2_RPM_ACPI_DBG_BUF_W23 0x000019ec
  2254. #define BNX2_RPM_ACPI_DBG_BUF_W30 0x000019f0
  2255. #define BNX2_RPM_ACPI_DBG_BUF_W31 0x000019f4
  2256. #define BNX2_RPM_ACPI_DBG_BUF_W32 0x000019f8
  2257. #define BNX2_RPM_ACPI_DBG_BUF_W33 0x000019fc
  2258. /*
  2259. * rbuf_reg definition
  2260. * offset: 0x200000
  2261. */
  2262. #define BNX2_RBUF_COMMAND 0x00200000
  2263. #define BNX2_RBUF_COMMAND_ENABLED (1L<<0)
  2264. #define BNX2_RBUF_COMMAND_FREE_INIT (1L<<1)
  2265. #define BNX2_RBUF_COMMAND_RAM_INIT (1L<<2)
  2266. #define BNX2_RBUF_COMMAND_OVER_FREE (1L<<4)
  2267. #define BNX2_RBUF_COMMAND_ALLOC_REQ (1L<<5)
  2268. #define BNX2_RBUF_STATUS1 0x00200004
  2269. #define BNX2_RBUF_STATUS1_FREE_COUNT (0x3ffL<<0)
  2270. #define BNX2_RBUF_STATUS2 0x00200008
  2271. #define BNX2_RBUF_STATUS2_FREE_TAIL (0x3ffL<<0)
  2272. #define BNX2_RBUF_STATUS2_FREE_HEAD (0x3ffL<<16)
  2273. #define BNX2_RBUF_CONFIG 0x0020000c
  2274. #define BNX2_RBUF_CONFIG_XOFF_TRIP (0x3ffL<<0)
  2275. #define BNX2_RBUF_CONFIG_XON_TRIP (0x3ffL<<16)
  2276. #define BNX2_RBUF_FW_BUF_ALLOC 0x00200010
  2277. #define BNX2_RBUF_FW_BUF_ALLOC_VALUE (0x1ffL<<7)
  2278. #define BNX2_RBUF_FW_BUF_FREE 0x00200014
  2279. #define BNX2_RBUF_FW_BUF_FREE_COUNT (0x7fL<<0)
  2280. #define BNX2_RBUF_FW_BUF_FREE_TAIL (0x1ffL<<7)
  2281. #define BNX2_RBUF_FW_BUF_FREE_HEAD (0x1ffL<<16)
  2282. #define BNX2_RBUF_FW_BUF_SEL 0x00200018
  2283. #define BNX2_RBUF_FW_BUF_SEL_COUNT (0x7fL<<0)
  2284. #define BNX2_RBUF_FW_BUF_SEL_TAIL (0x1ffL<<7)
  2285. #define BNX2_RBUF_FW_BUF_SEL_HEAD (0x1ffL<<16)
  2286. #define BNX2_RBUF_CONFIG2 0x0020001c
  2287. #define BNX2_RBUF_CONFIG2_MAC_DROP_TRIP (0x3ffL<<0)
  2288. #define BNX2_RBUF_CONFIG2_MAC_KEEP_TRIP (0x3ffL<<16)
  2289. #define BNX2_RBUF_CONFIG3 0x00200020
  2290. #define BNX2_RBUF_CONFIG3_CU_DROP_TRIP (0x3ffL<<0)
  2291. #define BNX2_RBUF_CONFIG3_CU_KEEP_TRIP (0x3ffL<<16)
  2292. #define BNX2_RBUF_PKT_DATA 0x00208000
  2293. #define BNX2_RBUF_CLIST_DATA 0x00210000
  2294. #define BNX2_RBUF_BUF_DATA 0x00220000
  2295. /*
  2296. * rv2p_reg definition
  2297. * offset: 0x2800
  2298. */
  2299. #define BNX2_RV2P_COMMAND 0x00002800
  2300. #define BNX2_RV2P_COMMAND_ENABLED (1L<<0)
  2301. #define BNX2_RV2P_COMMAND_PROC1_INTRPT (1L<<1)
  2302. #define BNX2_RV2P_COMMAND_PROC2_INTRPT (1L<<2)
  2303. #define BNX2_RV2P_COMMAND_ABORT0 (1L<<4)
  2304. #define BNX2_RV2P_COMMAND_ABORT1 (1L<<5)
  2305. #define BNX2_RV2P_COMMAND_ABORT2 (1L<<6)
  2306. #define BNX2_RV2P_COMMAND_ABORT3 (1L<<7)
  2307. #define BNX2_RV2P_COMMAND_ABORT4 (1L<<8)
  2308. #define BNX2_RV2P_COMMAND_ABORT5 (1L<<9)
  2309. #define BNX2_RV2P_COMMAND_PROC1_RESET (1L<<16)
  2310. #define BNX2_RV2P_COMMAND_PROC2_RESET (1L<<17)
  2311. #define BNX2_RV2P_COMMAND_CTXIF_RESET (1L<<18)
  2312. #define BNX2_RV2P_STATUS 0x00002804
  2313. #define BNX2_RV2P_STATUS_ALWAYS_0 (1L<<0)
  2314. #define BNX2_RV2P_STATUS_RV2P_GEN_STAT0_CNT (1L<<8)
  2315. #define BNX2_RV2P_STATUS_RV2P_GEN_STAT1_CNT (1L<<9)
  2316. #define BNX2_RV2P_STATUS_RV2P_GEN_STAT2_CNT (1L<<10)
  2317. #define BNX2_RV2P_STATUS_RV2P_GEN_STAT3_CNT (1L<<11)
  2318. #define BNX2_RV2P_STATUS_RV2P_GEN_STAT4_CNT (1L<<12)
  2319. #define BNX2_RV2P_STATUS_RV2P_GEN_STAT5_CNT (1L<<13)
  2320. #define BNX2_RV2P_CONFIG 0x00002808
  2321. #define BNX2_RV2P_CONFIG_STALL_PROC1 (1L<<0)
  2322. #define BNX2_RV2P_CONFIG_STALL_PROC2 (1L<<1)
  2323. #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT0 (1L<<8)
  2324. #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT1 (1L<<9)
  2325. #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT2 (1L<<10)
  2326. #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT3 (1L<<11)
  2327. #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT4 (1L<<12)
  2328. #define BNX2_RV2P_CONFIG_PROC1_STALL_ON_ABORT5 (1L<<13)
  2329. #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT0 (1L<<16)
  2330. #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT1 (1L<<17)
  2331. #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT2 (1L<<18)
  2332. #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT3 (1L<<19)
  2333. #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT4 (1L<<20)
  2334. #define BNX2_RV2P_CONFIG_PROC2_STALL_ON_ABORT5 (1L<<21)
  2335. #define BNX2_RV2P_CONFIG_PAGE_SIZE (0xfL<<24)
  2336. #define BNX2_RV2P_CONFIG_PAGE_SIZE_256 (0L<<24)
  2337. #define BNX2_RV2P_CONFIG_PAGE_SIZE_512 (1L<<24)
  2338. #define BNX2_RV2P_CONFIG_PAGE_SIZE_1K (2L<<24)
  2339. #define BNX2_RV2P_CONFIG_PAGE_SIZE_2K (3L<<24)
  2340. #define BNX2_RV2P_CONFIG_PAGE_SIZE_4K (4L<<24)
  2341. #define BNX2_RV2P_CONFIG_PAGE_SIZE_8K (5L<<24)
  2342. #define BNX2_RV2P_CONFIG_PAGE_SIZE_16K (6L<<24)
  2343. #define BNX2_RV2P_CONFIG_PAGE_SIZE_32K (7L<<24)
  2344. #define BNX2_RV2P_CONFIG_PAGE_SIZE_64K (8L<<24)
  2345. #define BNX2_RV2P_CONFIG_PAGE_SIZE_128K (9L<<24)
  2346. #define BNX2_RV2P_CONFIG_PAGE_SIZE_256K (10L<<24)
  2347. #define BNX2_RV2P_CONFIG_PAGE_SIZE_512K (11L<<24)
  2348. #define BNX2_RV2P_CONFIG_PAGE_SIZE_1M (12L<<24)
  2349. #define BNX2_RV2P_GEN_BFR_ADDR_0 0x00002810
  2350. #define BNX2_RV2P_GEN_BFR_ADDR_0_VALUE (0xffffL<<16)
  2351. #define BNX2_RV2P_GEN_BFR_ADDR_1 0x00002814
  2352. #define BNX2_RV2P_GEN_BFR_ADDR_1_VALUE (0xffffL<<16)
  2353. #define BNX2_RV2P_GEN_BFR_ADDR_2 0x00002818
  2354. #define BNX2_RV2P_GEN_BFR_ADDR_2_VALUE (0xffffL<<16)
  2355. #define BNX2_RV2P_GEN_BFR_ADDR_3 0x0000281c
  2356. #define BNX2_RV2P_GEN_BFR_ADDR_3_VALUE (0xffffL<<16)
  2357. #define BNX2_RV2P_INSTR_HIGH 0x00002830
  2358. #define BNX2_RV2P_INSTR_HIGH_HIGH (0x1fL<<0)
  2359. #define BNX2_RV2P_INSTR_LOW 0x00002834
  2360. #define BNX2_RV2P_PROC1_ADDR_CMD 0x00002838
  2361. #define BNX2_RV2P_PROC1_ADDR_CMD_ADD (0x3ffL<<0)
  2362. #define BNX2_RV2P_PROC1_ADDR_CMD_RDWR (1L<<31)
  2363. #define BNX2_RV2P_PROC2_ADDR_CMD 0x0000283c
  2364. #define BNX2_RV2P_PROC2_ADDR_CMD_ADD (0x3ffL<<0)
  2365. #define BNX2_RV2P_PROC2_ADDR_CMD_RDWR (1L<<31)
  2366. #define BNX2_RV2P_PROC1_GRC_DEBUG 0x00002840
  2367. #define BNX2_RV2P_PROC2_GRC_DEBUG 0x00002844
  2368. #define BNX2_RV2P_GRC_PROC_DEBUG 0x00002848
  2369. #define BNX2_RV2P_DEBUG_VECT_PEEK 0x0000284c
  2370. #define BNX2_RV2P_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  2371. #define BNX2_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  2372. #define BNX2_RV2P_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  2373. #define BNX2_RV2P_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  2374. #define BNX2_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  2375. #define BNX2_RV2P_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  2376. #define BNX2_RV2P_PFTQ_DATA 0x00002b40
  2377. #define BNX2_RV2P_PFTQ_CMD 0x00002b78
  2378. #define BNX2_RV2P_PFTQ_CMD_OFFSET (0x3ffL<<0)
  2379. #define BNX2_RV2P_PFTQ_CMD_WR_TOP (1L<<10)
  2380. #define BNX2_RV2P_PFTQ_CMD_WR_TOP_0 (0L<<10)
  2381. #define BNX2_RV2P_PFTQ_CMD_WR_TOP_1 (1L<<10)
  2382. #define BNX2_RV2P_PFTQ_CMD_SFT_RESET (1L<<25)
  2383. #define BNX2_RV2P_PFTQ_CMD_RD_DATA (1L<<26)
  2384. #define BNX2_RV2P_PFTQ_CMD_ADD_INTERVEN (1L<<27)
  2385. #define BNX2_RV2P_PFTQ_CMD_ADD_DATA (1L<<28)
  2386. #define BNX2_RV2P_PFTQ_CMD_INTERVENE_CLR (1L<<29)
  2387. #define BNX2_RV2P_PFTQ_CMD_POP (1L<<30)
  2388. #define BNX2_RV2P_PFTQ_CMD_BUSY (1L<<31)
  2389. #define BNX2_RV2P_PFTQ_CTL 0x00002b7c
  2390. #define BNX2_RV2P_PFTQ_CTL_INTERVENE (1L<<0)
  2391. #define BNX2_RV2P_PFTQ_CTL_OVERFLOW (1L<<1)
  2392. #define BNX2_RV2P_PFTQ_CTL_FORCE_INTERVENE (1L<<2)
  2393. #define BNX2_RV2P_PFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  2394. #define BNX2_RV2P_PFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  2395. #define BNX2_RV2P_TFTQ_DATA 0x00002b80
  2396. #define BNX2_RV2P_TFTQ_CMD 0x00002bb8
  2397. #define BNX2_RV2P_TFTQ_CMD_OFFSET (0x3ffL<<0)
  2398. #define BNX2_RV2P_TFTQ_CMD_WR_TOP (1L<<10)
  2399. #define BNX2_RV2P_TFTQ_CMD_WR_TOP_0 (0L<<10)
  2400. #define BNX2_RV2P_TFTQ_CMD_WR_TOP_1 (1L<<10)
  2401. #define BNX2_RV2P_TFTQ_CMD_SFT_RESET (1L<<25)
  2402. #define BNX2_RV2P_TFTQ_CMD_RD_DATA (1L<<26)
  2403. #define BNX2_RV2P_TFTQ_CMD_ADD_INTERVEN (1L<<27)
  2404. #define BNX2_RV2P_TFTQ_CMD_ADD_DATA (1L<<28)
  2405. #define BNX2_RV2P_TFTQ_CMD_INTERVENE_CLR (1L<<29)
  2406. #define BNX2_RV2P_TFTQ_CMD_POP (1L<<30)
  2407. #define BNX2_RV2P_TFTQ_CMD_BUSY (1L<<31)
  2408. #define BNX2_RV2P_TFTQ_CTL 0x00002bbc
  2409. #define BNX2_RV2P_TFTQ_CTL_INTERVENE (1L<<0)
  2410. #define BNX2_RV2P_TFTQ_CTL_OVERFLOW (1L<<1)
  2411. #define BNX2_RV2P_TFTQ_CTL_FORCE_INTERVENE (1L<<2)
  2412. #define BNX2_RV2P_TFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  2413. #define BNX2_RV2P_TFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  2414. #define BNX2_RV2P_MFTQ_DATA 0x00002bc0
  2415. #define BNX2_RV2P_MFTQ_CMD 0x00002bf8
  2416. #define BNX2_RV2P_MFTQ_CMD_OFFSET (0x3ffL<<0)
  2417. #define BNX2_RV2P_MFTQ_CMD_WR_TOP (1L<<10)
  2418. #define BNX2_RV2P_MFTQ_CMD_WR_TOP_0 (0L<<10)
  2419. #define BNX2_RV2P_MFTQ_CMD_WR_TOP_1 (1L<<10)
  2420. #define BNX2_RV2P_MFTQ_CMD_SFT_RESET (1L<<25)
  2421. #define BNX2_RV2P_MFTQ_CMD_RD_DATA (1L<<26)
  2422. #define BNX2_RV2P_MFTQ_CMD_ADD_INTERVEN (1L<<27)
  2423. #define BNX2_RV2P_MFTQ_CMD_ADD_DATA (1L<<28)
  2424. #define BNX2_RV2P_MFTQ_CMD_INTERVENE_CLR (1L<<29)
  2425. #define BNX2_RV2P_MFTQ_CMD_POP (1L<<30)
  2426. #define BNX2_RV2P_MFTQ_CMD_BUSY (1L<<31)
  2427. #define BNX2_RV2P_MFTQ_CTL 0x00002bfc
  2428. #define BNX2_RV2P_MFTQ_CTL_INTERVENE (1L<<0)
  2429. #define BNX2_RV2P_MFTQ_CTL_OVERFLOW (1L<<1)
  2430. #define BNX2_RV2P_MFTQ_CTL_FORCE_INTERVENE (1L<<2)
  2431. #define BNX2_RV2P_MFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  2432. #define BNX2_RV2P_MFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  2433. /*
  2434. * mq_reg definition
  2435. * offset: 0x3c00
  2436. */
  2437. #define BNX2_MQ_COMMAND 0x00003c00
  2438. #define BNX2_MQ_COMMAND_ENABLED (1L<<0)
  2439. #define BNX2_MQ_COMMAND_OVERFLOW (1L<<4)
  2440. #define BNX2_MQ_COMMAND_WR_ERROR (1L<<5)
  2441. #define BNX2_MQ_COMMAND_RD_ERROR (1L<<6)
  2442. #define BNX2_MQ_STATUS 0x00003c04
  2443. #define BNX2_MQ_STATUS_CTX_ACCESS_STAT (1L<<16)
  2444. #define BNX2_MQ_STATUS_CTX_ACCESS64_STAT (1L<<17)
  2445. #define BNX2_MQ_STATUS_PCI_STALL_STAT (1L<<18)
  2446. #define BNX2_MQ_CONFIG 0x00003c08
  2447. #define BNX2_MQ_CONFIG_TX_HIGH_PRI (1L<<0)
  2448. #define BNX2_MQ_CONFIG_HALT_DIS (1L<<1)
  2449. #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE (0x7L<<4)
  2450. #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256 (0L<<4)
  2451. #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_512 (1L<<4)
  2452. #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K (2L<<4)
  2453. #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K (3L<<4)
  2454. #define BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K (4L<<4)
  2455. #define BNX2_MQ_CONFIG_MAX_DEPTH (0x7fL<<8)
  2456. #define BNX2_MQ_CONFIG_CUR_DEPTH (0x7fL<<20)
  2457. #define BNX2_MQ_ENQUEUE1 0x00003c0c
  2458. #define BNX2_MQ_ENQUEUE1_OFFSET (0x3fL<<2)
  2459. #define BNX2_MQ_ENQUEUE1_CID (0x3fffL<<8)
  2460. #define BNX2_MQ_ENQUEUE1_BYTE_MASK (0xfL<<24)
  2461. #define BNX2_MQ_ENQUEUE1_KNL_MODE (1L<<28)
  2462. #define BNX2_MQ_ENQUEUE2 0x00003c10
  2463. #define BNX2_MQ_BAD_WR_ADDR 0x00003c14
  2464. #define BNX2_MQ_BAD_RD_ADDR 0x00003c18
  2465. #define BNX2_MQ_KNL_BYP_WIND_START 0x00003c1c
  2466. #define BNX2_MQ_KNL_BYP_WIND_START_VALUE (0xfffffL<<12)
  2467. #define BNX2_MQ_KNL_WIND_END 0x00003c20
  2468. #define BNX2_MQ_KNL_WIND_END_VALUE (0xffffffL<<8)
  2469. #define BNX2_MQ_KNL_WRITE_MASK1 0x00003c24
  2470. #define BNX2_MQ_KNL_TX_MASK1 0x00003c28
  2471. #define BNX2_MQ_KNL_CMD_MASK1 0x00003c2c
  2472. #define BNX2_MQ_KNL_COND_ENQUEUE_MASK1 0x00003c30
  2473. #define BNX2_MQ_KNL_RX_V2P_MASK1 0x00003c34
  2474. #define BNX2_MQ_KNL_WRITE_MASK2 0x00003c38
  2475. #define BNX2_MQ_KNL_TX_MASK2 0x00003c3c
  2476. #define BNX2_MQ_KNL_CMD_MASK2 0x00003c40
  2477. #define BNX2_MQ_KNL_COND_ENQUEUE_MASK2 0x00003c44
  2478. #define BNX2_MQ_KNL_RX_V2P_MASK2 0x00003c48
  2479. #define BNX2_MQ_KNL_BYP_WRITE_MASK1 0x00003c4c
  2480. #define BNX2_MQ_KNL_BYP_TX_MASK1 0x00003c50
  2481. #define BNX2_MQ_KNL_BYP_CMD_MASK1 0x00003c54
  2482. #define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK1 0x00003c58
  2483. #define BNX2_MQ_KNL_BYP_RX_V2P_MASK1 0x00003c5c
  2484. #define BNX2_MQ_KNL_BYP_WRITE_MASK2 0x00003c60
  2485. #define BNX2_MQ_KNL_BYP_TX_MASK2 0x00003c64
  2486. #define BNX2_MQ_KNL_BYP_CMD_MASK2 0x00003c68
  2487. #define BNX2_MQ_KNL_BYP_COND_ENQUEUE_MASK2 0x00003c6c
  2488. #define BNX2_MQ_KNL_BYP_RX_V2P_MASK2 0x00003c70
  2489. #define BNX2_MQ_MEM_WR_ADDR 0x00003c74
  2490. #define BNX2_MQ_MEM_WR_ADDR_VALUE (0x3fL<<0)
  2491. #define BNX2_MQ_MEM_WR_DATA0 0x00003c78
  2492. #define BNX2_MQ_MEM_WR_DATA0_VALUE (0xffffffffL<<0)
  2493. #define BNX2_MQ_MEM_WR_DATA1 0x00003c7c
  2494. #define BNX2_MQ_MEM_WR_DATA1_VALUE (0xffffffffL<<0)
  2495. #define BNX2_MQ_MEM_WR_DATA2 0x00003c80
  2496. #define BNX2_MQ_MEM_WR_DATA2_VALUE (0x3fffffffL<<0)
  2497. #define BNX2_MQ_MEM_RD_ADDR 0x00003c84
  2498. #define BNX2_MQ_MEM_RD_ADDR_VALUE (0x3fL<<0)
  2499. #define BNX2_MQ_MEM_RD_DATA0 0x00003c88
  2500. #define BNX2_MQ_MEM_RD_DATA0_VALUE (0xffffffffL<<0)
  2501. #define BNX2_MQ_MEM_RD_DATA1 0x00003c8c
  2502. #define BNX2_MQ_MEM_RD_DATA1_VALUE (0xffffffffL<<0)
  2503. #define BNX2_MQ_MEM_RD_DATA2 0x00003c90
  2504. #define BNX2_MQ_MEM_RD_DATA2_VALUE (0x3fffffffL<<0)
  2505. /*
  2506. * tbdr_reg definition
  2507. * offset: 0x5000
  2508. */
  2509. #define BNX2_TBDR_COMMAND 0x00005000
  2510. #define BNX2_TBDR_COMMAND_ENABLE (1L<<0)
  2511. #define BNX2_TBDR_COMMAND_SOFT_RST (1L<<1)
  2512. #define BNX2_TBDR_COMMAND_MSTR_ABORT (1L<<4)
  2513. #define BNX2_TBDR_STATUS 0x00005004
  2514. #define BNX2_TBDR_STATUS_DMA_WAIT (1L<<0)
  2515. #define BNX2_TBDR_STATUS_FTQ_WAIT (1L<<1)
  2516. #define BNX2_TBDR_STATUS_FIFO_OVERFLOW (1L<<2)
  2517. #define BNX2_TBDR_STATUS_FIFO_UNDERFLOW (1L<<3)
  2518. #define BNX2_TBDR_STATUS_SEARCHMISS_ERROR (1L<<4)
  2519. #define BNX2_TBDR_STATUS_FTQ_ENTRY_CNT (1L<<5)
  2520. #define BNX2_TBDR_STATUS_BURST_CNT (1L<<6)
  2521. #define BNX2_TBDR_CONFIG 0x00005008
  2522. #define BNX2_TBDR_CONFIG_MAX_BDS (0xffL<<0)
  2523. #define BNX2_TBDR_CONFIG_SWAP_MODE (1L<<8)
  2524. #define BNX2_TBDR_CONFIG_PRIORITY (1L<<9)
  2525. #define BNX2_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS (1L<<10)
  2526. #define BNX2_TBDR_CONFIG_PAGE_SIZE (0xfL<<24)
  2527. #define BNX2_TBDR_CONFIG_PAGE_SIZE_256 (0L<<24)
  2528. #define BNX2_TBDR_CONFIG_PAGE_SIZE_512 (1L<<24)
  2529. #define BNX2_TBDR_CONFIG_PAGE_SIZE_1K (2L<<24)
  2530. #define BNX2_TBDR_CONFIG_PAGE_SIZE_2K (3L<<24)
  2531. #define BNX2_TBDR_CONFIG_PAGE_SIZE_4K (4L<<24)
  2532. #define BNX2_TBDR_CONFIG_PAGE_SIZE_8K (5L<<24)
  2533. #define BNX2_TBDR_CONFIG_PAGE_SIZE_16K (6L<<24)
  2534. #define BNX2_TBDR_CONFIG_PAGE_SIZE_32K (7L<<24)
  2535. #define BNX2_TBDR_CONFIG_PAGE_SIZE_64K (8L<<24)
  2536. #define BNX2_TBDR_CONFIG_PAGE_SIZE_128K (9L<<24)
  2537. #define BNX2_TBDR_CONFIG_PAGE_SIZE_256K (10L<<24)
  2538. #define BNX2_TBDR_CONFIG_PAGE_SIZE_512K (11L<<24)
  2539. #define BNX2_TBDR_CONFIG_PAGE_SIZE_1M (12L<<24)
  2540. #define BNX2_TBDR_DEBUG_VECT_PEEK 0x0000500c
  2541. #define BNX2_TBDR_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  2542. #define BNX2_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  2543. #define BNX2_TBDR_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  2544. #define BNX2_TBDR_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  2545. #define BNX2_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  2546. #define BNX2_TBDR_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  2547. #define BNX2_TBDR_FTQ_DATA 0x000053c0
  2548. #define BNX2_TBDR_FTQ_CMD 0x000053f8
  2549. #define BNX2_TBDR_FTQ_CMD_OFFSET (0x3ffL<<0)
  2550. #define BNX2_TBDR_FTQ_CMD_WR_TOP (1L<<10)
  2551. #define BNX2_TBDR_FTQ_CMD_WR_TOP_0 (0L<<10)
  2552. #define BNX2_TBDR_FTQ_CMD_WR_TOP_1 (1L<<10)
  2553. #define BNX2_TBDR_FTQ_CMD_SFT_RESET (1L<<25)
  2554. #define BNX2_TBDR_FTQ_CMD_RD_DATA (1L<<26)
  2555. #define BNX2_TBDR_FTQ_CMD_ADD_INTERVEN (1L<<27)
  2556. #define BNX2_TBDR_FTQ_CMD_ADD_DATA (1L<<28)
  2557. #define BNX2_TBDR_FTQ_CMD_INTERVENE_CLR (1L<<29)
  2558. #define BNX2_TBDR_FTQ_CMD_POP (1L<<30)
  2559. #define BNX2_TBDR_FTQ_CMD_BUSY (1L<<31)
  2560. #define BNX2_TBDR_FTQ_CTL 0x000053fc
  2561. #define BNX2_TBDR_FTQ_CTL_INTERVENE (1L<<0)
  2562. #define BNX2_TBDR_FTQ_CTL_OVERFLOW (1L<<1)
  2563. #define BNX2_TBDR_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  2564. #define BNX2_TBDR_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  2565. #define BNX2_TBDR_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  2566. /*
  2567. * tdma_reg definition
  2568. * offset: 0x5c00
  2569. */
  2570. #define BNX2_TDMA_COMMAND 0x00005c00
  2571. #define BNX2_TDMA_COMMAND_ENABLED (1L<<0)
  2572. #define BNX2_TDMA_COMMAND_MASTER_ABORT (1L<<4)
  2573. #define BNX2_TDMA_COMMAND_BAD_L2_LENGTH_ABORT (1L<<7)
  2574. #define BNX2_TDMA_STATUS 0x00005c04
  2575. #define BNX2_TDMA_STATUS_DMA_WAIT (1L<<0)
  2576. #define BNX2_TDMA_STATUS_PAYLOAD_WAIT (1L<<1)
  2577. #define BNX2_TDMA_STATUS_PATCH_FTQ_WAIT (1L<<2)
  2578. #define BNX2_TDMA_STATUS_LOCK_WAIT (1L<<3)
  2579. #define BNX2_TDMA_STATUS_FTQ_ENTRY_CNT (1L<<16)
  2580. #define BNX2_TDMA_STATUS_BURST_CNT (1L<<17)
  2581. #define BNX2_TDMA_CONFIG 0x00005c08
  2582. #define BNX2_TDMA_CONFIG_ONE_DMA (1L<<0)
  2583. #define BNX2_TDMA_CONFIG_ONE_RECORD (1L<<1)
  2584. #define BNX2_TDMA_CONFIG_LIMIT_SZ (0xfL<<4)
  2585. #define BNX2_TDMA_CONFIG_LIMIT_SZ_64 (0L<<4)
  2586. #define BNX2_TDMA_CONFIG_LIMIT_SZ_128 (0x4L<<4)
  2587. #define BNX2_TDMA_CONFIG_LIMIT_SZ_256 (0x6L<<4)
  2588. #define BNX2_TDMA_CONFIG_LIMIT_SZ_512 (0x8L<<4)
  2589. #define BNX2_TDMA_CONFIG_LINE_SZ (0xfL<<8)
  2590. #define BNX2_TDMA_CONFIG_LINE_SZ_64 (0L<<8)
  2591. #define BNX2_TDMA_CONFIG_LINE_SZ_128 (4L<<8)
  2592. #define BNX2_TDMA_CONFIG_LINE_SZ_256 (6L<<8)
  2593. #define BNX2_TDMA_CONFIG_LINE_SZ_512 (8L<<8)
  2594. #define BNX2_TDMA_CONFIG_ALIGN_ENA (1L<<15)
  2595. #define BNX2_TDMA_CONFIG_CHK_L2_BD (1L<<16)
  2596. #define BNX2_TDMA_CONFIG_FIFO_CMP (0xfL<<20)
  2597. #define BNX2_TDMA_PAYLOAD_PROD 0x00005c0c
  2598. #define BNX2_TDMA_PAYLOAD_PROD_VALUE (0x1fffL<<3)
  2599. #define BNX2_TDMA_DBG_WATCHDOG 0x00005c10
  2600. #define BNX2_TDMA_DBG_TRIGGER 0x00005c14
  2601. #define BNX2_TDMA_DMAD_FSM 0x00005c80
  2602. #define BNX2_TDMA_DMAD_FSM_BD_INVLD (1L<<0)
  2603. #define BNX2_TDMA_DMAD_FSM_PUSH (0xfL<<4)
  2604. #define BNX2_TDMA_DMAD_FSM_ARB_TBDC (0x3L<<8)
  2605. #define BNX2_TDMA_DMAD_FSM_ARB_CTX (1L<<12)
  2606. #define BNX2_TDMA_DMAD_FSM_DR_INTF (1L<<16)
  2607. #define BNX2_TDMA_DMAD_FSM_DMAD (0x7L<<20)
  2608. #define BNX2_TDMA_DMAD_FSM_BD (0xfL<<24)
  2609. #define BNX2_TDMA_DMAD_STATUS 0x00005c84
  2610. #define BNX2_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY (0x3L<<0)
  2611. #define BNX2_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY (0x3L<<4)
  2612. #define BNX2_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY (0x3L<<8)
  2613. #define BNX2_TDMA_DMAD_STATUS_IFTQ_ENUM (0xfL<<12)
  2614. #define BNX2_TDMA_DR_INTF_FSM 0x00005c88
  2615. #define BNX2_TDMA_DR_INTF_FSM_L2_COMP (0x3L<<0)
  2616. #define BNX2_TDMA_DR_INTF_FSM_TPATQ (0x7L<<4)
  2617. #define BNX2_TDMA_DR_INTF_FSM_TPBUF (0x3L<<8)
  2618. #define BNX2_TDMA_DR_INTF_FSM_DR_BUF (0x7L<<12)
  2619. #define BNX2_TDMA_DR_INTF_FSM_DMAD (0x7L<<16)
  2620. #define BNX2_TDMA_DR_INTF_STATUS 0x00005c8c
  2621. #define BNX2_TDMA_DR_INTF_STATUS_HOLE_PHASE (0x7L<<0)
  2622. #define BNX2_TDMA_DR_INTF_STATUS_DATA_AVAIL (0x3L<<4)
  2623. #define BNX2_TDMA_DR_INTF_STATUS_SHIFT_ADDR (0x7L<<8)
  2624. #define BNX2_TDMA_DR_INTF_STATUS_NXT_PNTR (0xfL<<12)
  2625. #define BNX2_TDMA_DR_INTF_STATUS_BYTE_COUNT (0x7L<<16)
  2626. #define BNX2_TDMA_FTQ_DATA 0x00005fc0
  2627. #define BNX2_TDMA_FTQ_CMD 0x00005ff8
  2628. #define BNX2_TDMA_FTQ_CMD_OFFSET (0x3ffL<<0)
  2629. #define BNX2_TDMA_FTQ_CMD_WR_TOP (1L<<10)
  2630. #define BNX2_TDMA_FTQ_CMD_WR_TOP_0 (0L<<10)
  2631. #define BNX2_TDMA_FTQ_CMD_WR_TOP_1 (1L<<10)
  2632. #define BNX2_TDMA_FTQ_CMD_SFT_RESET (1L<<25)
  2633. #define BNX2_TDMA_FTQ_CMD_RD_DATA (1L<<26)
  2634. #define BNX2_TDMA_FTQ_CMD_ADD_INTERVEN (1L<<27)
  2635. #define BNX2_TDMA_FTQ_CMD_ADD_DATA (1L<<28)
  2636. #define BNX2_TDMA_FTQ_CMD_INTERVENE_CLR (1L<<29)
  2637. #define BNX2_TDMA_FTQ_CMD_POP (1L<<30)
  2638. #define BNX2_TDMA_FTQ_CMD_BUSY (1L<<31)
  2639. #define BNX2_TDMA_FTQ_CTL 0x00005ffc
  2640. #define BNX2_TDMA_FTQ_CTL_INTERVENE (1L<<0)
  2641. #define BNX2_TDMA_FTQ_CTL_OVERFLOW (1L<<1)
  2642. #define BNX2_TDMA_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  2643. #define BNX2_TDMA_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  2644. #define BNX2_TDMA_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  2645. /*
  2646. * hc_reg definition
  2647. * offset: 0x6800
  2648. */
  2649. #define BNX2_HC_COMMAND 0x00006800
  2650. #define BNX2_HC_COMMAND_ENABLE (1L<<0)
  2651. #define BNX2_HC_COMMAND_SKIP_ABORT (1L<<4)
  2652. #define BNX2_HC_COMMAND_COAL_NOW (1L<<16)
  2653. #define BNX2_HC_COMMAND_COAL_NOW_WO_INT (1L<<17)
  2654. #define BNX2_HC_COMMAND_STATS_NOW (1L<<18)
  2655. #define BNX2_HC_COMMAND_FORCE_INT (0x3L<<19)
  2656. #define BNX2_HC_COMMAND_FORCE_INT_NULL (0L<<19)
  2657. #define BNX2_HC_COMMAND_FORCE_INT_HIGH (1L<<19)
  2658. #define BNX2_HC_COMMAND_FORCE_INT_LOW (2L<<19)
  2659. #define BNX2_HC_COMMAND_FORCE_INT_FREE (3L<<19)
  2660. #define BNX2_HC_COMMAND_CLR_STAT_NOW (1L<<21)
  2661. #define BNX2_HC_STATUS 0x00006804
  2662. #define BNX2_HC_STATUS_MASTER_ABORT (1L<<0)
  2663. #define BNX2_HC_STATUS_PARITY_ERROR_STATE (1L<<1)
  2664. #define BNX2_HC_STATUS_PCI_CLK_CNT_STAT (1L<<16)
  2665. #define BNX2_HC_STATUS_CORE_CLK_CNT_STAT (1L<<17)
  2666. #define BNX2_HC_STATUS_NUM_STATUS_BLOCKS_STAT (1L<<18)
  2667. #define BNX2_HC_STATUS_NUM_INT_GEN_STAT (1L<<19)
  2668. #define BNX2_HC_STATUS_NUM_INT_MBOX_WR_STAT (1L<<20)
  2669. #define BNX2_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT (1L<<23)
  2670. #define BNX2_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT (1L<<24)
  2671. #define BNX2_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT (1L<<25)
  2672. #define BNX2_HC_CONFIG 0x00006808
  2673. #define BNX2_HC_CONFIG_COLLECT_STATS (1L<<0)
  2674. #define BNX2_HC_CONFIG_RX_TMR_MODE (1L<<1)
  2675. #define BNX2_HC_CONFIG_TX_TMR_MODE (1L<<2)
  2676. #define BNX2_HC_CONFIG_COM_TMR_MODE (1L<<3)
  2677. #define BNX2_HC_CONFIG_CMD_TMR_MODE (1L<<4)
  2678. #define BNX2_HC_CONFIG_STATISTIC_PRIORITY (1L<<5)
  2679. #define BNX2_HC_CONFIG_STATUS_PRIORITY (1L<<6)
  2680. #define BNX2_HC_CONFIG_STAT_MEM_ADDR (0xffL<<8)
  2681. #define BNX2_HC_ATTN_BITS_ENABLE 0x0000680c
  2682. #define BNX2_HC_STATUS_ADDR_L 0x00006810
  2683. #define BNX2_HC_STATUS_ADDR_H 0x00006814
  2684. #define BNX2_HC_STATISTICS_ADDR_L 0x00006818
  2685. #define BNX2_HC_STATISTICS_ADDR_H 0x0000681c
  2686. #define BNX2_HC_TX_QUICK_CONS_TRIP 0x00006820
  2687. #define BNX2_HC_TX_QUICK_CONS_TRIP_VALUE (0xffL<<0)
  2688. #define BNX2_HC_TX_QUICK_CONS_TRIP_INT (0xffL<<16)
  2689. #define BNX2_HC_COMP_PROD_TRIP 0x00006824
  2690. #define BNX2_HC_COMP_PROD_TRIP_VALUE (0xffL<<0)
  2691. #define BNX2_HC_COMP_PROD_TRIP_INT (0xffL<<16)
  2692. #define BNX2_HC_RX_QUICK_CONS_TRIP 0x00006828
  2693. #define BNX2_HC_RX_QUICK_CONS_TRIP_VALUE (0xffL<<0)
  2694. #define BNX2_HC_RX_QUICK_CONS_TRIP_INT (0xffL<<16)
  2695. #define BNX2_HC_RX_TICKS 0x0000682c
  2696. #define BNX2_HC_RX_TICKS_VALUE (0x3ffL<<0)
  2697. #define BNX2_HC_RX_TICKS_INT (0x3ffL<<16)
  2698. #define BNX2_HC_TX_TICKS 0x00006830
  2699. #define BNX2_HC_TX_TICKS_VALUE (0x3ffL<<0)
  2700. #define BNX2_HC_TX_TICKS_INT (0x3ffL<<16)
  2701. #define BNX2_HC_COM_TICKS 0x00006834
  2702. #define BNX2_HC_COM_TICKS_VALUE (0x3ffL<<0)
  2703. #define BNX2_HC_COM_TICKS_INT (0x3ffL<<16)
  2704. #define BNX2_HC_CMD_TICKS 0x00006838
  2705. #define BNX2_HC_CMD_TICKS_VALUE (0x3ffL<<0)
  2706. #define BNX2_HC_CMD_TICKS_INT (0x3ffL<<16)
  2707. #define BNX2_HC_PERIODIC_TICKS 0x0000683c
  2708. #define BNX2_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS (0xffffL<<0)
  2709. #define BNX2_HC_STAT_COLLECT_TICKS 0x00006840
  2710. #define BNX2_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS (0xffL<<4)
  2711. #define BNX2_HC_STATS_TICKS 0x00006844
  2712. #define BNX2_HC_STATS_TICKS_HC_STAT_TICKS (0xffffL<<8)
  2713. #define BNX2_HC_STAT_MEM_DATA 0x0000684c
  2714. #define BNX2_HC_STAT_GEN_SEL_0 0x00006850
  2715. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0 (0x7fL<<0)
  2716. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0 (0L<<0)
  2717. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1 (1L<<0)
  2718. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2 (2L<<0)
  2719. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3 (3L<<0)
  2720. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4 (4L<<0)
  2721. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5 (5L<<0)
  2722. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6 (6L<<0)
  2723. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7 (7L<<0)
  2724. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8 (8L<<0)
  2725. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9 (9L<<0)
  2726. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10 (10L<<0)
  2727. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11 (11L<<0)
  2728. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0 (12L<<0)
  2729. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1 (13L<<0)
  2730. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2 (14L<<0)
  2731. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3 (15L<<0)
  2732. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4 (16L<<0)
  2733. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5 (17L<<0)
  2734. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6 (18L<<0)
  2735. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7 (19L<<0)
  2736. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0 (20L<<0)
  2737. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1 (21L<<0)
  2738. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2 (22L<<0)
  2739. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3 (23L<<0)
  2740. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4 (24L<<0)
  2741. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5 (25L<<0)
  2742. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6 (26L<<0)
  2743. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7 (27L<<0)
  2744. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8 (28L<<0)
  2745. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9 (29L<<0)
  2746. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10 (30L<<0)
  2747. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11 (31L<<0)
  2748. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0 (32L<<0)
  2749. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1 (33L<<0)
  2750. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2 (34L<<0)
  2751. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3 (35L<<0)
  2752. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0 (36L<<0)
  2753. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1 (37L<<0)
  2754. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2 (38L<<0)
  2755. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3 (39L<<0)
  2756. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4 (40L<<0)
  2757. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5 (41L<<0)
  2758. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6 (42L<<0)
  2759. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7 (43L<<0)
  2760. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0 (44L<<0)
  2761. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1 (45L<<0)
  2762. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2 (46L<<0)
  2763. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3 (47L<<0)
  2764. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4 (48L<<0)
  2765. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5 (49L<<0)
  2766. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6 (50L<<0)
  2767. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7 (51L<<0)
  2768. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT (52L<<0)
  2769. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT (53L<<0)
  2770. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS (54L<<0)
  2771. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN (55L<<0)
  2772. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR (56L<<0)
  2773. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK (59L<<0)
  2774. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK (60L<<0)
  2775. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK (61L<<0)
  2776. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT (62L<<0)
  2777. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT (63L<<0)
  2778. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT (64L<<0)
  2779. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT (65L<<0)
  2780. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT (66L<<0)
  2781. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT (67L<<0)
  2782. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT (68L<<0)
  2783. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT (69L<<0)
  2784. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT (70L<<0)
  2785. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT (71L<<0)
  2786. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT (72L<<0)
  2787. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT (73L<<0)
  2788. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT (74L<<0)
  2789. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT (75L<<0)
  2790. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT (76L<<0)
  2791. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT (77L<<0)
  2792. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT (78L<<0)
  2793. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT (79L<<0)
  2794. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT (80L<<0)
  2795. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT (81L<<0)
  2796. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT (82L<<0)
  2797. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT (83L<<0)
  2798. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT (84L<<0)
  2799. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT (85L<<0)
  2800. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT (86L<<0)
  2801. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT (87L<<0)
  2802. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT (88L<<0)
  2803. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT (89L<<0)
  2804. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT (90L<<0)
  2805. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT (91L<<0)
  2806. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT (92L<<0)
  2807. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT (93L<<0)
  2808. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT (94L<<0)
  2809. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64 (95L<<0)
  2810. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64 (96L<<0)
  2811. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS (97L<<0)
  2812. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS (98L<<0)
  2813. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT (99L<<0)
  2814. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT (100L<<0)
  2815. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT (101L<<0)
  2816. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT (102L<<0)
  2817. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT (103L<<0)
  2818. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT (104L<<0)
  2819. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT (105L<<0)
  2820. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT (106L<<0)
  2821. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT (107L<<0)
  2822. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT (108L<<0)
  2823. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT (109L<<0)
  2824. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT (110L<<0)
  2825. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT (111L<<0)
  2826. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT (112L<<0)
  2827. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT (113L<<0)
  2828. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT (114L<<0)
  2829. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0 (115L<<0)
  2830. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1 (116L<<0)
  2831. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2 (117L<<0)
  2832. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3 (118L<<0)
  2833. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4 (119L<<0)
  2834. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5 (120L<<0)
  2835. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS (121L<<0)
  2836. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS (122L<<0)
  2837. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT (127L<<0)
  2838. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_1 (0x7fL<<8)
  2839. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_2 (0x7fL<<16)
  2840. #define BNX2_HC_STAT_GEN_SEL_0_GEN_SEL_3 (0x7fL<<24)
  2841. #define BNX2_HC_STAT_GEN_SEL_1 0x00006854
  2842. #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_4 (0x7fL<<0)
  2843. #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_5 (0x7fL<<8)
  2844. #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_6 (0x7fL<<16)
  2845. #define BNX2_HC_STAT_GEN_SEL_1_GEN_SEL_7 (0x7fL<<24)
  2846. #define BNX2_HC_STAT_GEN_SEL_2 0x00006858
  2847. #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_8 (0x7fL<<0)
  2848. #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_9 (0x7fL<<8)
  2849. #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_10 (0x7fL<<16)
  2850. #define BNX2_HC_STAT_GEN_SEL_2_GEN_SEL_11 (0x7fL<<24)
  2851. #define BNX2_HC_STAT_GEN_SEL_3 0x0000685c
  2852. #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_12 (0x7fL<<0)
  2853. #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_13 (0x7fL<<8)
  2854. #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_14 (0x7fL<<16)
  2855. #define BNX2_HC_STAT_GEN_SEL_3_GEN_SEL_15 (0x7fL<<24)
  2856. #define BNX2_HC_STAT_GEN_STAT0 0x00006888
  2857. #define BNX2_HC_STAT_GEN_STAT1 0x0000688c
  2858. #define BNX2_HC_STAT_GEN_STAT2 0x00006890
  2859. #define BNX2_HC_STAT_GEN_STAT3 0x00006894
  2860. #define BNX2_HC_STAT_GEN_STAT4 0x00006898
  2861. #define BNX2_HC_STAT_GEN_STAT5 0x0000689c
  2862. #define BNX2_HC_STAT_GEN_STAT6 0x000068a0
  2863. #define BNX2_HC_STAT_GEN_STAT7 0x000068a4
  2864. #define BNX2_HC_STAT_GEN_STAT8 0x000068a8
  2865. #define BNX2_HC_STAT_GEN_STAT9 0x000068ac
  2866. #define BNX2_HC_STAT_GEN_STAT10 0x000068b0
  2867. #define BNX2_HC_STAT_GEN_STAT11 0x000068b4
  2868. #define BNX2_HC_STAT_GEN_STAT12 0x000068b8
  2869. #define BNX2_HC_STAT_GEN_STAT13 0x000068bc
  2870. #define BNX2_HC_STAT_GEN_STAT14 0x000068c0
  2871. #define BNX2_HC_STAT_GEN_STAT15 0x000068c4
  2872. #define BNX2_HC_STAT_GEN_STAT_AC0 0x000068c8
  2873. #define BNX2_HC_STAT_GEN_STAT_AC1 0x000068cc
  2874. #define BNX2_HC_STAT_GEN_STAT_AC2 0x000068d0
  2875. #define BNX2_HC_STAT_GEN_STAT_AC3 0x000068d4
  2876. #define BNX2_HC_STAT_GEN_STAT_AC4 0x000068d8
  2877. #define BNX2_HC_STAT_GEN_STAT_AC5 0x000068dc
  2878. #define BNX2_HC_STAT_GEN_STAT_AC6 0x000068e0
  2879. #define BNX2_HC_STAT_GEN_STAT_AC7 0x000068e4
  2880. #define BNX2_HC_STAT_GEN_STAT_AC8 0x000068e8
  2881. #define BNX2_HC_STAT_GEN_STAT_AC9 0x000068ec
  2882. #define BNX2_HC_STAT_GEN_STAT_AC10 0x000068f0
  2883. #define BNX2_HC_STAT_GEN_STAT_AC11 0x000068f4
  2884. #define BNX2_HC_STAT_GEN_STAT_AC12 0x000068f8
  2885. #define BNX2_HC_STAT_GEN_STAT_AC13 0x000068fc
  2886. #define BNX2_HC_STAT_GEN_STAT_AC14 0x00006900
  2887. #define BNX2_HC_STAT_GEN_STAT_AC15 0x00006904
  2888. #define BNX2_HC_VIS 0x00006908
  2889. #define BNX2_HC_VIS_STAT_BUILD_STATE (0xfL<<0)
  2890. #define BNX2_HC_VIS_STAT_BUILD_STATE_IDLE (0L<<0)
  2891. #define BNX2_HC_VIS_STAT_BUILD_STATE_START (1L<<0)
  2892. #define BNX2_HC_VIS_STAT_BUILD_STATE_REQUEST (2L<<0)
  2893. #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE64 (3L<<0)
  2894. #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE32 (4L<<0)
  2895. #define BNX2_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE (5L<<0)
  2896. #define BNX2_HC_VIS_STAT_BUILD_STATE_DMA (6L<<0)
  2897. #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL (7L<<0)
  2898. #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_LOW (8L<<0)
  2899. #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_HIGH (9L<<0)
  2900. #define BNX2_HC_VIS_STAT_BUILD_STATE_MSI_DATA (10L<<0)
  2901. #define BNX2_HC_VIS_DMA_STAT_STATE (0xfL<<8)
  2902. #define BNX2_HC_VIS_DMA_STAT_STATE_IDLE (0L<<8)
  2903. #define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_PARAM (1L<<8)
  2904. #define BNX2_HC_VIS_DMA_STAT_STATE_STATUS_DMA (2L<<8)
  2905. #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP (3L<<8)
  2906. #define BNX2_HC_VIS_DMA_STAT_STATE_COMP (4L<<8)
  2907. #define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM (5L<<8)
  2908. #define BNX2_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA (6L<<8)
  2909. #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1 (7L<<8)
  2910. #define BNX2_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2 (8L<<8)
  2911. #define BNX2_HC_VIS_DMA_STAT_STATE_WAIT (9L<<8)
  2912. #define BNX2_HC_VIS_DMA_STAT_STATE_ABORT (15L<<8)
  2913. #define BNX2_HC_VIS_DMA_MSI_STATE (0x7L<<12)
  2914. #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE (0x3L<<15)
  2915. #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE (0L<<15)
  2916. #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT (1L<<15)
  2917. #define BNX2_HC_VIS_STATISTIC_DMA_EN_STATE_START (2L<<15)
  2918. #define BNX2_HC_VIS_1 0x0000690c
  2919. #define BNX2_HC_VIS_1_HW_INTACK_STATE (1L<<4)
  2920. #define BNX2_HC_VIS_1_HW_INTACK_STATE_IDLE (0L<<4)
  2921. #define BNX2_HC_VIS_1_HW_INTACK_STATE_COUNT (1L<<4)
  2922. #define BNX2_HC_VIS_1_SW_INTACK_STATE (1L<<5)
  2923. #define BNX2_HC_VIS_1_SW_INTACK_STATE_IDLE (0L<<5)
  2924. #define BNX2_HC_VIS_1_SW_INTACK_STATE_COUNT (1L<<5)
  2925. #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE (1L<<6)
  2926. #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE (0L<<6)
  2927. #define BNX2_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT (1L<<6)
  2928. #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE (1L<<7)
  2929. #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE (0L<<7)
  2930. #define BNX2_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT (1L<<7)
  2931. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE (0xfL<<17)
  2932. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_IDLE (0L<<17)
  2933. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_DMA (1L<<17)
  2934. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE (2L<<17)
  2935. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN (3L<<17)
  2936. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_WAIT (4L<<17)
  2937. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE (5L<<17)
  2938. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN (6L<<17)
  2939. #define BNX2_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT (7L<<17)
  2940. #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE (0x3L<<21)
  2941. #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL (0L<<21)
  2942. #define BNX2_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR (1L<<21)
  2943. #define BNX2_HC_VIS_1_INT_GEN_STATE (1L<<23)
  2944. #define BNX2_HC_VIS_1_INT_GEN_STATE_DLE (0L<<23)
  2945. #define BNX2_HC_VIS_1_INT_GEN_STATE_NTERRUPT (1L<<23)
  2946. #define BNX2_HC_VIS_1_STAT_CHAN_ID (0x7L<<24)
  2947. #define BNX2_HC_VIS_1_INT_B (1L<<27)
  2948. #define BNX2_HC_DEBUG_VECT_PEEK 0x00006910
  2949. #define BNX2_HC_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  2950. #define BNX2_HC_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  2951. #define BNX2_HC_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  2952. #define BNX2_HC_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  2953. #define BNX2_HC_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  2954. #define BNX2_HC_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  2955. /*
  2956. * txp_reg definition
  2957. * offset: 0x40000
  2958. */
  2959. #define BNX2_TXP_CPU_MODE 0x00045000
  2960. #define BNX2_TXP_CPU_MODE_LOCAL_RST (1L<<0)
  2961. #define BNX2_TXP_CPU_MODE_STEP_ENA (1L<<1)
  2962. #define BNX2_TXP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
  2963. #define BNX2_TXP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
  2964. #define BNX2_TXP_CPU_MODE_MSG_BIT1 (1L<<6)
  2965. #define BNX2_TXP_CPU_MODE_INTERRUPT_ENA (1L<<7)
  2966. #define BNX2_TXP_CPU_MODE_SOFT_HALT (1L<<10)
  2967. #define BNX2_TXP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
  2968. #define BNX2_TXP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
  2969. #define BNX2_TXP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
  2970. #define BNX2_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
  2971. #define BNX2_TXP_CPU_STATE 0x00045004
  2972. #define BNX2_TXP_CPU_STATE_BREAKPOINT (1L<<0)
  2973. #define BNX2_TXP_CPU_STATE_BAD_INST_HALTED (1L<<2)
  2974. #define BNX2_TXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
  2975. #define BNX2_TXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
  2976. #define BNX2_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
  2977. #define BNX2_TXP_CPU_STATE_BAD_pc_HALTED (1L<<6)
  2978. #define BNX2_TXP_CPU_STATE_ALIGN_HALTED (1L<<7)
  2979. #define BNX2_TXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
  2980. #define BNX2_TXP_CPU_STATE_SOFT_HALTED (1L<<10)
  2981. #define BNX2_TXP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
  2982. #define BNX2_TXP_CPU_STATE_INTERRRUPT (1L<<12)
  2983. #define BNX2_TXP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
  2984. #define BNX2_TXP_CPU_STATE_INST_FETCH_STALL (1L<<15)
  2985. #define BNX2_TXP_CPU_STATE_BLOCKED_READ (1L<<31)
  2986. #define BNX2_TXP_CPU_EVENT_MASK 0x00045008
  2987. #define BNX2_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
  2988. #define BNX2_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
  2989. #define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
  2990. #define BNX2_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
  2991. #define BNX2_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
  2992. #define BNX2_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
  2993. #define BNX2_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
  2994. #define BNX2_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
  2995. #define BNX2_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
  2996. #define BNX2_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
  2997. #define BNX2_TXP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
  2998. #define BNX2_TXP_CPU_PROGRAM_COUNTER 0x0004501c
  2999. #define BNX2_TXP_CPU_INSTRUCTION 0x00045020
  3000. #define BNX2_TXP_CPU_DATA_ACCESS 0x00045024
  3001. #define BNX2_TXP_CPU_INTERRUPT_ENABLE 0x00045028
  3002. #define BNX2_TXP_CPU_INTERRUPT_VECTOR 0x0004502c
  3003. #define BNX2_TXP_CPU_INTERRUPT_SAVED_PC 0x00045030
  3004. #define BNX2_TXP_CPU_HW_BREAKPOINT 0x00045034
  3005. #define BNX2_TXP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
  3006. #define BNX2_TXP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
  3007. #define BNX2_TXP_CPU_DEBUG_VECT_PEEK 0x00045038
  3008. #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  3009. #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  3010. #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  3011. #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  3012. #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  3013. #define BNX2_TXP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  3014. #define BNX2_TXP_CPU_LAST_BRANCH_ADDR 0x00045048
  3015. #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
  3016. #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
  3017. #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
  3018. #define BNX2_TXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
  3019. #define BNX2_TXP_CPU_REG_FILE 0x00045200
  3020. #define BNX2_TXP_FTQ_DATA 0x000453c0
  3021. #define BNX2_TXP_FTQ_CMD 0x000453f8
  3022. #define BNX2_TXP_FTQ_CMD_OFFSET (0x3ffL<<0)
  3023. #define BNX2_TXP_FTQ_CMD_WR_TOP (1L<<10)
  3024. #define BNX2_TXP_FTQ_CMD_WR_TOP_0 (0L<<10)
  3025. #define BNX2_TXP_FTQ_CMD_WR_TOP_1 (1L<<10)
  3026. #define BNX2_TXP_FTQ_CMD_SFT_RESET (1L<<25)
  3027. #define BNX2_TXP_FTQ_CMD_RD_DATA (1L<<26)
  3028. #define BNX2_TXP_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3029. #define BNX2_TXP_FTQ_CMD_ADD_DATA (1L<<28)
  3030. #define BNX2_TXP_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3031. #define BNX2_TXP_FTQ_CMD_POP (1L<<30)
  3032. #define BNX2_TXP_FTQ_CMD_BUSY (1L<<31)
  3033. #define BNX2_TXP_FTQ_CTL 0x000453fc
  3034. #define BNX2_TXP_FTQ_CTL_INTERVENE (1L<<0)
  3035. #define BNX2_TXP_FTQ_CTL_OVERFLOW (1L<<1)
  3036. #define BNX2_TXP_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3037. #define BNX2_TXP_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3038. #define BNX2_TXP_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3039. #define BNX2_TXP_SCRATCH 0x00060000
  3040. /*
  3041. * tpat_reg definition
  3042. * offset: 0x80000
  3043. */
  3044. #define BNX2_TPAT_CPU_MODE 0x00085000
  3045. #define BNX2_TPAT_CPU_MODE_LOCAL_RST (1L<<0)
  3046. #define BNX2_TPAT_CPU_MODE_STEP_ENA (1L<<1)
  3047. #define BNX2_TPAT_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
  3048. #define BNX2_TPAT_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
  3049. #define BNX2_TPAT_CPU_MODE_MSG_BIT1 (1L<<6)
  3050. #define BNX2_TPAT_CPU_MODE_INTERRUPT_ENA (1L<<7)
  3051. #define BNX2_TPAT_CPU_MODE_SOFT_HALT (1L<<10)
  3052. #define BNX2_TPAT_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
  3053. #define BNX2_TPAT_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
  3054. #define BNX2_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
  3055. #define BNX2_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
  3056. #define BNX2_TPAT_CPU_STATE 0x00085004
  3057. #define BNX2_TPAT_CPU_STATE_BREAKPOINT (1L<<0)
  3058. #define BNX2_TPAT_CPU_STATE_BAD_INST_HALTED (1L<<2)
  3059. #define BNX2_TPAT_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
  3060. #define BNX2_TPAT_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
  3061. #define BNX2_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
  3062. #define BNX2_TPAT_CPU_STATE_BAD_pc_HALTED (1L<<6)
  3063. #define BNX2_TPAT_CPU_STATE_ALIGN_HALTED (1L<<7)
  3064. #define BNX2_TPAT_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
  3065. #define BNX2_TPAT_CPU_STATE_SOFT_HALTED (1L<<10)
  3066. #define BNX2_TPAT_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
  3067. #define BNX2_TPAT_CPU_STATE_INTERRRUPT (1L<<12)
  3068. #define BNX2_TPAT_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
  3069. #define BNX2_TPAT_CPU_STATE_INST_FETCH_STALL (1L<<15)
  3070. #define BNX2_TPAT_CPU_STATE_BLOCKED_READ (1L<<31)
  3071. #define BNX2_TPAT_CPU_EVENT_MASK 0x00085008
  3072. #define BNX2_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
  3073. #define BNX2_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
  3074. #define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
  3075. #define BNX2_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
  3076. #define BNX2_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
  3077. #define BNX2_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
  3078. #define BNX2_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
  3079. #define BNX2_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
  3080. #define BNX2_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
  3081. #define BNX2_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
  3082. #define BNX2_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
  3083. #define BNX2_TPAT_CPU_PROGRAM_COUNTER 0x0008501c
  3084. #define BNX2_TPAT_CPU_INSTRUCTION 0x00085020
  3085. #define BNX2_TPAT_CPU_DATA_ACCESS 0x00085024
  3086. #define BNX2_TPAT_CPU_INTERRUPT_ENABLE 0x00085028
  3087. #define BNX2_TPAT_CPU_INTERRUPT_VECTOR 0x0008502c
  3088. #define BNX2_TPAT_CPU_INTERRUPT_SAVED_PC 0x00085030
  3089. #define BNX2_TPAT_CPU_HW_BREAKPOINT 0x00085034
  3090. #define BNX2_TPAT_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
  3091. #define BNX2_TPAT_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
  3092. #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK 0x00085038
  3093. #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  3094. #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  3095. #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  3096. #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  3097. #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  3098. #define BNX2_TPAT_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  3099. #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR 0x00085048
  3100. #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
  3101. #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
  3102. #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
  3103. #define BNX2_TPAT_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
  3104. #define BNX2_TPAT_CPU_REG_FILE 0x00085200
  3105. #define BNX2_TPAT_FTQ_DATA 0x000853c0
  3106. #define BNX2_TPAT_FTQ_CMD 0x000853f8
  3107. #define BNX2_TPAT_FTQ_CMD_OFFSET (0x3ffL<<0)
  3108. #define BNX2_TPAT_FTQ_CMD_WR_TOP (1L<<10)
  3109. #define BNX2_TPAT_FTQ_CMD_WR_TOP_0 (0L<<10)
  3110. #define BNX2_TPAT_FTQ_CMD_WR_TOP_1 (1L<<10)
  3111. #define BNX2_TPAT_FTQ_CMD_SFT_RESET (1L<<25)
  3112. #define BNX2_TPAT_FTQ_CMD_RD_DATA (1L<<26)
  3113. #define BNX2_TPAT_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3114. #define BNX2_TPAT_FTQ_CMD_ADD_DATA (1L<<28)
  3115. #define BNX2_TPAT_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3116. #define BNX2_TPAT_FTQ_CMD_POP (1L<<30)
  3117. #define BNX2_TPAT_FTQ_CMD_BUSY (1L<<31)
  3118. #define BNX2_TPAT_FTQ_CTL 0x000853fc
  3119. #define BNX2_TPAT_FTQ_CTL_INTERVENE (1L<<0)
  3120. #define BNX2_TPAT_FTQ_CTL_OVERFLOW (1L<<1)
  3121. #define BNX2_TPAT_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3122. #define BNX2_TPAT_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3123. #define BNX2_TPAT_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3124. #define BNX2_TPAT_SCRATCH 0x000a0000
  3125. /*
  3126. * rxp_reg definition
  3127. * offset: 0xc0000
  3128. */
  3129. #define BNX2_RXP_CPU_MODE 0x000c5000
  3130. #define BNX2_RXP_CPU_MODE_LOCAL_RST (1L<<0)
  3131. #define BNX2_RXP_CPU_MODE_STEP_ENA (1L<<1)
  3132. #define BNX2_RXP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
  3133. #define BNX2_RXP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
  3134. #define BNX2_RXP_CPU_MODE_MSG_BIT1 (1L<<6)
  3135. #define BNX2_RXP_CPU_MODE_INTERRUPT_ENA (1L<<7)
  3136. #define BNX2_RXP_CPU_MODE_SOFT_HALT (1L<<10)
  3137. #define BNX2_RXP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
  3138. #define BNX2_RXP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
  3139. #define BNX2_RXP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
  3140. #define BNX2_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
  3141. #define BNX2_RXP_CPU_STATE 0x000c5004
  3142. #define BNX2_RXP_CPU_STATE_BREAKPOINT (1L<<0)
  3143. #define BNX2_RXP_CPU_STATE_BAD_INST_HALTED (1L<<2)
  3144. #define BNX2_RXP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
  3145. #define BNX2_RXP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
  3146. #define BNX2_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
  3147. #define BNX2_RXP_CPU_STATE_BAD_pc_HALTED (1L<<6)
  3148. #define BNX2_RXP_CPU_STATE_ALIGN_HALTED (1L<<7)
  3149. #define BNX2_RXP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
  3150. #define BNX2_RXP_CPU_STATE_SOFT_HALTED (1L<<10)
  3151. #define BNX2_RXP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
  3152. #define BNX2_RXP_CPU_STATE_INTERRRUPT (1L<<12)
  3153. #define BNX2_RXP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
  3154. #define BNX2_RXP_CPU_STATE_INST_FETCH_STALL (1L<<15)
  3155. #define BNX2_RXP_CPU_STATE_BLOCKED_READ (1L<<31)
  3156. #define BNX2_RXP_CPU_EVENT_MASK 0x000c5008
  3157. #define BNX2_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
  3158. #define BNX2_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
  3159. #define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
  3160. #define BNX2_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
  3161. #define BNX2_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
  3162. #define BNX2_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
  3163. #define BNX2_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
  3164. #define BNX2_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
  3165. #define BNX2_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
  3166. #define BNX2_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
  3167. #define BNX2_RXP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
  3168. #define BNX2_RXP_CPU_PROGRAM_COUNTER 0x000c501c
  3169. #define BNX2_RXP_CPU_INSTRUCTION 0x000c5020
  3170. #define BNX2_RXP_CPU_DATA_ACCESS 0x000c5024
  3171. #define BNX2_RXP_CPU_INTERRUPT_ENABLE 0x000c5028
  3172. #define BNX2_RXP_CPU_INTERRUPT_VECTOR 0x000c502c
  3173. #define BNX2_RXP_CPU_INTERRUPT_SAVED_PC 0x000c5030
  3174. #define BNX2_RXP_CPU_HW_BREAKPOINT 0x000c5034
  3175. #define BNX2_RXP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
  3176. #define BNX2_RXP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
  3177. #define BNX2_RXP_CPU_DEBUG_VECT_PEEK 0x000c5038
  3178. #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  3179. #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  3180. #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  3181. #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  3182. #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  3183. #define BNX2_RXP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  3184. #define BNX2_RXP_CPU_LAST_BRANCH_ADDR 0x000c5048
  3185. #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
  3186. #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
  3187. #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
  3188. #define BNX2_RXP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
  3189. #define BNX2_RXP_CPU_REG_FILE 0x000c5200
  3190. #define BNX2_RXP_CFTQ_DATA 0x000c5380
  3191. #define BNX2_RXP_CFTQ_CMD 0x000c53b8
  3192. #define BNX2_RXP_CFTQ_CMD_OFFSET (0x3ffL<<0)
  3193. #define BNX2_RXP_CFTQ_CMD_WR_TOP (1L<<10)
  3194. #define BNX2_RXP_CFTQ_CMD_WR_TOP_0 (0L<<10)
  3195. #define BNX2_RXP_CFTQ_CMD_WR_TOP_1 (1L<<10)
  3196. #define BNX2_RXP_CFTQ_CMD_SFT_RESET (1L<<25)
  3197. #define BNX2_RXP_CFTQ_CMD_RD_DATA (1L<<26)
  3198. #define BNX2_RXP_CFTQ_CMD_ADD_INTERVEN (1L<<27)
  3199. #define BNX2_RXP_CFTQ_CMD_ADD_DATA (1L<<28)
  3200. #define BNX2_RXP_CFTQ_CMD_INTERVENE_CLR (1L<<29)
  3201. #define BNX2_RXP_CFTQ_CMD_POP (1L<<30)
  3202. #define BNX2_RXP_CFTQ_CMD_BUSY (1L<<31)
  3203. #define BNX2_RXP_CFTQ_CTL 0x000c53bc
  3204. #define BNX2_RXP_CFTQ_CTL_INTERVENE (1L<<0)
  3205. #define BNX2_RXP_CFTQ_CTL_OVERFLOW (1L<<1)
  3206. #define BNX2_RXP_CFTQ_CTL_FORCE_INTERVENE (1L<<2)
  3207. #define BNX2_RXP_CFTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3208. #define BNX2_RXP_CFTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3209. #define BNX2_RXP_FTQ_DATA 0x000c53c0
  3210. #define BNX2_RXP_FTQ_CMD 0x000c53f8
  3211. #define BNX2_RXP_FTQ_CMD_OFFSET (0x3ffL<<0)
  3212. #define BNX2_RXP_FTQ_CMD_WR_TOP (1L<<10)
  3213. #define BNX2_RXP_FTQ_CMD_WR_TOP_0 (0L<<10)
  3214. #define BNX2_RXP_FTQ_CMD_WR_TOP_1 (1L<<10)
  3215. #define BNX2_RXP_FTQ_CMD_SFT_RESET (1L<<25)
  3216. #define BNX2_RXP_FTQ_CMD_RD_DATA (1L<<26)
  3217. #define BNX2_RXP_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3218. #define BNX2_RXP_FTQ_CMD_ADD_DATA (1L<<28)
  3219. #define BNX2_RXP_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3220. #define BNX2_RXP_FTQ_CMD_POP (1L<<30)
  3221. #define BNX2_RXP_FTQ_CMD_BUSY (1L<<31)
  3222. #define BNX2_RXP_FTQ_CTL 0x000c53fc
  3223. #define BNX2_RXP_FTQ_CTL_INTERVENE (1L<<0)
  3224. #define BNX2_RXP_FTQ_CTL_OVERFLOW (1L<<1)
  3225. #define BNX2_RXP_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3226. #define BNX2_RXP_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3227. #define BNX2_RXP_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3228. #define BNX2_RXP_SCRATCH 0x000e0000
  3229. /*
  3230. * com_reg definition
  3231. * offset: 0x100000
  3232. */
  3233. #define BNX2_COM_CPU_MODE 0x00105000
  3234. #define BNX2_COM_CPU_MODE_LOCAL_RST (1L<<0)
  3235. #define BNX2_COM_CPU_MODE_STEP_ENA (1L<<1)
  3236. #define BNX2_COM_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
  3237. #define BNX2_COM_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
  3238. #define BNX2_COM_CPU_MODE_MSG_BIT1 (1L<<6)
  3239. #define BNX2_COM_CPU_MODE_INTERRUPT_ENA (1L<<7)
  3240. #define BNX2_COM_CPU_MODE_SOFT_HALT (1L<<10)
  3241. #define BNX2_COM_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
  3242. #define BNX2_COM_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
  3243. #define BNX2_COM_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
  3244. #define BNX2_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
  3245. #define BNX2_COM_CPU_STATE 0x00105004
  3246. #define BNX2_COM_CPU_STATE_BREAKPOINT (1L<<0)
  3247. #define BNX2_COM_CPU_STATE_BAD_INST_HALTED (1L<<2)
  3248. #define BNX2_COM_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
  3249. #define BNX2_COM_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
  3250. #define BNX2_COM_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
  3251. #define BNX2_COM_CPU_STATE_BAD_pc_HALTED (1L<<6)
  3252. #define BNX2_COM_CPU_STATE_ALIGN_HALTED (1L<<7)
  3253. #define BNX2_COM_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
  3254. #define BNX2_COM_CPU_STATE_SOFT_HALTED (1L<<10)
  3255. #define BNX2_COM_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
  3256. #define BNX2_COM_CPU_STATE_INTERRRUPT (1L<<12)
  3257. #define BNX2_COM_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
  3258. #define BNX2_COM_CPU_STATE_INST_FETCH_STALL (1L<<15)
  3259. #define BNX2_COM_CPU_STATE_BLOCKED_READ (1L<<31)
  3260. #define BNX2_COM_CPU_EVENT_MASK 0x00105008
  3261. #define BNX2_COM_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
  3262. #define BNX2_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
  3263. #define BNX2_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
  3264. #define BNX2_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
  3265. #define BNX2_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
  3266. #define BNX2_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
  3267. #define BNX2_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
  3268. #define BNX2_COM_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
  3269. #define BNX2_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
  3270. #define BNX2_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
  3271. #define BNX2_COM_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
  3272. #define BNX2_COM_CPU_PROGRAM_COUNTER 0x0010501c
  3273. #define BNX2_COM_CPU_INSTRUCTION 0x00105020
  3274. #define BNX2_COM_CPU_DATA_ACCESS 0x00105024
  3275. #define BNX2_COM_CPU_INTERRUPT_ENABLE 0x00105028
  3276. #define BNX2_COM_CPU_INTERRUPT_VECTOR 0x0010502c
  3277. #define BNX2_COM_CPU_INTERRUPT_SAVED_PC 0x00105030
  3278. #define BNX2_COM_CPU_HW_BREAKPOINT 0x00105034
  3279. #define BNX2_COM_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
  3280. #define BNX2_COM_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
  3281. #define BNX2_COM_CPU_DEBUG_VECT_PEEK 0x00105038
  3282. #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  3283. #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  3284. #define BNX2_COM_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  3285. #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  3286. #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  3287. #define BNX2_COM_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  3288. #define BNX2_COM_CPU_LAST_BRANCH_ADDR 0x00105048
  3289. #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
  3290. #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
  3291. #define BNX2_COM_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
  3292. #define BNX2_COM_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
  3293. #define BNX2_COM_CPU_REG_FILE 0x00105200
  3294. #define BNX2_COM_COMXQ_FTQ_DATA 0x00105340
  3295. #define BNX2_COM_COMXQ_FTQ_CMD 0x00105378
  3296. #define BNX2_COM_COMXQ_FTQ_CMD_OFFSET (0x3ffL<<0)
  3297. #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP (1L<<10)
  3298. #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_0 (0L<<10)
  3299. #define BNX2_COM_COMXQ_FTQ_CMD_WR_TOP_1 (1L<<10)
  3300. #define BNX2_COM_COMXQ_FTQ_CMD_SFT_RESET (1L<<25)
  3301. #define BNX2_COM_COMXQ_FTQ_CMD_RD_DATA (1L<<26)
  3302. #define BNX2_COM_COMXQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3303. #define BNX2_COM_COMXQ_FTQ_CMD_ADD_DATA (1L<<28)
  3304. #define BNX2_COM_COMXQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3305. #define BNX2_COM_COMXQ_FTQ_CMD_POP (1L<<30)
  3306. #define BNX2_COM_COMXQ_FTQ_CMD_BUSY (1L<<31)
  3307. #define BNX2_COM_COMXQ_FTQ_CTL 0x0010537c
  3308. #define BNX2_COM_COMXQ_FTQ_CTL_INTERVENE (1L<<0)
  3309. #define BNX2_COM_COMXQ_FTQ_CTL_OVERFLOW (1L<<1)
  3310. #define BNX2_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3311. #define BNX2_COM_COMXQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3312. #define BNX2_COM_COMXQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3313. #define BNX2_COM_COMTQ_FTQ_DATA 0x00105380
  3314. #define BNX2_COM_COMTQ_FTQ_CMD 0x001053b8
  3315. #define BNX2_COM_COMTQ_FTQ_CMD_OFFSET (0x3ffL<<0)
  3316. #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP (1L<<10)
  3317. #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_0 (0L<<10)
  3318. #define BNX2_COM_COMTQ_FTQ_CMD_WR_TOP_1 (1L<<10)
  3319. #define BNX2_COM_COMTQ_FTQ_CMD_SFT_RESET (1L<<25)
  3320. #define BNX2_COM_COMTQ_FTQ_CMD_RD_DATA (1L<<26)
  3321. #define BNX2_COM_COMTQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3322. #define BNX2_COM_COMTQ_FTQ_CMD_ADD_DATA (1L<<28)
  3323. #define BNX2_COM_COMTQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3324. #define BNX2_COM_COMTQ_FTQ_CMD_POP (1L<<30)
  3325. #define BNX2_COM_COMTQ_FTQ_CMD_BUSY (1L<<31)
  3326. #define BNX2_COM_COMTQ_FTQ_CTL 0x001053bc
  3327. #define BNX2_COM_COMTQ_FTQ_CTL_INTERVENE (1L<<0)
  3328. #define BNX2_COM_COMTQ_FTQ_CTL_OVERFLOW (1L<<1)
  3329. #define BNX2_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3330. #define BNX2_COM_COMTQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3331. #define BNX2_COM_COMTQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3332. #define BNX2_COM_COMQ_FTQ_DATA 0x001053c0
  3333. #define BNX2_COM_COMQ_FTQ_CMD 0x001053f8
  3334. #define BNX2_COM_COMQ_FTQ_CMD_OFFSET (0x3ffL<<0)
  3335. #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP (1L<<10)
  3336. #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_0 (0L<<10)
  3337. #define BNX2_COM_COMQ_FTQ_CMD_WR_TOP_1 (1L<<10)
  3338. #define BNX2_COM_COMQ_FTQ_CMD_SFT_RESET (1L<<25)
  3339. #define BNX2_COM_COMQ_FTQ_CMD_RD_DATA (1L<<26)
  3340. #define BNX2_COM_COMQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3341. #define BNX2_COM_COMQ_FTQ_CMD_ADD_DATA (1L<<28)
  3342. #define BNX2_COM_COMQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3343. #define BNX2_COM_COMQ_FTQ_CMD_POP (1L<<30)
  3344. #define BNX2_COM_COMQ_FTQ_CMD_BUSY (1L<<31)
  3345. #define BNX2_COM_COMQ_FTQ_CTL 0x001053fc
  3346. #define BNX2_COM_COMQ_FTQ_CTL_INTERVENE (1L<<0)
  3347. #define BNX2_COM_COMQ_FTQ_CTL_OVERFLOW (1L<<1)
  3348. #define BNX2_COM_COMQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3349. #define BNX2_COM_COMQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3350. #define BNX2_COM_COMQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3351. #define BNX2_COM_SCRATCH 0x00120000
  3352. /*
  3353. * cp_reg definition
  3354. * offset: 0x180000
  3355. */
  3356. #define BNX2_CP_CPU_MODE 0x00185000
  3357. #define BNX2_CP_CPU_MODE_LOCAL_RST (1L<<0)
  3358. #define BNX2_CP_CPU_MODE_STEP_ENA (1L<<1)
  3359. #define BNX2_CP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
  3360. #define BNX2_CP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
  3361. #define BNX2_CP_CPU_MODE_MSG_BIT1 (1L<<6)
  3362. #define BNX2_CP_CPU_MODE_INTERRUPT_ENA (1L<<7)
  3363. #define BNX2_CP_CPU_MODE_SOFT_HALT (1L<<10)
  3364. #define BNX2_CP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
  3365. #define BNX2_CP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
  3366. #define BNX2_CP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
  3367. #define BNX2_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
  3368. #define BNX2_CP_CPU_STATE 0x00185004
  3369. #define BNX2_CP_CPU_STATE_BREAKPOINT (1L<<0)
  3370. #define BNX2_CP_CPU_STATE_BAD_INST_HALTED (1L<<2)
  3371. #define BNX2_CP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
  3372. #define BNX2_CP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
  3373. #define BNX2_CP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
  3374. #define BNX2_CP_CPU_STATE_BAD_pc_HALTED (1L<<6)
  3375. #define BNX2_CP_CPU_STATE_ALIGN_HALTED (1L<<7)
  3376. #define BNX2_CP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
  3377. #define BNX2_CP_CPU_STATE_SOFT_HALTED (1L<<10)
  3378. #define BNX2_CP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
  3379. #define BNX2_CP_CPU_STATE_INTERRRUPT (1L<<12)
  3380. #define BNX2_CP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
  3381. #define BNX2_CP_CPU_STATE_INST_FETCH_STALL (1L<<15)
  3382. #define BNX2_CP_CPU_STATE_BLOCKED_READ (1L<<31)
  3383. #define BNX2_CP_CPU_EVENT_MASK 0x00185008
  3384. #define BNX2_CP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
  3385. #define BNX2_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
  3386. #define BNX2_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
  3387. #define BNX2_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
  3388. #define BNX2_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
  3389. #define BNX2_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
  3390. #define BNX2_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
  3391. #define BNX2_CP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
  3392. #define BNX2_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
  3393. #define BNX2_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
  3394. #define BNX2_CP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
  3395. #define BNX2_CP_CPU_PROGRAM_COUNTER 0x0018501c
  3396. #define BNX2_CP_CPU_INSTRUCTION 0x00185020
  3397. #define BNX2_CP_CPU_DATA_ACCESS 0x00185024
  3398. #define BNX2_CP_CPU_INTERRUPT_ENABLE 0x00185028
  3399. #define BNX2_CP_CPU_INTERRUPT_VECTOR 0x0018502c
  3400. #define BNX2_CP_CPU_INTERRUPT_SAVED_PC 0x00185030
  3401. #define BNX2_CP_CPU_HW_BREAKPOINT 0x00185034
  3402. #define BNX2_CP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
  3403. #define BNX2_CP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
  3404. #define BNX2_CP_CPU_DEBUG_VECT_PEEK 0x00185038
  3405. #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  3406. #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  3407. #define BNX2_CP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  3408. #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  3409. #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  3410. #define BNX2_CP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  3411. #define BNX2_CP_CPU_LAST_BRANCH_ADDR 0x00185048
  3412. #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
  3413. #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
  3414. #define BNX2_CP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
  3415. #define BNX2_CP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
  3416. #define BNX2_CP_CPU_REG_FILE 0x00185200
  3417. #define BNX2_CP_CPQ_FTQ_DATA 0x001853c0
  3418. #define BNX2_CP_CPQ_FTQ_CMD 0x001853f8
  3419. #define BNX2_CP_CPQ_FTQ_CMD_OFFSET (0x3ffL<<0)
  3420. #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP (1L<<10)
  3421. #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_0 (0L<<10)
  3422. #define BNX2_CP_CPQ_FTQ_CMD_WR_TOP_1 (1L<<10)
  3423. #define BNX2_CP_CPQ_FTQ_CMD_SFT_RESET (1L<<25)
  3424. #define BNX2_CP_CPQ_FTQ_CMD_RD_DATA (1L<<26)
  3425. #define BNX2_CP_CPQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3426. #define BNX2_CP_CPQ_FTQ_CMD_ADD_DATA (1L<<28)
  3427. #define BNX2_CP_CPQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3428. #define BNX2_CP_CPQ_FTQ_CMD_POP (1L<<30)
  3429. #define BNX2_CP_CPQ_FTQ_CMD_BUSY (1L<<31)
  3430. #define BNX2_CP_CPQ_FTQ_CTL 0x001853fc
  3431. #define BNX2_CP_CPQ_FTQ_CTL_INTERVENE (1L<<0)
  3432. #define BNX2_CP_CPQ_FTQ_CTL_OVERFLOW (1L<<1)
  3433. #define BNX2_CP_CPQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3434. #define BNX2_CP_CPQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3435. #define BNX2_CP_CPQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3436. #define BNX2_CP_SCRATCH 0x001a0000
  3437. /*
  3438. * mcp_reg definition
  3439. * offset: 0x140000
  3440. */
  3441. #define BNX2_MCP_CPU_MODE 0x00145000
  3442. #define BNX2_MCP_CPU_MODE_LOCAL_RST (1L<<0)
  3443. #define BNX2_MCP_CPU_MODE_STEP_ENA (1L<<1)
  3444. #define BNX2_MCP_CPU_MODE_PAGE_0_DATA_ENA (1L<<2)
  3445. #define BNX2_MCP_CPU_MODE_PAGE_0_INST_ENA (1L<<3)
  3446. #define BNX2_MCP_CPU_MODE_MSG_BIT1 (1L<<6)
  3447. #define BNX2_MCP_CPU_MODE_INTERRUPT_ENA (1L<<7)
  3448. #define BNX2_MCP_CPU_MODE_SOFT_HALT (1L<<10)
  3449. #define BNX2_MCP_CPU_MODE_BAD_DATA_HALT_ENA (1L<<11)
  3450. #define BNX2_MCP_CPU_MODE_BAD_INST_HALT_ENA (1L<<12)
  3451. #define BNX2_MCP_CPU_MODE_FIO_ABORT_HALT_ENA (1L<<13)
  3452. #define BNX2_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA (1L<<15)
  3453. #define BNX2_MCP_CPU_STATE 0x00145004
  3454. #define BNX2_MCP_CPU_STATE_BREAKPOINT (1L<<0)
  3455. #define BNX2_MCP_CPU_STATE_BAD_INST_HALTED (1L<<2)
  3456. #define BNX2_MCP_CPU_STATE_PAGE_0_DATA_HALTED (1L<<3)
  3457. #define BNX2_MCP_CPU_STATE_PAGE_0_INST_HALTED (1L<<4)
  3458. #define BNX2_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED (1L<<5)
  3459. #define BNX2_MCP_CPU_STATE_BAD_pc_HALTED (1L<<6)
  3460. #define BNX2_MCP_CPU_STATE_ALIGN_HALTED (1L<<7)
  3461. #define BNX2_MCP_CPU_STATE_FIO_ABORT_HALTED (1L<<8)
  3462. #define BNX2_MCP_CPU_STATE_SOFT_HALTED (1L<<10)
  3463. #define BNX2_MCP_CPU_STATE_SPAD_UNDERFLOW (1L<<11)
  3464. #define BNX2_MCP_CPU_STATE_INTERRRUPT (1L<<12)
  3465. #define BNX2_MCP_CPU_STATE_DATA_ACCESS_STALL (1L<<14)
  3466. #define BNX2_MCP_CPU_STATE_INST_FETCH_STALL (1L<<15)
  3467. #define BNX2_MCP_CPU_STATE_BLOCKED_READ (1L<<31)
  3468. #define BNX2_MCP_CPU_EVENT_MASK 0x00145008
  3469. #define BNX2_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK (1L<<0)
  3470. #define BNX2_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK (1L<<2)
  3471. #define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK (1L<<3)
  3472. #define BNX2_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK (1L<<4)
  3473. #define BNX2_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK (1L<<5)
  3474. #define BNX2_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK (1L<<6)
  3475. #define BNX2_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK (1L<<7)
  3476. #define BNX2_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK (1L<<8)
  3477. #define BNX2_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK (1L<<10)
  3478. #define BNX2_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK (1L<<11)
  3479. #define BNX2_MCP_CPU_EVENT_MASK_INTERRUPT_MASK (1L<<12)
  3480. #define BNX2_MCP_CPU_PROGRAM_COUNTER 0x0014501c
  3481. #define BNX2_MCP_CPU_INSTRUCTION 0x00145020
  3482. #define BNX2_MCP_CPU_DATA_ACCESS 0x00145024
  3483. #define BNX2_MCP_CPU_INTERRUPT_ENABLE 0x00145028
  3484. #define BNX2_MCP_CPU_INTERRUPT_VECTOR 0x0014502c
  3485. #define BNX2_MCP_CPU_INTERRUPT_SAVED_PC 0x00145030
  3486. #define BNX2_MCP_CPU_HW_BREAKPOINT 0x00145034
  3487. #define BNX2_MCP_CPU_HW_BREAKPOINT_DISABLE (1L<<0)
  3488. #define BNX2_MCP_CPU_HW_BREAKPOINT_ADDRESS (0x3fffffffL<<2)
  3489. #define BNX2_MCP_CPU_DEBUG_VECT_PEEK 0x00145038
  3490. #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_VALUE (0x7ffL<<0)
  3491. #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_PEEK_EN (1L<<11)
  3492. #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_1_SEL (0xfL<<12)
  3493. #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_VALUE (0x7ffL<<16)
  3494. #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_PEEK_EN (1L<<27)
  3495. #define BNX2_MCP_CPU_DEBUG_VECT_PEEK_2_SEL (0xfL<<28)
  3496. #define BNX2_MCP_CPU_LAST_BRANCH_ADDR 0x00145048
  3497. #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE (1L<<1)
  3498. #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_JUMP (0L<<1)
  3499. #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_TYPE_BRANCH (1L<<1)
  3500. #define BNX2_MCP_CPU_LAST_BRANCH_ADDR_LBA (0x3fffffffL<<2)
  3501. #define BNX2_MCP_CPU_REG_FILE 0x00145200
  3502. #define BNX2_MCP_MCPQ_FTQ_DATA 0x001453c0
  3503. #define BNX2_MCP_MCPQ_FTQ_CMD 0x001453f8
  3504. #define BNX2_MCP_MCPQ_FTQ_CMD_OFFSET (0x3ffL<<0)
  3505. #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP (1L<<10)
  3506. #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_0 (0L<<10)
  3507. #define BNX2_MCP_MCPQ_FTQ_CMD_WR_TOP_1 (1L<<10)
  3508. #define BNX2_MCP_MCPQ_FTQ_CMD_SFT_RESET (1L<<25)
  3509. #define BNX2_MCP_MCPQ_FTQ_CMD_RD_DATA (1L<<26)
  3510. #define BNX2_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN (1L<<27)
  3511. #define BNX2_MCP_MCPQ_FTQ_CMD_ADD_DATA (1L<<28)
  3512. #define BNX2_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR (1L<<29)
  3513. #define BNX2_MCP_MCPQ_FTQ_CMD_POP (1L<<30)
  3514. #define BNX2_MCP_MCPQ_FTQ_CMD_BUSY (1L<<31)
  3515. #define BNX2_MCP_MCPQ_FTQ_CTL 0x001453fc
  3516. #define BNX2_MCP_MCPQ_FTQ_CTL_INTERVENE (1L<<0)
  3517. #define BNX2_MCP_MCPQ_FTQ_CTL_OVERFLOW (1L<<1)
  3518. #define BNX2_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE (1L<<2)
  3519. #define BNX2_MCP_MCPQ_FTQ_CTL_MAX_DEPTH (0x3ffL<<12)
  3520. #define BNX2_MCP_MCPQ_FTQ_CTL_CUR_DEPTH (0x3ffL<<22)
  3521. #define BNX2_MCP_ROM 0x00150000
  3522. #define BNX2_MCP_SCRATCH 0x00160000
  3523. #define BNX2_SHM_HDR_SIGNATURE BNX2_MCP_SCRATCH
  3524. #define BNX2_SHM_HDR_SIGNATURE_SIG_MASK 0xffff0000
  3525. #define BNX2_SHM_HDR_SIGNATURE_SIG 0x53530000
  3526. #define BNX2_SHM_HDR_SIGNATURE_VER_MASK 0x000000ff
  3527. #define BNX2_SHM_HDR_SIGNATURE_VER_ONE 0x00000001
  3528. #define BNX2_SHM_HDR_ADDR_0 BNX2_MCP_SCRATCH + 4
  3529. #define BNX2_SHM_HDR_ADDR_1 BNX2_MCP_SCRATCH + 8
  3530. #define NUM_MC_HASH_REGISTERS 8
  3531. /* PHY_ID1: bits 31-16; PHY_ID2: bits 15-0. */
  3532. #define PHY_BCM5706_PHY_ID 0x00206160
  3533. #define PHY_ID(id) ((id) & 0xfffffff0)
  3534. #define PHY_REV_ID(id) ((id) & 0xf)
  3535. /* 5708 Serdes PHY registers */
  3536. #define BCM5708S_UP1 0xb
  3537. #define BCM5708S_UP1_2G5 0x1
  3538. #define BCM5708S_BLK_ADDR 0x1f
  3539. #define BCM5708S_BLK_ADDR_DIG 0x0000
  3540. #define BCM5708S_BLK_ADDR_DIG3 0x0002
  3541. #define BCM5708S_BLK_ADDR_TX_MISC 0x0005
  3542. /* Digital Block */
  3543. #define BCM5708S_1000X_CTL1 0x10
  3544. #define BCM5708S_1000X_CTL1_FIBER_MODE 0x0001
  3545. #define BCM5708S_1000X_CTL1_AUTODET_EN 0x0010
  3546. #define BCM5708S_1000X_CTL2 0x11
  3547. #define BCM5708S_1000X_CTL2_PLLEL_DET_EN 0x0001
  3548. #define BCM5708S_1000X_STAT1 0x14
  3549. #define BCM5708S_1000X_STAT1_SGMII 0x0001
  3550. #define BCM5708S_1000X_STAT1_LINK 0x0002
  3551. #define BCM5708S_1000X_STAT1_FD 0x0004
  3552. #define BCM5708S_1000X_STAT1_SPEED_MASK 0x0018
  3553. #define BCM5708S_1000X_STAT1_SPEED_10 0x0000
  3554. #define BCM5708S_1000X_STAT1_SPEED_100 0x0008
  3555. #define BCM5708S_1000X_STAT1_SPEED_1G 0x0010
  3556. #define BCM5708S_1000X_STAT1_SPEED_2G5 0x0018
  3557. #define BCM5708S_1000X_STAT1_TX_PAUSE 0x0020
  3558. #define BCM5708S_1000X_STAT1_RX_PAUSE 0x0040
  3559. /* Digital3 Block */
  3560. #define BCM5708S_DIG_3_0 0x10
  3561. #define BCM5708S_DIG_3_0_USE_IEEE 0x0001
  3562. /* Tx/Misc Block */
  3563. #define BCM5708S_TX_ACTL1 0x15
  3564. #define BCM5708S_TX_ACTL1_DRIVER_VCM 0x30
  3565. #define BCM5708S_TX_ACTL3 0x17
  3566. #define MIN_ETHERNET_PACKET_SIZE 60
  3567. #define MAX_ETHERNET_PACKET_SIZE 1514
  3568. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9014
  3569. #define RX_COPY_THRESH 92
  3570. #define DMA_READ_CHANS 5
  3571. #define DMA_WRITE_CHANS 3
  3572. #define BCM_PAGE_BITS 12
  3573. #define BCM_PAGE_SIZE (1 << BCM_PAGE_BITS)
  3574. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct tx_bd))
  3575. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  3576. #define MAX_RX_RINGS 4
  3577. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct rx_bd))
  3578. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 1)
  3579. #define MAX_TOTAL_RX_DESC_CNT (MAX_RX_DESC_CNT * MAX_RX_RINGS)
  3580. #define NEXT_TX_BD(x) (((x) & (MAX_TX_DESC_CNT - 1)) == \
  3581. (MAX_TX_DESC_CNT - 1)) ? \
  3582. (x) + 2 : (x) + 1
  3583. #define PREV_TX_BD(x) ((((x)-1) & (MAX_TX_DESC_CNT)) == \
  3584. (MAX_TX_DESC_CNT)) ? \
  3585. (x) - 2 : (x) - 1
  3586. #define TX_RING_IDX(x) ((x) & MAX_TX_DESC_CNT)
  3587. #define NEXT_RX_BD(x) (((x) & (MAX_RX_DESC_CNT - 1)) == \
  3588. (MAX_RX_DESC_CNT - 1)) ? \
  3589. (x) + 2 : (x) + 1
  3590. #define RX_RING_IDX(x) ((x) & bp->rx_max_ring_idx)
  3591. //#define RX_RING(x) (((x) & ~MAX_RX_DESC_CNT) >> 8)
  3592. #define RX_IDX(x) ((x) & MAX_RX_DESC_CNT)
  3593. /* Context size. */
  3594. #define CTX_SHIFT 7
  3595. #define CTX_SIZE (1 << CTX_SHIFT)
  3596. #define CTX_MASK (CTX_SIZE - 1)
  3597. #define GET_CID_ADDR(_cid) ((_cid) << CTX_SHIFT)
  3598. #define GET_CID(_cid_addr) ((_cid_addr) >> CTX_SHIFT)
  3599. #define PHY_CTX_SHIFT 6
  3600. #define PHY_CTX_SIZE (1 << PHY_CTX_SHIFT)
  3601. #define PHY_CTX_MASK (PHY_CTX_SIZE - 1)
  3602. #define GET_PCID_ADDR(_pcid) ((_pcid) << PHY_CTX_SHIFT)
  3603. #define GET_PCID(_pcid_addr) ((_pcid_addr) >> PHY_CTX_SHIFT)
  3604. #define MB_KERNEL_CTX_SHIFT 8
  3605. #define MB_KERNEL_CTX_SIZE (1 << MB_KERNEL_CTX_SHIFT)
  3606. #define MB_KERNEL_CTX_MASK (MB_KERNEL_CTX_SIZE - 1)
  3607. #define MB_GET_CID_ADDR(_cid) (0x10000 + ((_cid) << MB_KERNEL_CTX_SHIFT))
  3608. #define MAX_CID_CNT 0x4000
  3609. #define MAX_CID_ADDR (GET_CID_ADDR(MAX_CID_CNT))
  3610. #define INVALID_CID_ADDR 0xffffffff
  3611. #define TX_CID 16
  3612. #define RX_CID 0
  3613. #define MB_TX_CID_ADDR MB_GET_CID_ADDR(TX_CID)
  3614. #define MB_RX_CID_ADDR MB_GET_CID_ADDR(RX_CID)
  3615. #if 0
  3616. struct sw_bd {
  3617. struct sk_buff *skb;
  3618. DECLARE_PCI_UNMAP_ADDR(mapping)
  3619. };
  3620. #endif
  3621. /* Buffered flash (Atmel: AT45DB011B) specific information */
  3622. #define SEEPROM_PAGE_BITS 2
  3623. #define SEEPROM_PHY_PAGE_SIZE (1 << SEEPROM_PAGE_BITS)
  3624. #define SEEPROM_BYTE_ADDR_MASK (SEEPROM_PHY_PAGE_SIZE-1)
  3625. #define SEEPROM_PAGE_SIZE 4
  3626. #define SEEPROM_TOTAL_SIZE 65536
  3627. #define BUFFERED_FLASH_PAGE_BITS 9
  3628. #define BUFFERED_FLASH_PHY_PAGE_SIZE (1 << BUFFERED_FLASH_PAGE_BITS)
  3629. #define BUFFERED_FLASH_BYTE_ADDR_MASK (BUFFERED_FLASH_PHY_PAGE_SIZE-1)
  3630. #define BUFFERED_FLASH_PAGE_SIZE 264
  3631. #define BUFFERED_FLASH_TOTAL_SIZE 0x21000
  3632. #define SAIFUN_FLASH_PAGE_BITS 8
  3633. #define SAIFUN_FLASH_PHY_PAGE_SIZE (1 << SAIFUN_FLASH_PAGE_BITS)
  3634. #define SAIFUN_FLASH_BYTE_ADDR_MASK (SAIFUN_FLASH_PHY_PAGE_SIZE-1)
  3635. #define SAIFUN_FLASH_PAGE_SIZE 256
  3636. #define SAIFUN_FLASH_BASE_TOTAL_SIZE 65536
  3637. #define ST_MICRO_FLASH_PAGE_BITS 8
  3638. #define ST_MICRO_FLASH_PHY_PAGE_SIZE (1 << ST_MICRO_FLASH_PAGE_BITS)
  3639. #define ST_MICRO_FLASH_BYTE_ADDR_MASK (ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
  3640. #define ST_MICRO_FLASH_PAGE_SIZE 256
  3641. #define ST_MICRO_FLASH_BASE_TOTAL_SIZE 65536
  3642. #define NVRAM_TIMEOUT_COUNT 30000
  3643. #define FLASH_STRAP_MASK (BNX2_NVM_CFG1_FLASH_MODE | \
  3644. BNX2_NVM_CFG1_BUFFER_MODE | \
  3645. BNX2_NVM_CFG1_PROTECT_MODE | \
  3646. BNX2_NVM_CFG1_FLASH_SIZE)
  3647. #define FLASH_BACKUP_STRAP_MASK (0xf << 26)
  3648. struct flash_spec {
  3649. u32 strapping;
  3650. u32 config1;
  3651. u32 config2;
  3652. u32 config3;
  3653. u32 write1;
  3654. u32 buffered;
  3655. u32 page_bits;
  3656. u32 page_size;
  3657. u32 addr_mask;
  3658. u32 total_size;
  3659. char *name;
  3660. };
  3661. struct bnx2 {
  3662. /* Fields used in the tx and intr/napi performance paths are grouped */
  3663. /* together in the beginning of the structure. */
  3664. void /*__iomem*/ *regview;
  3665. struct nic *nic;
  3666. struct pci_device *pdev;
  3667. /* atomic_t intr_sem; */
  3668. struct status_block *status_blk;
  3669. u32 last_status_idx;
  3670. u32 flags;
  3671. #define PCIX_FLAG 1
  3672. #define PCI_32BIT_FLAG 2
  3673. #define ONE_TDMA_FLAG 4 /* no longer used */
  3674. #define NO_WOL_FLAG 8
  3675. #define USING_DAC_FLAG 0x10
  3676. #define USING_MSI_FLAG 0x20
  3677. #define ASF_ENABLE_FLAG 0x40
  3678. /* Put tx producer and consumer fields in separate cache lines. */
  3679. u32 tx_prod_bseq __attribute__((aligned(L1_CACHE_BYTES)));
  3680. u16 tx_prod;
  3681. struct tx_bd *tx_desc_ring;
  3682. struct sw_bd *tx_buf_ring;
  3683. int tx_ring_size;
  3684. u16 tx_cons __attribute__((aligned(L1_CACHE_BYTES)));
  3685. u16 hw_tx_cons;
  3686. #ifdef BCM_VLAN
  3687. struct vlan_group *vlgrp;
  3688. #endif
  3689. u32 rx_offset;
  3690. u32 rx_buf_use_size; /* useable size */
  3691. u32 rx_buf_size; /* with alignment */
  3692. u32 rx_max_ring_idx;
  3693. u32 rx_prod_bseq;
  3694. u16 rx_prod;
  3695. u16 rx_cons;
  3696. u16 hw_rx_cons;
  3697. u32 rx_csum;
  3698. #if 0
  3699. struct rx_bd *rx_desc_ring[MAX_RX_RINGS];
  3700. #endif
  3701. struct rx_bd *rx_desc_ring;
  3702. /* End of fields used in the performance code paths. */
  3703. char *name;
  3704. #if 0
  3705. int timer_interval;
  3706. int current_interval;
  3707. struct timer_list timer;
  3708. struct work_struct reset_task;
  3709. int in_reset_task;
  3710. /* Used to synchronize phy accesses. */
  3711. spinlock_t phy_lock;
  3712. #endif
  3713. u32 phy_flags;
  3714. #define PHY_SERDES_FLAG 1
  3715. #define PHY_CRC_FIX_FLAG 2
  3716. #define PHY_PARALLEL_DETECT_FLAG 4
  3717. #define PHY_2_5G_CAPABLE_FLAG 8
  3718. #define PHY_INT_MODE_MASK_FLAG 0x300
  3719. #define PHY_INT_MODE_AUTO_POLLING_FLAG 0x100
  3720. #define PHY_INT_MODE_LINK_READY_FLAG 0x200
  3721. u32 chip_id;
  3722. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  3723. #define CHIP_NUM(bp) (((bp)->chip_id) & 0xffff0000)
  3724. #define CHIP_NUM_5706 0x57060000
  3725. #define CHIP_NUM_5708 0x57080000
  3726. #define CHIP_REV(bp) (((bp)->chip_id) & 0x0000f000)
  3727. #define CHIP_REV_Ax 0x00000000
  3728. #define CHIP_REV_Bx 0x00001000
  3729. #define CHIP_REV_Cx 0x00002000
  3730. #define CHIP_METAL(bp) (((bp)->chip_id) & 0x00000ff0)
  3731. #define CHIP_BONDING(bp) (((bp)->chip_id) & 0x0000000f)
  3732. #define CHIP_ID(bp) (((bp)->chip_id) & 0xfffffff0)
  3733. #define CHIP_ID_5706_A0 0x57060000
  3734. #define CHIP_ID_5706_A1 0x57060010
  3735. #define CHIP_ID_5706_A2 0x57060020
  3736. #define CHIP_ID_5708_A0 0x57080000
  3737. #define CHIP_ID_5708_B0 0x57081000
  3738. #define CHIP_ID_5708_B1 0x57081010
  3739. #define CHIP_BOND_ID(bp) (((bp)->chip_id) & 0xf)
  3740. /* A serdes chip will have the first bit of the bond id set. */
  3741. #define CHIP_BOND_ID_SERDES_BIT 0x01
  3742. u32 phy_addr;
  3743. u32 phy_id;
  3744. u16 bus_speed_mhz;
  3745. u8 wol;
  3746. u8 pad;
  3747. u16 fw_wr_seq;
  3748. u16 fw_drv_pulse_wr_seq;
  3749. dma_addr_t tx_desc_mapping;
  3750. int rx_max_ring;
  3751. int rx_ring_size;
  3752. #if 0
  3753. dma_addr_t rx_desc_mapping[MAX_RX_RINGS];
  3754. #endif
  3755. dma_addr_t rx_desc_mapping;
  3756. u16 tx_quick_cons_trip;
  3757. u16 tx_quick_cons_trip_int;
  3758. u16 rx_quick_cons_trip;
  3759. u16 rx_quick_cons_trip_int;
  3760. u16 comp_prod_trip;
  3761. u16 comp_prod_trip_int;
  3762. u16 tx_ticks;
  3763. u16 tx_ticks_int;
  3764. u16 com_ticks;
  3765. u16 com_ticks_int;
  3766. u16 cmd_ticks;
  3767. u16 cmd_ticks_int;
  3768. u16 rx_ticks;
  3769. u16 rx_ticks_int;
  3770. u32 stats_ticks;
  3771. dma_addr_t status_blk_mapping;
  3772. struct statistics_block *stats_blk;
  3773. dma_addr_t stats_blk_mapping;
  3774. u32 hc_cmd;
  3775. u32 rx_mode;
  3776. u16 req_line_speed;
  3777. u8 req_duplex;
  3778. u8 link_up;
  3779. u16 line_speed;
  3780. u8 duplex;
  3781. u8 flow_ctrl; /* actual flow ctrl settings */
  3782. /* may be different from */
  3783. /* req_flow_ctrl if autoneg */
  3784. #define FLOW_CTRL_TX 1
  3785. #define FLOW_CTRL_RX 2
  3786. u32 advertising;
  3787. u8 req_flow_ctrl; /* flow ctrl advertisement */
  3788. /* settings or forced */
  3789. /* settings */
  3790. u8 autoneg;
  3791. #define AUTONEG_SPEED 1
  3792. #define AUTONEG_FLOW_CTRL 2
  3793. u8 loopback;
  3794. #define MAC_LOOPBACK 1
  3795. #define PHY_LOOPBACK 2
  3796. u8 serdes_an_pending;
  3797. #define SERDES_AN_TIMEOUT (HZ / 3)
  3798. u8 mac_addr[8];
  3799. u32 shmem_base;
  3800. u32 fw_ver;
  3801. int pm_cap;
  3802. int pcix_cap;
  3803. /* struct net_device_stats net_stats; */
  3804. struct flash_spec *flash_info;
  3805. u32 flash_size;
  3806. int status_stats_size;
  3807. };
  3808. static u32 bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset);
  3809. static void bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val);
  3810. #define REG_RD(bp, offset) \
  3811. readl(bp->regview + offset)
  3812. #define REG_WR(bp, offset, val) \
  3813. writel(val, bp->regview + offset)
  3814. #define REG_WR16(bp, offset, val) \
  3815. writew(val, bp->regview + offset)
  3816. #define REG_RD_IND(bp, offset) \
  3817. bnx2_reg_rd_ind(bp, offset)
  3818. #define REG_WR_IND(bp, offset, val) \
  3819. bnx2_reg_wr_ind(bp, offset, val)
  3820. /* Indirect context access. Unlike the MBQ_WR, these macros will not
  3821. * trigger a chip event. */
  3822. static void bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val);
  3823. #define CTX_WR(bp, cid_addr, offset, val) \
  3824. bnx2_ctx_wr(bp, cid_addr, offset, val)
  3825. struct cpu_reg {
  3826. u32 mode;
  3827. u32 mode_value_halt;
  3828. u32 mode_value_sstep;
  3829. u32 state;
  3830. u32 state_value_clear;
  3831. u32 gpr0;
  3832. u32 evmask;
  3833. u32 pc;
  3834. u32 inst;
  3835. u32 bp;
  3836. u32 spad_base;
  3837. u32 mips_view_base;
  3838. };
  3839. struct fw_info {
  3840. u32 ver_major;
  3841. u32 ver_minor;
  3842. u32 ver_fix;
  3843. u32 start_addr;
  3844. /* Text section. */
  3845. u32 text_addr;
  3846. u32 text_len;
  3847. u32 text_index;
  3848. u32 *text;
  3849. /* Data section. */
  3850. u32 data_addr;
  3851. u32 data_len;
  3852. u32 data_index;
  3853. u32 *data;
  3854. /* SBSS section. */
  3855. u32 sbss_addr;
  3856. u32 sbss_len;
  3857. u32 sbss_index;
  3858. u32 *sbss;
  3859. /* BSS section. */
  3860. u32 bss_addr;
  3861. u32 bss_len;
  3862. u32 bss_index;
  3863. u32 *bss;
  3864. /* Read-only section. */
  3865. u32 rodata_addr;
  3866. u32 rodata_len;
  3867. u32 rodata_index;
  3868. u32 *rodata;
  3869. };
  3870. #define RV2P_PROC1 0
  3871. #define RV2P_PROC2 1
  3872. /* This value (in milliseconds) determines the frequency of the driver
  3873. * issuing the PULSE message code. The firmware monitors this periodic
  3874. * pulse to determine when to switch to an OS-absent mode. */
  3875. #define DRV_PULSE_PERIOD_MS 250
  3876. /* This value (in milliseconds) determines how long the driver should
  3877. * wait for an acknowledgement from the firmware before timing out. Once
  3878. * the firmware has timed out, the driver will assume there is no firmware
  3879. * running and there won't be any firmware-driver synchronization during a
  3880. * driver reset. */
  3881. #define FW_ACK_TIME_OUT_MS 100
  3882. #define BNX2_DRV_RESET_SIGNATURE 0x00000000
  3883. #define BNX2_DRV_RESET_SIGNATURE_MAGIC 0x4841564b /* HAVK */
  3884. //#define DRV_RESET_SIGNATURE_MAGIC 0x47495352 /* RSIG */
  3885. #define BNX2_DRV_MB 0x00000004
  3886. #define BNX2_DRV_MSG_CODE 0xff000000
  3887. #define BNX2_DRV_MSG_CODE_RESET 0x01000000
  3888. #define BNX2_DRV_MSG_CODE_UNLOAD 0x02000000
  3889. #define BNX2_DRV_MSG_CODE_SHUTDOWN 0x03000000
  3890. #define BNX2_DRV_MSG_CODE_SUSPEND_WOL 0x04000000
  3891. #define BNX2_DRV_MSG_CODE_FW_TIMEOUT 0x05000000
  3892. #define BNX2_DRV_MSG_CODE_PULSE 0x06000000
  3893. #define BNX2_DRV_MSG_CODE_DIAG 0x07000000
  3894. #define BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL 0x09000000
  3895. #define BNX2_DRV_MSG_DATA 0x00ff0000
  3896. #define BNX2_DRV_MSG_DATA_WAIT0 0x00010000
  3897. #define BNX2_DRV_MSG_DATA_WAIT1 0x00020000
  3898. #define BNX2_DRV_MSG_DATA_WAIT2 0x00030000
  3899. #define BNX2_DRV_MSG_DATA_WAIT3 0x00040000
  3900. #define BNX2_DRV_MSG_SEQ 0x0000ffff
  3901. #define BNX2_FW_MB 0x00000008
  3902. #define BNX2_FW_MSG_ACK 0x0000ffff
  3903. #define BNX2_FW_MSG_STATUS_MASK 0x00ff0000
  3904. #define BNX2_FW_MSG_STATUS_OK 0x00000000
  3905. #define BNX2_FW_MSG_STATUS_FAILURE 0x00ff0000
  3906. #define BNX2_LINK_STATUS 0x0000000c
  3907. #define BNX2_LINK_STATUS_INIT_VALUE 0xffffffff
  3908. #define BNX2_LINK_STATUS_LINK_UP 0x1
  3909. #define BNX2_LINK_STATUS_LINK_DOWN 0x0
  3910. #define BNX2_LINK_STATUS_SPEED_MASK 0x1e
  3911. #define BNX2_LINK_STATUS_AN_INCOMPLETE (0<<1)
  3912. #define BNX2_LINK_STATUS_10HALF (1<<1)
  3913. #define BNX2_LINK_STATUS_10FULL (2<<1)
  3914. #define BNX2_LINK_STATUS_100HALF (3<<1)
  3915. #define BNX2_LINK_STATUS_100BASE_T4 (4<<1)
  3916. #define BNX2_LINK_STATUS_100FULL (5<<1)
  3917. #define BNX2_LINK_STATUS_1000HALF (6<<1)
  3918. #define BNX2_LINK_STATUS_1000FULL (7<<1)
  3919. #define BNX2_LINK_STATUS_2500HALF (8<<1)
  3920. #define BNX2_LINK_STATUS_2500FULL (9<<1)
  3921. #define BNX2_LINK_STATUS_AN_ENABLED (1<<5)
  3922. #define BNX2_LINK_STATUS_AN_COMPLETE (1<<6)
  3923. #define BNX2_LINK_STATUS_PARALLEL_DET (1<<7)
  3924. #define BNX2_LINK_STATUS_RESERVED (1<<8)
  3925. #define BNX2_LINK_STATUS_PARTNER_AD_1000FULL (1<<9)
  3926. #define BNX2_LINK_STATUS_PARTNER_AD_1000HALF (1<<10)
  3927. #define BNX2_LINK_STATUS_PARTNER_AD_100BT4 (1<<11)
  3928. #define BNX2_LINK_STATUS_PARTNER_AD_100FULL (1<<12)
  3929. #define BNX2_LINK_STATUS_PARTNER_AD_100HALF (1<<13)
  3930. #define BNX2_LINK_STATUS_PARTNER_AD_10FULL (1<<14)
  3931. #define BNX2_LINK_STATUS_PARTNER_AD_10HALF (1<<15)
  3932. #define BNX2_LINK_STATUS_TX_FC_ENABLED (1<<16)
  3933. #define BNX2_LINK_STATUS_RX_FC_ENABLED (1<<17)
  3934. #define BNX2_LINK_STATUS_PARTNER_SYM_PAUSE_CAP (1<<18)
  3935. #define BNX2_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP (1<<19)
  3936. #define BNX2_LINK_STATUS_SERDES_LINK (1<<20)
  3937. #define BNX2_LINK_STATUS_PARTNER_AD_2500FULL (1<<21)
  3938. #define BNX2_LINK_STATUS_PARTNER_AD_2500HALF (1<<22)
  3939. #define BNX2_DRV_PULSE_MB 0x00000010
  3940. #define BNX2_DRV_PULSE_SEQ_MASK 0x00007fff
  3941. /* Indicate to the firmware not to go into the
  3942. * OS absent when it is not getting driver pulse.
  3943. * This is used for debugging. */
  3944. #define BNX2_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE 0x00080000
  3945. #define BNX2_DEV_INFO_SIGNATURE 0x00000020
  3946. #define BNX2_DEV_INFO_SIGNATURE_MAGIC 0x44564900
  3947. #define BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK 0xffffff00
  3948. #define BNX2_DEV_INFO_FEATURE_CFG_VALID 0x01
  3949. #define BNX2_DEV_INFO_SECONDARY_PORT 0x80
  3950. #define BNX2_DEV_INFO_DRV_ALWAYS_ALIVE 0x40
  3951. #define BNX2_SHARED_HW_CFG_PART_NUM 0x00000024
  3952. #define BNX2_SHARED_HW_CFG_POWER_DISSIPATED 0x00000034
  3953. #define BNX2_SHARED_HW_CFG_POWER_STATE_D3_MASK 0xff000000
  3954. #define BNX2_SHARED_HW_CFG_POWER_STATE_D2_MASK 0xff0000
  3955. #define BNX2_SHARED_HW_CFG_POWER_STATE_D1_MASK 0xff00
  3956. #define BNX2_SHARED_HW_CFG_POWER_STATE_D0_MASK 0xff
  3957. #define BNX2_SHARED_HW_CFG POWER_CONSUMED 0x00000038
  3958. #define BNX2_SHARED_HW_CFG_CONFIG 0x0000003c
  3959. #define BNX2_SHARED_HW_CFG_DESIGN_NIC 0
  3960. #define BNX2_SHARED_HW_CFG_DESIGN_LOM 0x1
  3961. #define BNX2_SHARED_HW_CFG_PHY_COPPER 0
  3962. #define BNX2_SHARED_HW_CFG_PHY_FIBER 0x2
  3963. #define BNX2_SHARED_HW_CFG_PHY_2_5G 0x20
  3964. #define BNX2_SHARED_HW_CFG_PHY_BACKPLANE 0x40
  3965. #define BNX2_SHARED_HW_CFG_LED_MODE_SHIFT_BITS 8
  3966. #define BNX2_SHARED_HW_CFG_LED_MODE_MASK 0x300
  3967. #define BNX2_SHARED_HW_CFG_LED_MODE_MAC 0
  3968. #define BNX2_SHARED_HW_CFG_LED_MODE_GPHY1 0x100
  3969. #define BNX2_SHARED_HW_CFG_LED_MODE_GPHY2 0x200
  3970. #define BNX2_SHARED_HW_CFG_CONFIG2 0x00000040
  3971. #define BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK 0x00fff000
  3972. #define BNX2_DEV_INFO_BC_REV 0x0000004c
  3973. #define BNX2_PORT_HW_CFG_MAC_UPPER 0x00000050
  3974. #define BNX2_PORT_HW_CFG_UPPERMAC_MASK 0xffff
  3975. #define BNX2_PORT_HW_CFG_MAC_LOWER 0x00000054
  3976. #define BNX2_PORT_HW_CFG_CONFIG 0x00000058
  3977. #define BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK 0x0000ffff
  3978. #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK 0x001f0000
  3979. #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_AN 0x00000000
  3980. #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G 0x00030000
  3981. #define BNX2_PORT_HW_CFG_CFG_DFLT_LINK_2_5G 0x00040000
  3982. #define BNX2_PORT_HW_CFG_IMD_MAC_A_UPPER 0x00000068
  3983. #define BNX2_PORT_HW_CFG_IMD_MAC_A_LOWER 0x0000006c
  3984. #define BNX2_PORT_HW_CFG_IMD_MAC_B_UPPER 0x00000070
  3985. #define BNX2_PORT_HW_CFG_IMD_MAC_B_LOWER 0x00000074
  3986. #define BNX2_PORT_HW_CFG_ISCSI_MAC_UPPER 0x00000078
  3987. #define BNX2_PORT_HW_CFG_ISCSI_MAC_LOWER 0x0000007c
  3988. #define BNX2_DEV_INFO_PER_PORT_HW_CONFIG2 0x000000b4
  3989. #define BNX2_DEV_INFO_FORMAT_REV 0x000000c4
  3990. #define BNX2_DEV_INFO_FORMAT_REV_MASK 0xff000000
  3991. #define BNX2_DEV_INFO_FORMAT_REV_ID ('A' << 24)
  3992. #define BNX2_SHARED_FEATURE 0x000000c8
  3993. #define BNX2_SHARED_FEATURE_MASK 0xffffffff
  3994. #define BNX2_PORT_FEATURE 0x000000d8
  3995. #define BNX2_PORT2_FEATURE 0x00000014c
  3996. #define BNX2_PORT_FEATURE_WOL_ENABLED 0x01000000
  3997. #define BNX2_PORT_FEATURE_MBA_ENABLED 0x02000000
  3998. #define BNX2_PORT_FEATURE_ASF_ENABLED 0x04000000
  3999. #define BNX2_PORT_FEATURE_IMD_ENABLED 0x08000000
  4000. #define BNX2_PORT_FEATURE_BAR1_SIZE_MASK 0xf
  4001. #define BNX2_PORT_FEATURE_BAR1_SIZE_DISABLED 0x0
  4002. #define BNX2_PORT_FEATURE_BAR1_SIZE_64K 0x1
  4003. #define BNX2_PORT_FEATURE_BAR1_SIZE_128K 0x2
  4004. #define BNX2_PORT_FEATURE_BAR1_SIZE_256K 0x3
  4005. #define BNX2_PORT_FEATURE_BAR1_SIZE_512K 0x4
  4006. #define BNX2_PORT_FEATURE_BAR1_SIZE_1M 0x5
  4007. #define BNX2_PORT_FEATURE_BAR1_SIZE_2M 0x6
  4008. #define BNX2_PORT_FEATURE_BAR1_SIZE_4M 0x7
  4009. #define BNX2_PORT_FEATURE_BAR1_SIZE_8M 0x8
  4010. #define BNX2_PORT_FEATURE_BAR1_SIZE_16M 0x9
  4011. #define BNX2_PORT_FEATURE_BAR1_SIZE_32M 0xa
  4012. #define BNX2_PORT_FEATURE_BAR1_SIZE_64M 0xb
  4013. #define BNX2_PORT_FEATURE_BAR1_SIZE_128M 0xc
  4014. #define BNX2_PORT_FEATURE_BAR1_SIZE_256M 0xd
  4015. #define BNX2_PORT_FEATURE_BAR1_SIZE_512M 0xe
  4016. #define BNX2_PORT_FEATURE_BAR1_SIZE_1G 0xf
  4017. #define BNX2_PORT_FEATURE_WOL 0xdc
  4018. #define BNX2_PORT2_FEATURE_WOL 0x150
  4019. #define BNX2_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS 4
  4020. #define BNX2_PORT_FEATURE_WOL_DEFAULT_MASK 0x30
  4021. #define BNX2_PORT_FEATURE_WOL_DEFAULT_DISABLE 0
  4022. #define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC 0x10
  4023. #define BNX2_PORT_FEATURE_WOL_DEFAULT_ACPI 0x20
  4024. #define BNX2_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x30
  4025. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_MASK 0xf
  4026. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG 0
  4027. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10HALF 1
  4028. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_10FULL 2
  4029. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100HALF 3
  4030. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_100FULL 4
  4031. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000HALF 5
  4032. #define BNX2_PORT_FEATURE_WOL_LINK_SPEED_1000FULL 6
  4033. #define BNX2_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000 0x40
  4034. #define BNX2_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP 0x400
  4035. #define BNX2_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP 0x800
  4036. #define BNX2_PORT_FEATURE_MBA 0xe0
  4037. #define BNX2_PORT2_FEATURE_MBA 0x154
  4038. #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS 0
  4039. #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x3
  4040. #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0
  4041. #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 1
  4042. #define BNX2_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 2
  4043. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS 2
  4044. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c
  4045. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG 0
  4046. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10HALF 0x4
  4047. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_10FULL 0x8
  4048. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100HALF 0xc
  4049. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_100FULL 0x10
  4050. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000HALF 0x14
  4051. #define BNX2_PORT_FEATURE_MBA_LINK_SPEED_1000FULL 0x18
  4052. #define BNX2_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x40
  4053. #define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_S 0
  4054. #define BNX2_PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x80
  4055. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS 8
  4056. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0xff00
  4057. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0
  4058. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K 0x100
  4059. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x200
  4060. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x300
  4061. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x400
  4062. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x500
  4063. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x600
  4064. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x700
  4065. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x800
  4066. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x900
  4067. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0xa00
  4068. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0xb00
  4069. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0xc00
  4070. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0xd00
  4071. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0xe00
  4072. #define BNX2_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0xf00
  4073. #define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS 16
  4074. #define BNX2_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0xf0000
  4075. #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS 20
  4076. #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x300000
  4077. #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0
  4078. #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x100000
  4079. #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x200000
  4080. #define BNX2_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x300000
  4081. #define BNX2_PORT_FEATURE_IMD 0xe4
  4082. #define BNX2_PORT2_FEATURE_IMD 0x158
  4083. #define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT 0
  4084. #define BNX2_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE 1
  4085. #define BNX2_PORT_FEATURE_VLAN 0xe8
  4086. #define BNX2_PORT2_FEATURE_VLAN 0x15c
  4087. #define BNX2_PORT_FEATURE_MBA_VLAN_TAG_MASK 0xffff
  4088. #define BNX2_PORT_FEATURE_MBA_VLAN_ENABLE 0x10000
  4089. #define BNX2_BC_STATE_RESET_TYPE 0x000001c0
  4090. #define BNX2_BC_STATE_RESET_TYPE_SIG 0x00005254
  4091. #define BNX2_BC_STATE_RESET_TYPE_SIG_MASK 0x0000ffff
  4092. #define BNX2_BC_STATE_RESET_TYPE_NONE (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4093. 0x00010000)
  4094. #define BNX2_BC_STATE_RESET_TYPE_PCI (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4095. 0x00020000)
  4096. #define BNX2_BC_STATE_RESET_TYPE_VAUX (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4097. 0x00030000)
  4098. #define BNX2_BC_STATE_RESET_TYPE_DRV_MASK DRV_MSG_CODE
  4099. #define BNX2_BC_STATE_RESET_TYPE_DRV_RESET (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4100. DRV_MSG_CODE_RESET)
  4101. #define BNX2_BC_STATE_RESET_TYPE_DRV_UNLOAD (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4102. DRV_MSG_CODE_UNLOAD)
  4103. #define BNX2_BC_STATE_RESET_TYPE_DRV_SHUTDOWN (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4104. DRV_MSG_CODE_SHUTDOWN)
  4105. #define BNX2_BC_STATE_RESET_TYPE_DRV_WOL (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4106. DRV_MSG_CODE_WOL)
  4107. #define BNX2_BC_STATE_RESET_TYPE_DRV_DIAG (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4108. DRV_MSG_CODE_DIAG)
  4109. #define BNX2_BC_STATE_RESET_TYPE_VALUE(msg) (BNX2_BC_STATE_RESET_TYPE_SIG | \
  4110. (msg))
  4111. #define BNX2_BC_STATE 0x000001c4
  4112. #define BNX2_BC_STATE_ERR_MASK 0x0000ff00
  4113. #define BNX2_BC_STATE_SIGN 0x42530000
  4114. #define BNX2_BC_STATE_SIGN_MASK 0xffff0000
  4115. #define BNX2_BC_STATE_BC1_START (BNX2_BC_STATE_SIGN | 0x1)
  4116. #define BNX2_BC_STATE_GET_NVM_CFG1 (BNX2_BC_STATE_SIGN | 0x2)
  4117. #define BNX2_BC_STATE_PROG_BAR (BNX2_BC_STATE_SIGN | 0x3)
  4118. #define BNX2_BC_STATE_INIT_VID (BNX2_BC_STATE_SIGN | 0x4)
  4119. #define BNX2_BC_STATE_GET_NVM_CFG2 (BNX2_BC_STATE_SIGN | 0x5)
  4120. #define BNX2_BC_STATE_APPLY_WKARND (BNX2_BC_STATE_SIGN | 0x6)
  4121. #define BNX2_BC_STATE_LOAD_BC2 (BNX2_BC_STATE_SIGN | 0x7)
  4122. #define BNX2_BC_STATE_GOING_BC2 (BNX2_BC_STATE_SIGN | 0x8)
  4123. #define BNX2_BC_STATE_GOING_DIAG (BNX2_BC_STATE_SIGN | 0x9)
  4124. #define BNX2_BC_STATE_RT_FINAL_INIT (BNX2_BC_STATE_SIGN | 0x81)
  4125. #define BNX2_BC_STATE_RT_WKARND (BNX2_BC_STATE_SIGN | 0x82)
  4126. #define BNX2_BC_STATE_RT_DRV_PULSE (BNX2_BC_STATE_SIGN | 0x83)
  4127. #define BNX2_BC_STATE_RT_FIOEVTS (BNX2_BC_STATE_SIGN | 0x84)
  4128. #define BNX2_BC_STATE_RT_DRV_CMD (BNX2_BC_STATE_SIGN | 0x85)
  4129. #define BNX2_BC_STATE_RT_LOW_POWER (BNX2_BC_STATE_SIGN | 0x86)
  4130. #define BNX2_BC_STATE_RT_SET_WOL (BNX2_BC_STATE_SIGN | 0x87)
  4131. #define BNX2_BC_STATE_RT_OTHER_FW (BNX2_BC_STATE_SIGN | 0x88)
  4132. #define BNX2_BC_STATE_RT_GOING_D3 (BNX2_BC_STATE_SIGN | 0x89)
  4133. #define BNX2_BC_STATE_ERR_BAD_VERSION (BNX2_BC_STATE_SIGN | 0x0100)
  4134. #define BNX2_BC_STATE_ERR_BAD_BC2_CRC (BNX2_BC_STATE_SIGN | 0x0200)
  4135. #define BNX2_BC_STATE_ERR_BC1_LOOP (BNX2_BC_STATE_SIGN | 0x0300)
  4136. #define BNX2_BC_STATE_ERR_UNKNOWN_CMD (BNX2_BC_STATE_SIGN | 0x0400)
  4137. #define BNX2_BC_STATE_ERR_DRV_DEAD (BNX2_BC_STATE_SIGN | 0x0500)
  4138. #define BNX2_BC_STATE_ERR_NO_RXP (BNX2_BC_STATE_SIGN | 0x0600)
  4139. #define BNX2_BC_STATE_ERR_TOO_MANY_RBUF (BNX2_BC_STATE_SIGN | 0x0700)
  4140. #define BNX2_BC_STATE_DEBUG_CMD 0x1dc
  4141. #define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE 0x42440000
  4142. #define BNX2_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK 0xffff0000
  4143. #define BNX2_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK 0xffff
  4144. #define BNX2_BC_STATE_BC_DBG_CMD_LOOP_INFINITE 0xffff
  4145. #define HOST_VIEW_SHMEM_BASE 0x167c00
  4146. /* Enable or disable autonegotiation. If this is set to enable,
  4147. * the forced link modes above are completely ignored.
  4148. */
  4149. #define AUTONEG_DISABLE 0x00
  4150. #define AUTONEG_ENABLE 0x01
  4151. #define RX_OFFSET (sizeof(struct l2_fhdr) + 2)
  4152. #define RX_BUF_CNT 20
  4153. /* 8 for CRC and VLAN */
  4154. #define RX_BUF_USE_SIZE (ETH_MAX_MTU + ETH_HLEN + RX_OFFSET + 8)
  4155. /* 8 for alignment */
  4156. //#define RX_BUF_SIZE (RX_BUF_USE_SIZE + 8)
  4157. #define RX_BUF_SIZE (L1_CACHE_ALIGN(RX_BUF_USE_SIZE + 8))
  4158. #endif