You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

e1000.c 31KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * gPXE driver for Intel eepro1000 ethernet cards
  3. *
  4. * Written by Marty Connor
  5. *
  6. * Copyright Entity Cyber, Inc. 2007
  7. *
  8. * This software may be used and distributed according to the terms of
  9. * the GNU General Public License (GPL), incorporated herein by
  10. * reference. Drivers based on or derived from this code fall under
  11. * the GPL and must retain the authorship, copyright and license
  12. * notice.
  13. *
  14. */
  15. /*******************************************************************************
  16. Intel PRO/1000 Linux driver
  17. Copyright(c) 1999 - 2006 Intel Corporation.
  18. This program is free software; you can redistribute it and/or modify it
  19. under the terms and conditions of the GNU General Public License,
  20. version 2, as published by the Free Software Foundation.
  21. This program is distributed in the hope it will be useful, but WITHOUT
  22. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  23. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  24. more details.
  25. You should have received a copy of the GNU General Public License along with
  26. this program; if not, write to the Free Software Foundation, Inc.,
  27. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  28. The full GNU General Public License is included in this distribution in
  29. the file called "COPYING".
  30. Contact Information:
  31. Linux NICS <linux.nics@intel.com>
  32. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  33. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  34. *******************************************************************************/
  35. #include "e1000.h"
  36. /**
  37. * e1000_get_hw_control - get control of the h/w from f/w
  38. *
  39. * @v adapter e1000 private structure
  40. *
  41. * e1000_get_hw_control sets {CTRL_EXT|FWSM}:DRV_LOAD bit.
  42. * For ASF and Pass Through versions of f/w this means that
  43. * the driver is loaded. For AMT version (only with 82573)
  44. * of the f/w this means that the network i/f is open.
  45. *
  46. **/
  47. static void
  48. e1000_get_hw_control ( struct e1000_adapter *adapter )
  49. {
  50. uint32_t ctrl_ext;
  51. uint32_t swsm;
  52. DBG ( "e1000_get_hw_control\n" );
  53. /* Let firmware know the driver has taken over */
  54. switch (adapter->hw.mac_type) {
  55. case e1000_82573:
  56. swsm = E1000_READ_REG(&adapter->hw, SWSM);
  57. E1000_WRITE_REG(&adapter->hw, SWSM,
  58. swsm | E1000_SWSM_DRV_LOAD);
  59. break;
  60. case e1000_82571:
  61. case e1000_82572:
  62. case e1000_80003es2lan:
  63. case e1000_ich8lan:
  64. ctrl_ext = E1000_READ_REG(&adapter->hw, CTRL_EXT);
  65. E1000_WRITE_REG(&adapter->hw, CTRL_EXT,
  66. ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  67. break;
  68. default:
  69. break;
  70. }
  71. }
  72. /**
  73. * e1000_irq_enable - Enable default interrupt generation settings
  74. *
  75. * @v adapter e1000 private structure
  76. **/
  77. static void
  78. e1000_irq_enable ( struct e1000_adapter *adapter )
  79. {
  80. E1000_WRITE_REG ( &adapter->hw, IMS, E1000_IMS_RXDMT0 |
  81. E1000_IMS_RXSEQ );
  82. E1000_WRITE_FLUSH ( &adapter->hw );
  83. }
  84. /**
  85. * e1000_irq_disable - Mask off interrupt generation on the NIC
  86. *
  87. * @v adapter e1000 private structure
  88. **/
  89. static void
  90. e1000_irq_disable ( struct e1000_adapter *adapter )
  91. {
  92. E1000_WRITE_REG ( &adapter->hw, IMC, ~0 );
  93. E1000_WRITE_FLUSH ( &adapter->hw );
  94. }
  95. /**
  96. * e1000_irq_force - trigger interrupt
  97. *
  98. * @v adapter e1000 private structure
  99. **/
  100. static void
  101. e1000_irq_force ( struct e1000_adapter *adapter )
  102. {
  103. E1000_WRITE_REG ( &adapter->hw, ICS, E1000_ICS_RXDMT0 );
  104. E1000_WRITE_FLUSH ( &adapter->hw );
  105. }
  106. /**
  107. * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
  108. *
  109. * @v adapter e1000 private structure
  110. *
  111. * e1000_sw_init initializes the Adapter private data structure.
  112. * Fields are initialized based on PCI device information and
  113. * OS network device settings (MTU size).
  114. **/
  115. static int
  116. e1000_sw_init ( struct e1000_adapter *adapter )
  117. {
  118. struct e1000_hw *hw = &adapter->hw;
  119. struct pci_device *pdev = adapter->pdev;
  120. /* PCI config space info */
  121. hw->vendor_id = pdev->vendor;
  122. hw->device_id = pdev->device;
  123. pci_read_config_word ( pdev, PCI_COMMAND, &hw->pci_cmd_word );
  124. /* Disable Flow Control */
  125. hw->fc = E1000_FC_NONE;
  126. adapter->eeprom_wol = 0;
  127. adapter->wol = adapter->eeprom_wol;
  128. adapter->en_mng_pt = 0;
  129. adapter->rx_int_delay = 0;
  130. adapter->rx_abs_int_delay = 0;
  131. adapter->rx_buffer_len = MAXIMUM_ETHERNET_VLAN_SIZE;
  132. adapter->rx_ps_bsize0 = E1000_RXBUFFER_128;
  133. hw->max_frame_size = MAXIMUM_ETHERNET_VLAN_SIZE +
  134. ENET_HEADER_SIZE + ETHERNET_FCS_SIZE;
  135. hw->min_frame_size = MINIMUM_ETHERNET_FRAME_SIZE;
  136. /* identify the MAC */
  137. if ( e1000_set_mac_type ( hw ) ) {
  138. DBG ( "Unknown MAC Type\n" );
  139. return -EIO;
  140. }
  141. switch ( hw->mac_type ) {
  142. default:
  143. break;
  144. case e1000_82541:
  145. case e1000_82547:
  146. case e1000_82541_rev_2:
  147. case e1000_82547_rev_2:
  148. hw->phy_init_script = 1;
  149. break;
  150. }
  151. e1000_set_media_type ( hw );
  152. hw->autoneg = TRUE;
  153. hw->autoneg_advertised = AUTONEG_ADVERTISE_SPEED_DEFAULT;
  154. hw->wait_autoneg_complete = TRUE;
  155. hw->tbi_compatibility_en = TRUE;
  156. hw->adaptive_ifs = TRUE;
  157. /* Copper options */
  158. if ( hw->media_type == e1000_media_type_copper ) {
  159. hw->mdix = AUTO_ALL_MODES;
  160. hw->disable_polarity_correction = FALSE;
  161. hw->master_slave = E1000_MASTER_SLAVE;
  162. }
  163. e1000_irq_disable ( adapter );
  164. return 0;
  165. }
  166. /**
  167. * e1000_setup_tx_resources - allocate Tx resources (Descriptors)
  168. *
  169. * @v adapter e1000 private structure
  170. *
  171. * @ret rc Returns 0 on success, negative on failure
  172. **/
  173. static int
  174. e1000_setup_tx_resources ( struct e1000_adapter *adapter )
  175. {
  176. DBG ( "e1000_setup_tx_resources\n" );
  177. /* Allocate transmit descriptor ring memory.
  178. It must not cross a 64K boundary because of hardware errata #23
  179. so we use malloc_dma() requesting a 128 byte block that is
  180. 128 byte aligned. This should guarantee that the memory
  181. allocated will not cross a 64K boundary, because 128 is an
  182. even multiple of 65536 ( 65536 / 128 == 512 ), so all possible
  183. allocations of 128 bytes on a 128 byte boundary will not
  184. cross 64K bytes.
  185. */
  186. adapter->tx_base =
  187. malloc_dma ( adapter->tx_ring_size, adapter->tx_ring_size );
  188. if ( ! adapter->tx_base ) {
  189. return -ENOMEM;
  190. }
  191. memset ( adapter->tx_base, 0, adapter->tx_ring_size );
  192. DBG ( "adapter->tx_base = %#08lx\n", virt_to_bus ( adapter->tx_base ) );
  193. return 0;
  194. }
  195. static void
  196. e1000_free_tx_resources ( struct e1000_adapter *adapter )
  197. {
  198. DBG ( "e1000_free_tx_resources\n" );
  199. free_dma ( adapter->tx_base, adapter->tx_ring_size );
  200. }
  201. /**
  202. * e1000_configure_tx - Configure 8254x Transmit Unit after Reset
  203. * @adapter: board private structure
  204. *
  205. * Configure the Tx unit of the MAC after a reset.
  206. **/
  207. static void
  208. e1000_configure_tx ( struct e1000_adapter *adapter )
  209. {
  210. struct e1000_hw *hw = &adapter->hw;
  211. uint32_t tctl;
  212. DBG ( "e1000_configure_tx\n" );
  213. E1000_WRITE_REG ( hw, TDBAH, 0 );
  214. E1000_WRITE_REG ( hw, TDBAL, virt_to_bus ( adapter->tx_base ) );
  215. E1000_WRITE_REG ( hw, TDLEN, adapter->tx_ring_size );
  216. DBG ( "TDBAL: %#08lx\n", E1000_READ_REG ( hw, TDBAL ) );
  217. DBG ( "TDLEN: %ld\n", E1000_READ_REG ( hw, TDLEN ) );
  218. /* Setup the HW Tx Head and Tail descriptor pointers */
  219. E1000_WRITE_REG ( hw, TDH, 0 );
  220. E1000_WRITE_REG ( hw, TDT, 0 );
  221. adapter->tx_head = 0;
  222. adapter->tx_tail = 0;
  223. adapter->tx_fill_ctr = 0;
  224. /* Setup Transmit Descriptor Settings for eop descriptor */
  225. tctl = E1000_TCTL_PSP | E1000_TCTL_EN |
  226. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT) |
  227. (E1000_HDX_COLLISION_DISTANCE << E1000_COLD_SHIFT);
  228. e1000_config_collision_dist ( hw );
  229. E1000_WRITE_REG ( hw, TCTL, tctl );
  230. E1000_WRITE_FLUSH ( hw );
  231. }
  232. /**
  233. * e1000_setup_rx_resources - allocate Rx resources (Descriptors)
  234. *
  235. * @v adapter e1000 private structure
  236. *
  237. * @ret rc Returns 0 on success, negative on failure
  238. **/
  239. static int
  240. e1000_setup_rx_resources ( struct e1000_adapter *adapter )
  241. {
  242. int i, j;
  243. struct e1000_rx_desc *rx_curr_desc;
  244. DBG ( "e1000_setup_rx_resources\n" );
  245. /* Allocate receive descriptor ring memory.
  246. It must not cross a 64K boundary because of hardware errata
  247. */
  248. adapter->rx_base =
  249. malloc_dma ( adapter->rx_ring_size, adapter->rx_ring_size );
  250. if ( ! adapter->rx_base ) {
  251. return -ENOMEM;
  252. }
  253. memset ( adapter->rx_base, 0, adapter->rx_ring_size );
  254. for ( i = 0; i < NUM_RX_DESC; i++ ) {
  255. adapter->rx_iobuf[i] = alloc_iob ( MAXIMUM_ETHERNET_VLAN_SIZE );
  256. /* If unable to allocate all iobufs, free any that
  257. * were successfully allocated, and return an error
  258. */
  259. if ( ! adapter->rx_iobuf[i] ) {
  260. for ( j = 0; j < i; j++ ) {
  261. free_iob ( adapter->rx_iobuf[j] );
  262. }
  263. return -ENOMEM;
  264. }
  265. rx_curr_desc = ( void * ) ( adapter->rx_base ) +
  266. ( i * sizeof ( *adapter->rx_base ) );
  267. rx_curr_desc->buffer_addr = virt_to_bus ( adapter->rx_iobuf[i]->data );
  268. DBG ( "i = %d rx_curr_desc->buffer_addr = %#16llx\n",
  269. i, rx_curr_desc->buffer_addr );
  270. }
  271. return 0;
  272. }
  273. static void
  274. e1000_free_rx_resources ( struct e1000_adapter *adapter )
  275. {
  276. int i;
  277. DBG ( "e1000_free_rx_resources\n" );
  278. free_dma ( adapter->rx_base, adapter->rx_ring_size );
  279. for ( i = 0; i < NUM_RX_DESC; i++ ) {
  280. free_iob ( adapter->rx_iobuf[i] );
  281. }
  282. }
  283. /**
  284. * e1000_configure_rx - Configure 8254x Receive Unit after Reset
  285. * @adapter: board private structure
  286. *
  287. * Configure the Rx unit of the MAC after a reset.
  288. **/
  289. static void
  290. e1000_configure_rx ( struct e1000_adapter *adapter )
  291. {
  292. struct e1000_hw *hw = &adapter->hw;
  293. uint32_t rctl;
  294. DBG ( "e1000_configure_rx\n" );
  295. /* disable receives while setting up the descriptors */
  296. rctl = E1000_READ_REG ( hw, RCTL );
  297. E1000_WRITE_REG ( hw, RCTL, rctl & ~E1000_RCTL_EN );
  298. adapter->rx_curr = 0;
  299. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  300. * the Base and Length of the Rx Descriptor Ring */
  301. E1000_WRITE_REG ( hw, RDBAL, virt_to_bus ( adapter->rx_base ) );
  302. E1000_WRITE_REG ( hw, RDBAH, 0 );
  303. E1000_WRITE_REG ( hw, RDLEN, adapter->rx_ring_size );
  304. E1000_WRITE_REG ( hw, RDH, 0 );
  305. E1000_WRITE_REG ( hw, RDT, NUM_RX_DESC - 1 );
  306. /* Enable Receives */
  307. rctl = ( E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_SZ_2048 |
  308. E1000_RCTL_MPE
  309. );
  310. E1000_WRITE_REG ( hw, RCTL, rctl );
  311. E1000_WRITE_FLUSH ( hw );
  312. DBG ( "RDBAL: %#08lx\n", E1000_READ_REG ( hw, RDBAL ) );
  313. DBG ( "RDLEN: %ld\n", E1000_READ_REG ( hw, RDLEN ) );
  314. DBG ( "RCTL: %#08lx\n", E1000_READ_REG ( hw, RCTL ) );
  315. }
  316. /**
  317. * e1000_reset - Put e1000 NIC in known initial state
  318. *
  319. * @v adapter e1000 private structure
  320. **/
  321. static void
  322. e1000_reset ( struct e1000_adapter *adapter )
  323. {
  324. uint32_t pba = 0;
  325. uint16_t fc_high_water_mark = E1000_FC_HIGH_DIFF;
  326. DBG ( "e1000_reset\n" );
  327. switch (adapter->hw.mac_type) {
  328. case e1000_82542_rev2_0:
  329. case e1000_82542_rev2_1:
  330. case e1000_82543:
  331. case e1000_82544:
  332. case e1000_82540:
  333. case e1000_82541:
  334. case e1000_82541_rev_2:
  335. pba = E1000_PBA_48K;
  336. break;
  337. case e1000_82545:
  338. case e1000_82545_rev_3:
  339. case e1000_82546:
  340. case e1000_82546_rev_3:
  341. pba = E1000_PBA_48K;
  342. break;
  343. case e1000_82547:
  344. case e1000_82547_rev_2:
  345. pba = E1000_PBA_30K;
  346. break;
  347. case e1000_82571:
  348. case e1000_82572:
  349. case e1000_80003es2lan:
  350. pba = E1000_PBA_38K;
  351. break;
  352. case e1000_82573:
  353. pba = E1000_PBA_20K;
  354. break;
  355. case e1000_ich8lan:
  356. pba = E1000_PBA_8K;
  357. case e1000_undefined:
  358. case e1000_num_macs:
  359. break;
  360. }
  361. E1000_WRITE_REG ( &adapter->hw, PBA, pba );
  362. /* flow control settings */
  363. /* Set the FC high water mark to 90% of the FIFO size.
  364. * Required to clear last 3 LSB */
  365. fc_high_water_mark = ((pba * 9216)/10) & 0xFFF8;
  366. /* We can't use 90% on small FIFOs because the remainder
  367. * would be less than 1 full frame. In this case, we size
  368. * it to allow at least a full frame above the high water
  369. * mark. */
  370. if (pba < E1000_PBA_16K)
  371. fc_high_water_mark = (pba * 1024) - 1600;
  372. adapter->hw.fc_high_water = fc_high_water_mark;
  373. adapter->hw.fc_low_water = fc_high_water_mark - 8;
  374. if (adapter->hw.mac_type == e1000_80003es2lan)
  375. adapter->hw.fc_pause_time = 0xFFFF;
  376. else
  377. adapter->hw.fc_pause_time = E1000_FC_PAUSE_TIME;
  378. adapter->hw.fc_send_xon = 1;
  379. adapter->hw.fc = adapter->hw.original_fc;
  380. /* Allow time for pending master requests to run */
  381. e1000_reset_hw ( &adapter->hw );
  382. if ( adapter->hw.mac_type >= e1000_82544 )
  383. E1000_WRITE_REG ( &adapter->hw, WUC, 0 );
  384. if ( e1000_init_hw ( &adapter->hw ) )
  385. DBG ( "Hardware Error\n" );
  386. /* if (adapter->hwflags & HWFLAGS_PHY_PWR_BIT) { */
  387. if (adapter->hw.mac_type >= e1000_82544 &&
  388. adapter->hw.mac_type <= e1000_82547_rev_2 &&
  389. adapter->hw.autoneg == 1 &&
  390. adapter->hw.autoneg_advertised == ADVERTISE_1000_FULL) {
  391. uint32_t ctrl = E1000_READ_REG(&adapter->hw, CTRL);
  392. /* clear phy power management bit if we are in gig only mode,
  393. * which if enabled will attempt negotiation to 100Mb, which
  394. * can cause a loss of link at power off or driver unload */
  395. ctrl &= ~E1000_CTRL_SWDPIN3;
  396. E1000_WRITE_REG(&adapter->hw, CTRL, ctrl);
  397. }
  398. e1000_phy_get_info ( &adapter->hw, &adapter->phy_info );
  399. if (!adapter->smart_power_down &&
  400. (adapter->hw.mac_type == e1000_82571 ||
  401. adapter->hw.mac_type == e1000_82572)) {
  402. uint16_t phy_data = 0;
  403. /* speed up time to link by disabling smart power down, ignore
  404. * the return value of this function because there is nothing
  405. * different we would do if it failed */
  406. e1000_read_phy_reg(&adapter->hw, IGP02E1000_PHY_POWER_MGMT,
  407. &phy_data);
  408. phy_data &= ~IGP02E1000_PM_SPD;
  409. e1000_write_phy_reg(&adapter->hw, IGP02E1000_PHY_POWER_MGMT,
  410. phy_data);
  411. }
  412. }
  413. /** Functions that implement the gPXE driver API **/
  414. /**
  415. * e1000_close - Disables a network interface
  416. *
  417. * @v netdev network interface device structure
  418. *
  419. **/
  420. static void
  421. e1000_close ( struct net_device *netdev )
  422. {
  423. struct e1000_adapter *adapter = netdev_priv ( netdev );
  424. struct e1000_hw *hw = &adapter->hw;
  425. uint32_t rctl;
  426. uint32_t icr;
  427. DBG ( "e1000_close\n" );
  428. /* Acknowledge interrupts */
  429. icr = E1000_READ_REG ( hw, ICR );
  430. e1000_irq_disable ( adapter );
  431. /* disable receives */
  432. rctl = E1000_READ_REG ( hw, RCTL );
  433. E1000_WRITE_REG ( hw, RCTL, rctl & ~E1000_RCTL_EN );
  434. E1000_WRITE_FLUSH ( hw );
  435. e1000_reset_hw ( hw );
  436. e1000_free_tx_resources ( adapter );
  437. e1000_free_rx_resources ( adapter );
  438. }
  439. /**
  440. * e1000_transmit - Transmit a packet
  441. *
  442. * @v netdev Network device
  443. * @v iobuf I/O buffer
  444. *
  445. * @ret rc Returns 0 on success, negative on failure
  446. */
  447. static int
  448. e1000_transmit ( struct net_device *netdev, struct io_buffer *iobuf )
  449. {
  450. struct e1000_adapter *adapter = netdev_priv( netdev );
  451. struct e1000_hw *hw = &adapter->hw;
  452. uint32_t tx_curr = adapter->tx_tail;
  453. struct e1000_tx_desc *tx_curr_desc;
  454. DBG ("e1000_transmit\n");
  455. if ( adapter->tx_fill_ctr == NUM_TX_DESC ) {
  456. DBG ("TX overflow\n");
  457. return -ENOBUFS;
  458. }
  459. /* Save pointer to iobuf we have been given to transmit,
  460. netdev_tx_complete() will need it later
  461. */
  462. adapter->tx_iobuf[tx_curr] = iobuf;
  463. tx_curr_desc = ( void * ) ( adapter->tx_base ) +
  464. ( tx_curr * sizeof ( *adapter->tx_base ) );
  465. DBG ( "tx_curr_desc = %#08lx\n", virt_to_bus ( tx_curr_desc ) );
  466. DBG ( "tx_curr_desc + 16 = %#08lx\n", virt_to_bus ( tx_curr_desc ) + 16 );
  467. DBG ( "iobuf->data = %#08lx\n", virt_to_bus ( iobuf->data ) );
  468. /* Add the packet to TX ring
  469. */
  470. tx_curr_desc->buffer_addr =
  471. virt_to_bus ( iobuf->data );
  472. tx_curr_desc->lower.data =
  473. E1000_TXD_CMD_RPS | E1000_TXD_CMD_EOP |
  474. E1000_TXD_CMD_IFCS | iob_len ( iobuf );
  475. tx_curr_desc->upper.data = 0;
  476. DBG ( "TX fill: %ld tx_curr: %ld addr: %#08lx len: %zd\n", adapter->tx_fill_ctr,
  477. tx_curr, virt_to_bus ( iobuf->data ), iob_len ( iobuf ) );
  478. /* Point to next free descriptor */
  479. adapter->tx_tail = ( adapter->tx_tail + 1 ) % NUM_TX_DESC;
  480. adapter->tx_fill_ctr++;
  481. /* Write new tail to NIC, making packet available for transmit
  482. */
  483. E1000_WRITE_REG ( hw, TDT, adapter->tx_tail );
  484. return 0;
  485. }
  486. /**
  487. * e1000_poll - Poll for received packets
  488. *
  489. * @v netdev Network device
  490. */
  491. static void
  492. e1000_poll ( struct net_device *netdev )
  493. {
  494. struct e1000_adapter *adapter = netdev_priv( netdev );
  495. struct e1000_hw *hw = &adapter->hw;
  496. uint32_t icr;
  497. uint32_t tx_status;
  498. uint32_t rx_status;
  499. uint32_t rx_len;
  500. uint32_t rx_err;
  501. struct io_buffer *rx_iob;
  502. struct e1000_tx_desc *tx_curr_desc;
  503. struct e1000_rx_desc *rx_curr_desc;
  504. uint32_t i;
  505. uint64_t tmp_buffer_addr;
  506. DBGP ( "e1000_poll\n" );
  507. /* Acknowledge interrupts */
  508. icr = E1000_READ_REG ( hw, ICR );
  509. if ( ! icr )
  510. return;
  511. DBG ( "e1000_poll: intr_status = %#08lx\n", icr );
  512. /* Check status of transmitted packets
  513. */
  514. while ( ( i = adapter->tx_head ) != adapter->tx_tail ) {
  515. tx_curr_desc = ( void * ) ( adapter->tx_base ) +
  516. ( i * sizeof ( *adapter->tx_base ) );
  517. tx_status = tx_curr_desc->upper.data;
  518. /* if the packet at tx_head is not owned by hardware it is for us */
  519. if ( ! ( tx_status & E1000_TXD_STAT_DD ) )
  520. break;
  521. DBG ( "Sent packet. tx_head: %ld tx_tail: %ld tx_status: %#08lx\n",
  522. adapter->tx_head, adapter->tx_tail, tx_status );
  523. if ( tx_status & ( E1000_TXD_STAT_EC | E1000_TXD_STAT_LC |
  524. E1000_TXD_STAT_TU ) ) {
  525. netdev_tx_complete_err ( netdev, adapter->tx_iobuf[i], -EINVAL );
  526. DBG ( "Error transmitting packet, tx_status: %#08lx\n",
  527. tx_status );
  528. } else {
  529. netdev_tx_complete ( netdev, adapter->tx_iobuf[i] );
  530. DBG ( "Success transmitting packet, tx_status: %#08lx\n",
  531. tx_status );
  532. }
  533. /* Decrement count of used descriptors, clear this descriptor
  534. */
  535. adapter->tx_fill_ctr--;
  536. memset ( tx_curr_desc, 0, sizeof ( *tx_curr_desc ) );
  537. adapter->tx_head = ( adapter->tx_head + 1 ) % NUM_TX_DESC;
  538. }
  539. /* Process received packets
  540. */
  541. while ( 1 ) {
  542. i = adapter->rx_curr;
  543. rx_curr_desc = ( void * ) ( adapter->rx_base ) +
  544. ( i * sizeof ( *adapter->rx_base ) );
  545. rx_status = rx_curr_desc->status;
  546. DBG2 ( "Before DD Check RX_status: %#08lx\n", rx_status );
  547. if ( ! ( rx_status & E1000_RXD_STAT_DD ) )
  548. break;
  549. DBG ( "RCTL = %#08lx\n", E1000_READ_REG ( &adapter->hw, RCTL ) );
  550. rx_len = rx_curr_desc->length;
  551. DBG ( "Received packet, rx_curr: %ld rx_status: %#08lx rx_len: %ld\n",
  552. i, rx_status, rx_len );
  553. rx_err = rx_curr_desc->errors;
  554. if ( rx_err & E1000_RXD_ERR_FRAME_ERR_MASK ) {
  555. netdev_rx_err ( netdev, NULL, -EINVAL );
  556. DBG ( "e1000_poll: Corrupted packet received!"
  557. " rx_err: %#08lx\n", rx_err );
  558. } else {
  559. /* If unable allocate space for this packet,
  560. * try again next poll
  561. */
  562. rx_iob = alloc_iob ( rx_len );
  563. if ( ! rx_iob )
  564. break;
  565. memcpy ( iob_put ( rx_iob, rx_len ),
  566. adapter->rx_iobuf[i]->data, rx_len );
  567. /* Add this packet to the receive queue.
  568. */
  569. netdev_rx ( netdev, rx_iob );
  570. }
  571. tmp_buffer_addr = rx_curr_desc->buffer_addr;
  572. memset ( rx_curr_desc, 0, sizeof ( *rx_curr_desc ) );
  573. rx_curr_desc->buffer_addr = tmp_buffer_addr;
  574. E1000_WRITE_REG ( hw, RDT, adapter->rx_curr );
  575. adapter->rx_curr = ( adapter->rx_curr + 1 ) % NUM_RX_DESC;
  576. }
  577. }
  578. /**
  579. * e1000_irq - enable or Disable interrupts
  580. *
  581. * @v adapter e1000 adapter
  582. * @v action requested interrupt action
  583. **/
  584. static void
  585. e1000_irq ( struct net_device *netdev, int enable )
  586. {
  587. struct e1000_adapter *adapter = netdev_priv(netdev);
  588. DBG ( "e1000_irq\n" );
  589. switch ( enable ) {
  590. case 0 :
  591. e1000_irq_disable ( adapter );
  592. break;
  593. case 1 :
  594. e1000_irq_enable ( adapter );
  595. break;
  596. case 2 :
  597. e1000_irq_force ( adapter );
  598. break;
  599. }
  600. }
  601. static struct net_device_operations e1000_operations;
  602. /**
  603. * e1000_probe - Initial configuration of e1000 NIC
  604. *
  605. * @v pci PCI device
  606. * @v id PCI IDs
  607. *
  608. * @ret rc Return status code
  609. **/
  610. static int
  611. e1000_probe ( struct pci_device *pdev,
  612. const struct pci_device_id *id __unused )
  613. {
  614. int i, err;
  615. struct net_device *netdev;
  616. struct e1000_adapter *adapter;
  617. unsigned long mmio_start, mmio_len;
  618. unsigned long flash_start, flash_len;
  619. DBG ( "e1000_probe\n" );
  620. err = -ENOMEM;
  621. /* Allocate net device ( also allocates memory for netdev->priv
  622. and makes netdev-priv point to it ) */
  623. netdev = alloc_etherdev ( sizeof ( struct e1000_adapter ) );
  624. if ( ! netdev )
  625. goto err_alloc_etherdev;
  626. /* Associate e1000-specific network operations operations with
  627. * generic network device layer */
  628. netdev_init ( netdev, &e1000_operations );
  629. /* Associate this network device with given PCI device */
  630. pci_set_drvdata ( pdev, netdev );
  631. netdev->dev = &pdev->dev;
  632. /* Initialize driver private storage */
  633. adapter = netdev_priv ( netdev );
  634. memset ( adapter, 0, ( sizeof ( *adapter ) ) );
  635. adapter->hw.io_base = pdev->ioaddr;
  636. adapter->ioaddr = pdev->ioaddr;
  637. adapter->irqno = pdev->irq;
  638. adapter->netdev = netdev;
  639. adapter->pdev = pdev;
  640. adapter->hw.back = adapter;
  641. adapter->tx_ring_size = sizeof ( *adapter->tx_base ) * NUM_TX_DESC;
  642. adapter->rx_ring_size = sizeof ( *adapter->rx_base ) * NUM_RX_DESC;
  643. mmio_start = pci_bar_start ( pdev, PCI_BASE_ADDRESS_0 );
  644. mmio_len = pci_bar_size ( pdev, PCI_BASE_ADDRESS_0 );
  645. DBG ( "mmio_start: %#08lx\n", mmio_start );
  646. DBG ( "mmio_len: %#08lx\n", mmio_len );
  647. /* Fix up PCI device */
  648. adjust_pci_device ( pdev );
  649. err = -EIO;
  650. adapter->hw.hw_addr = ioremap ( mmio_start, mmio_len );
  651. DBG ( "adapter->hw.hw_addr: %p\n", adapter->hw.hw_addr );
  652. if ( ! adapter->hw.hw_addr )
  653. goto err_ioremap;
  654. /* setup the private structure */
  655. if ( ( err = e1000_sw_init ( adapter ) ) )
  656. goto err_sw_init;
  657. DBG ( "adapter->hw.mac_type: %#08x\n", adapter->hw.mac_type );
  658. /* Flash BAR mapping must happen after e1000_sw_init
  659. * because it depends on mac_type
  660. */
  661. if ( ( adapter->hw.mac_type == e1000_ich8lan ) && ( pdev->ioaddr ) ) {
  662. flash_start = pci_bar_start ( pdev, 1 );
  663. flash_len = pci_bar_size ( pdev, 1 );
  664. adapter->hw.flash_address = ioremap ( flash_start, flash_len );
  665. if ( ! adapter->hw.flash_address )
  666. goto err_flashmap;
  667. }
  668. /* initialize eeprom parameters */
  669. if ( e1000_init_eeprom_params ( &adapter->hw ) ) {
  670. DBG ( "EEPROM initialization failed\n" );
  671. goto err_eeprom;
  672. }
  673. /* before reading the EEPROM, reset the controller to
  674. * put the device in a known good starting state
  675. */
  676. err = e1000_reset_hw ( &adapter->hw );
  677. if ( err < 0 ) {
  678. DBG ( "Hardware Initialization Failed\n" );
  679. goto err_reset;
  680. }
  681. /* make sure the EEPROM is good */
  682. if ( e1000_validate_eeprom_checksum( &adapter->hw ) < 0 ) {
  683. DBG ( "The EEPROM Checksum Is Not Valid\n" );
  684. goto err_eeprom;
  685. }
  686. /* copy the MAC address out of the EEPROM */
  687. if ( e1000_read_mac_addr ( &adapter->hw ) )
  688. DBG ( "EEPROM Read Error\n" );
  689. memcpy ( netdev->ll_addr, adapter->hw.mac_addr, ETH_ALEN );
  690. /* print bus type/speed/width info */
  691. {
  692. struct e1000_hw *hw = &adapter->hw;
  693. DBG ( "(PCI%s:%s:%s) ",
  694. ((hw->bus_type == e1000_bus_type_pcix) ? "-X" :
  695. (hw->bus_type == e1000_bus_type_pci_express ? " Express":"")),
  696. ((hw->bus_speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
  697. (hw->bus_speed == e1000_bus_speed_133) ? "133MHz" :
  698. (hw->bus_speed == e1000_bus_speed_120) ? "120MHz" :
  699. (hw->bus_speed == e1000_bus_speed_100) ? "100MHz" :
  700. (hw->bus_speed == e1000_bus_speed_66) ? "66MHz" : "33MHz"),
  701. ((hw->bus_width == e1000_bus_width_64) ? "64-bit" :
  702. (hw->bus_width == e1000_bus_width_pciex_4) ? "Width x4" :
  703. (hw->bus_width == e1000_bus_width_pciex_1) ? "Width x1" :
  704. "32-bit"));
  705. }
  706. for (i = 0; i < 6; i++)
  707. DBG ("%02x%s", netdev->ll_addr[i], i == 5 ? "\n" : ":");
  708. /* reset the hardware with the new settings */
  709. e1000_reset ( adapter );
  710. e1000_get_hw_control ( adapter );
  711. if ( ( err = register_netdev ( netdev ) ) != 0)
  712. goto err_register;
  713. DBG ( "e1000_probe succeeded!\n" );
  714. /* No errors, return success */
  715. return 0;
  716. /* Error return paths */
  717. err_reset:
  718. err_register:
  719. err_eeprom:
  720. if ( ! e1000_check_phy_reset_block ( &adapter->hw ) )
  721. e1000_phy_hw_reset ( &adapter->hw );
  722. if ( adapter->hw.flash_address )
  723. iounmap ( adapter->hw.flash_address );
  724. err_flashmap:
  725. err_sw_init:
  726. iounmap ( adapter->hw.hw_addr );
  727. err_ioremap:
  728. netdev_put ( netdev );
  729. err_alloc_etherdev:
  730. return err;
  731. }
  732. /**
  733. * e1000_remove - Device Removal Routine
  734. *
  735. * @v pdev PCI device information struct
  736. *
  737. **/
  738. static void
  739. e1000_remove ( struct pci_device *pdev )
  740. {
  741. struct net_device *netdev = pci_get_drvdata ( pdev );
  742. struct e1000_adapter *adapter = netdev_priv ( netdev );
  743. DBG ( "e1000_remove\n" );
  744. if ( adapter->hw.flash_address )
  745. iounmap ( adapter->hw.flash_address );
  746. if ( adapter->hw.hw_addr )
  747. iounmap ( adapter->hw.hw_addr );
  748. unregister_netdev ( netdev );
  749. e1000_reset_hw ( &adapter->hw );
  750. netdev_nullify ( netdev );
  751. netdev_put ( netdev );
  752. }
  753. /**
  754. * e1000_open - Called when a network interface is made active
  755. *
  756. * @v netdev network interface device structure
  757. * @ret rc Return status code, 0 on success, negative value on failure
  758. *
  759. **/
  760. static int
  761. e1000_open ( struct net_device *netdev )
  762. {
  763. struct e1000_adapter *adapter = netdev_priv(netdev);
  764. int err;
  765. DBG ( "e1000_open\n" );
  766. /* allocate transmit descriptors */
  767. err = e1000_setup_tx_resources ( adapter );
  768. if ( err ) {
  769. DBG ( "Error setting up TX resources!\n" );
  770. goto err_setup_tx;
  771. }
  772. /* allocate receive descriptors */
  773. err = e1000_setup_rx_resources ( adapter );
  774. if ( err ) {
  775. DBG ( "Error setting up RX resources!\n" );
  776. goto err_setup_rx;
  777. }
  778. e1000_configure_tx ( adapter );
  779. e1000_configure_rx ( adapter );
  780. DBG ( "RXDCTL: %#08lx\n", E1000_READ_REG ( &adapter->hw, RXDCTL ) );
  781. return 0;
  782. err_setup_rx:
  783. e1000_free_tx_resources ( adapter );
  784. err_setup_tx:
  785. e1000_reset ( adapter );
  786. return err;
  787. }
  788. /** e1000 net device operations */
  789. static struct net_device_operations e1000_operations = {
  790. .open = e1000_open,
  791. .close = e1000_close,
  792. .transmit = e1000_transmit,
  793. .poll = e1000_poll,
  794. .irq = e1000_irq,
  795. };
  796. int32_t
  797. e1000_read_pcie_cap_reg(struct e1000_hw *hw, uint32_t reg, uint16_t *value)
  798. {
  799. struct e1000_adapter *adapter = hw->back;
  800. uint16_t cap_offset;
  801. #define PCI_CAP_ID_EXP 0x10 /* PCI Express */
  802. cap_offset = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
  803. if (!cap_offset)
  804. return -E1000_ERR_CONFIG;
  805. pci_read_config_word(adapter->pdev, cap_offset + reg, value);
  806. return 0;
  807. }
  808. void
  809. e1000_pci_clear_mwi ( struct e1000_hw *hw )
  810. {
  811. struct e1000_adapter *adapter = hw->back;
  812. pci_write_config_word ( adapter->pdev, PCI_COMMAND,
  813. hw->pci_cmd_word & ~PCI_COMMAND_INVALIDATE );
  814. }
  815. void
  816. e1000_pci_set_mwi ( struct e1000_hw *hw )
  817. {
  818. struct e1000_adapter *adapter = hw->back;
  819. pci_write_config_word ( adapter->pdev, PCI_COMMAND, hw->pci_cmd_word );
  820. }
  821. void
  822. e1000_read_pci_cfg ( struct e1000_hw *hw, uint32_t reg, uint16_t *value )
  823. {
  824. struct e1000_adapter *adapter = hw->back;
  825. pci_read_config_word ( adapter->pdev, reg, value );
  826. }
  827. void
  828. e1000_write_pci_cfg ( struct e1000_hw *hw, uint32_t reg, uint16_t *value )
  829. {
  830. struct e1000_adapter *adapter = hw->back;
  831. pci_write_config_word ( adapter->pdev, reg, *value );
  832. }
  833. void
  834. e1000_io_write ( struct e1000_hw *hw __unused, unsigned long port, uint32_t value )
  835. {
  836. outl ( value, port );
  837. }
  838. static struct pci_device_id e1000_nics[] = {
  839. PCI_ROM(0x8086, 0x1000, "e1000-0x1000", "e1000-0x1000"),
  840. PCI_ROM(0x8086, 0x1001, "e1000-0x1001", "e1000-0x1001"),
  841. PCI_ROM(0x8086, 0x1004, "e1000-0x1004", "e1000-0x1004"),
  842. PCI_ROM(0x8086, 0x1008, "e1000-0x1008", "e1000-0x1008"),
  843. PCI_ROM(0x8086, 0x1009, "e1000-0x1009", "e1000-0x1009"),
  844. PCI_ROM(0x8086, 0x100c, "e1000-0x100c", "e1000-0x100c"),
  845. PCI_ROM(0x8086, 0x100d, "e1000-0x100d", "e1000-0x100d"),
  846. PCI_ROM(0x8086, 0x100e, "e1000-0x100e", "e1000-0x100e"),
  847. PCI_ROM(0x8086, 0x100f, "e1000-0x100f", "e1000-0x100f"),
  848. PCI_ROM(0x8086, 0x1010, "e1000-0x1010", "e1000-0x1010"),
  849. PCI_ROM(0x8086, 0x1011, "e1000-0x1011", "e1000-0x1011"),
  850. PCI_ROM(0x8086, 0x1012, "e1000-0x1012", "e1000-0x1012"),
  851. PCI_ROM(0x8086, 0x1013, "e1000-0x1013", "e1000-0x1013"),
  852. PCI_ROM(0x8086, 0x1014, "e1000-0x1014", "e1000-0x1014"),
  853. PCI_ROM(0x8086, 0x1015, "e1000-0x1015", "e1000-0x1015"),
  854. PCI_ROM(0x8086, 0x1016, "e1000-0x1016", "e1000-0x1016"),
  855. PCI_ROM(0x8086, 0x1017, "e1000-0x1017", "e1000-0x1017"),
  856. PCI_ROM(0x8086, 0x1018, "e1000-0x1018", "e1000-0x1018"),
  857. PCI_ROM(0x8086, 0x1019, "e1000-0x1019", "e1000-0x1019"),
  858. PCI_ROM(0x8086, 0x101a, "e1000-0x101a", "e1000-0x101a"),
  859. PCI_ROM(0x8086, 0x101d, "e1000-0x101d", "e1000-0x101d"),
  860. PCI_ROM(0x8086, 0x101e, "e1000-0x101e", "e1000-0x101e"),
  861. PCI_ROM(0x8086, 0x1026, "e1000-0x1026", "e1000-0x1026"),
  862. PCI_ROM(0x8086, 0x1027, "e1000-0x1027", "e1000-0x1027"),
  863. PCI_ROM(0x8086, 0x1028, "e1000-0x1028", "e1000-0x1028"),
  864. PCI_ROM(0x8086, 0x1049, "e1000-0x1049", "e1000-0x1049"),
  865. PCI_ROM(0x8086, 0x104a, "e1000-0x104a", "e1000-0x104a"),
  866. PCI_ROM(0x8086, 0x104b, "e1000-0x104b", "e1000-0x104b"),
  867. PCI_ROM(0x8086, 0x104c, "e1000-0x104c", "e1000-0x104c"),
  868. PCI_ROM(0x8086, 0x104d, "e1000-0x104d", "e1000-0x104d"),
  869. PCI_ROM(0x8086, 0x105e, "e1000-0x105e", "e1000-0x105e"),
  870. PCI_ROM(0x8086, 0x105f, "e1000-0x105f", "e1000-0x105f"),
  871. PCI_ROM(0x8086, 0x1060, "e1000-0x1060", "e1000-0x1060"),
  872. PCI_ROM(0x8086, 0x1075, "e1000-0x1075", "e1000-0x1075"),
  873. PCI_ROM(0x8086, 0x1076, "e1000-0x1076", "e1000-0x1076"),
  874. PCI_ROM(0x8086, 0x1077, "e1000-0x1077", "e1000-0x1077"),
  875. PCI_ROM(0x8086, 0x1078, "e1000-0x1078", "e1000-0x1078"),
  876. PCI_ROM(0x8086, 0x1079, "e1000-0x1079", "e1000-0x1079"),
  877. PCI_ROM(0x8086, 0x107a, "e1000-0x107a", "e1000-0x107a"),
  878. PCI_ROM(0x8086, 0x107b, "e1000-0x107b", "e1000-0x107b"),
  879. PCI_ROM(0x8086, 0x107c, "e1000-0x107c", "e1000-0x107c"),
  880. PCI_ROM(0x8086, 0x107d, "e1000-0x107d", "e1000-0x107d"),
  881. PCI_ROM(0x8086, 0x107e, "e1000-0x107e", "e1000-0x107e"),
  882. PCI_ROM(0x8086, 0x107f, "e1000-0x107f", "e1000-0x107f"),
  883. PCI_ROM(0x8086, 0x108a, "e1000-0x108a", "e1000-0x108a"),
  884. PCI_ROM(0x8086, 0x108b, "e1000-0x108b", "e1000-0x108b"),
  885. PCI_ROM(0x8086, 0x108c, "e1000-0x108c", "e1000-0x108c"),
  886. PCI_ROM(0x8086, 0x1096, "e1000-0x1096", "e1000-0x1096"),
  887. PCI_ROM(0x8086, 0x1098, "e1000-0x1098", "e1000-0x1098"),
  888. PCI_ROM(0x8086, 0x1099, "e1000-0x1099", "e1000-0x1099"),
  889. PCI_ROM(0x8086, 0x109a, "e1000-0x109a", "e1000-0x109a"),
  890. PCI_ROM(0x8086, 0x10a4, "e1000-0x10a4", "e1000-0x10a4"),
  891. PCI_ROM(0x8086, 0x10a5, "e1000-0x10a5", "e1000-0x10a5"),
  892. PCI_ROM(0x8086, 0x10b5, "e1000-0x10b5", "e1000-0x10b5"),
  893. PCI_ROM(0x8086, 0x10b9, "e1000-0x10b9", "e1000-0x10b9"),
  894. PCI_ROM(0x8086, 0x10ba, "e1000-0x10ba", "e1000-0x10ba"),
  895. PCI_ROM(0x8086, 0x10bb, "e1000-0x10bb", "e1000-0x10bb"),
  896. PCI_ROM(0x8086, 0x10bc, "e1000-0x10bc", "e1000-0x10bc"),
  897. PCI_ROM(0x8086, 0x10c4, "e1000-0x10c4", "e1000-0x10c4"),
  898. PCI_ROM(0x8086, 0x10c5, "e1000-0x10c5", "e1000-0x10c5"),
  899. PCI_ROM(0x8086, 0x10d9, "e1000-0x10d9", "e1000-0x10d9"),
  900. PCI_ROM(0x8086, 0x10da, "e1000-0x10da", "e1000-0x10da"),
  901. };
  902. struct pci_driver e1000_driver __pci_driver = {
  903. .ids = e1000_nics,
  904. .id_count = (sizeof (e1000_nics) / sizeof (e1000_nics[0])),
  905. .probe = e1000_probe,
  906. .remove = e1000_remove,
  907. };
  908. /*
  909. * Local variables:
  910. * c-basic-offset: 8
  911. * c-indent-level: 8
  912. * tab-width: 8
  913. * End:
  914. */