You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

qib7322.c 72KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435
  1. /*
  2. * Copyright (C) 2009 Michael Brown <mbrown@fensystems.co.uk>.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of the
  7. * License, or any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  12. * General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  17. * 02110-1301, USA.
  18. */
  19. FILE_LICENCE ( GPL2_OR_LATER );
  20. #include <stdint.h>
  21. #include <stdlib.h>
  22. #include <errno.h>
  23. #include <unistd.h>
  24. #include <assert.h>
  25. #include <ipxe/io.h>
  26. #include <ipxe/pci.h>
  27. #include <ipxe/infiniband.h>
  28. #include <ipxe/i2c.h>
  29. #include <ipxe/bitbash.h>
  30. #include <ipxe/malloc.h>
  31. #include <ipxe/iobuf.h>
  32. #include <ipxe/pcibackup.h>
  33. #include "qib7322.h"
  34. /**
  35. * @file
  36. *
  37. * QLogic QIB7322 Infiniband HCA
  38. *
  39. */
  40. /** A QIB7322 send buffer set */
  41. struct qib7322_send_buffers {
  42. /** Offset within register space of the first send buffer */
  43. unsigned long base;
  44. /** Send buffer size */
  45. unsigned int size;
  46. /** Index of first send buffer */
  47. unsigned int start;
  48. /** Number of send buffers
  49. *
  50. * Must be a power of two.
  51. */
  52. unsigned int count;
  53. /** Send buffer availability producer counter */
  54. unsigned int prod;
  55. /** Send buffer availability consumer counter */
  56. unsigned int cons;
  57. /** Send buffer availability */
  58. uint16_t avail[0];
  59. };
  60. /** A QIB7322 send work queue */
  61. struct qib7322_send_work_queue {
  62. /** Send buffer set */
  63. struct qib7322_send_buffers *send_bufs;
  64. /** Send buffer usage */
  65. uint16_t *used;
  66. /** Producer index */
  67. unsigned int prod;
  68. /** Consumer index */
  69. unsigned int cons;
  70. };
  71. /** A QIB7322 receive work queue */
  72. struct qib7322_recv_work_queue {
  73. /** Receive header ring */
  74. void *header;
  75. /** Receive header producer offset (written by hardware) */
  76. struct QIB_7322_scalar header_prod;
  77. /** Receive header consumer offset */
  78. unsigned int header_cons;
  79. /** Offset within register space of the eager array */
  80. unsigned long eager_array;
  81. /** Number of entries in eager array */
  82. unsigned int eager_entries;
  83. /** Eager array producer index */
  84. unsigned int eager_prod;
  85. /** Eager array consumer index */
  86. unsigned int eager_cons;
  87. };
  88. /** A QIB7322 HCA */
  89. struct qib7322 {
  90. /** Registers */
  91. void *regs;
  92. /** In-use contexts */
  93. uint8_t used_ctx[QIB7322_NUM_CONTEXTS];
  94. /** Send work queues */
  95. struct qib7322_send_work_queue send_wq[QIB7322_NUM_CONTEXTS];
  96. /** Receive work queues */
  97. struct qib7322_recv_work_queue recv_wq[QIB7322_NUM_CONTEXTS];
  98. /** Send buffer availability (reported by hardware) */
  99. struct QIB_7322_SendBufAvail *sendbufavail;
  100. /** Small send buffers */
  101. struct qib7322_send_buffers *send_bufs_small;
  102. /** VL15 port 0 send buffers */
  103. struct qib7322_send_buffers *send_bufs_vl15_port0;
  104. /** VL15 port 1 send buffers */
  105. struct qib7322_send_buffers *send_bufs_vl15_port1;
  106. /** I2C bit-bashing interface */
  107. struct i2c_bit_basher i2c;
  108. /** I2C serial EEPROM */
  109. struct i2c_device eeprom;
  110. /** Base GUID */
  111. union ib_guid guid;
  112. /** Infiniband devices */
  113. struct ib_device *ibdev[QIB7322_MAX_PORTS];
  114. };
  115. /***************************************************************************
  116. *
  117. * QIB7322 register access
  118. *
  119. ***************************************************************************
  120. *
  121. * This card requires atomic 64-bit accesses. Strange things happen
  122. * if you try to use 32-bit accesses; sometimes they work, sometimes
  123. * they don't, sometimes you get random data.
  124. *
  125. * These accessors use the "movq" MMX instruction, and so won't work
  126. * on really old Pentiums (which won't have PCIe anyway, so this is
  127. * something of a moot point).
  128. */
  129. /**
  130. * Read QIB7322 qword register
  131. *
  132. * @v qib7322 QIB7322 device
  133. * @v dwords Register buffer to read into
  134. * @v offset Register offset
  135. */
  136. static void qib7322_readq ( struct qib7322 *qib7322, uint32_t *dwords,
  137. unsigned long offset ) {
  138. void *addr = ( qib7322->regs + offset );
  139. __asm__ __volatile__ ( "movq (%1), %%mm0\n\t"
  140. "movq %%mm0, (%0)\n\t"
  141. : : "r" ( dwords ), "r" ( addr ) : "memory" );
  142. DBGIO ( "[%08lx] => %08x%08x\n",
  143. virt_to_phys ( addr ), dwords[1], dwords[0] );
  144. }
  145. #define qib7322_readq( _qib7322, _ptr, _offset ) \
  146. qib7322_readq ( (_qib7322), (_ptr)->u.dwords, (_offset) )
  147. #define qib7322_readq_array8b( _qib7322, _ptr, _offset, _idx ) \
  148. qib7322_readq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 8 ) ) )
  149. #define qib7322_readq_array64k( _qib7322, _ptr, _offset, _idx ) \
  150. qib7322_readq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 65536 ) ) )
  151. #define qib7322_readq_port( _qib7322, _ptr, _offset, _port ) \
  152. qib7322_readq ( (_qib7322), (_ptr), ( (_offset) + ( (_port) * 4096 ) ) )
  153. /**
  154. * Write QIB7322 qword register
  155. *
  156. * @v qib7322 QIB7322 device
  157. * @v dwords Register buffer to write
  158. * @v offset Register offset
  159. */
  160. static void qib7322_writeq ( struct qib7322 *qib7322, const uint32_t *dwords,
  161. unsigned long offset ) {
  162. void *addr = ( qib7322->regs + offset );
  163. DBGIO ( "[%08lx] <= %08x%08x\n",
  164. virt_to_phys ( addr ), dwords[1], dwords[0] );
  165. __asm__ __volatile__ ( "movq (%0), %%mm0\n\t"
  166. "movq %%mm0, (%1)\n\t"
  167. : : "r" ( dwords ), "r" ( addr ) : "memory" );
  168. }
  169. #define qib7322_writeq( _qib7322, _ptr, _offset ) \
  170. qib7322_writeq ( (_qib7322), (_ptr)->u.dwords, (_offset) )
  171. #define qib7322_writeq_array8b( _qib7322, _ptr, _offset, _idx ) \
  172. qib7322_writeq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 8 ) ) )
  173. #define qib7322_writeq_array64k( _qib7322, _ptr, _offset, _idx ) \
  174. qib7322_writeq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 65536 ) ))
  175. #define qib7322_writeq_port( _qib7322, _ptr, _offset, _port ) \
  176. qib7322_writeq ( (_qib7322), (_ptr), ( (_offset) + ( (_port) * 4096 ) ))
  177. /**
  178. * Write QIB7322 dword register
  179. *
  180. * @v qib7322 QIB7322 device
  181. * @v dword Value to write
  182. * @v offset Register offset
  183. */
  184. static void qib7322_writel ( struct qib7322 *qib7322, uint32_t dword,
  185. unsigned long offset ) {
  186. writel ( dword, ( qib7322->regs + offset ) );
  187. }
  188. /***************************************************************************
  189. *
  190. * Link state management
  191. *
  192. ***************************************************************************
  193. */
  194. /**
  195. * Textual representation of link state
  196. *
  197. * @v link_state Link state
  198. * @ret link_text Link state text
  199. */
  200. static const char * qib7322_link_state_text ( unsigned int link_state ) {
  201. switch ( link_state ) {
  202. case QIB7322_LINK_STATE_DOWN: return "DOWN";
  203. case QIB7322_LINK_STATE_INIT: return "INIT";
  204. case QIB7322_LINK_STATE_ARM: return "ARM";
  205. case QIB7322_LINK_STATE_ACTIVE: return "ACTIVE";
  206. case QIB7322_LINK_STATE_ACT_DEFER: return "ACT_DEFER";
  207. default: return "UNKNOWN";
  208. }
  209. }
  210. /**
  211. * Handle link state change
  212. *
  213. * @v qib7322 QIB7322 device
  214. */
  215. static void qib7322_link_state_changed ( struct ib_device *ibdev ) {
  216. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  217. struct QIB_7322_IBCStatusA_0 ibcstatusa;
  218. struct QIB_7322_EXTCtrl extctrl;
  219. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  220. unsigned int link_training_state;
  221. unsigned int link_state;
  222. unsigned int link_width;
  223. unsigned int link_speed;
  224. unsigned int link_speed_qdr;
  225. unsigned int green;
  226. unsigned int yellow;
  227. /* Read link state */
  228. qib7322_readq_port ( qib7322, &ibcstatusa,
  229. QIB_7322_IBCStatusA_0_offset, port );
  230. link_training_state = BIT_GET ( &ibcstatusa, LinkTrainingState );
  231. link_state = BIT_GET ( &ibcstatusa, LinkState );
  232. link_width = BIT_GET ( &ibcstatusa, LinkWidthActive );
  233. link_speed = BIT_GET ( &ibcstatusa, LinkSpeedActive );
  234. link_speed_qdr = BIT_GET ( &ibcstatusa, LinkSpeedQDR );
  235. DBGC ( qib7322, "QIB7322 %p port %d training state %#x link state %s "
  236. "(%s %s)\n", qib7322, port, link_training_state,
  237. qib7322_link_state_text ( link_state ),
  238. ( link_speed_qdr ? "QDR" : ( link_speed ? "DDR" : "SDR" ) ),
  239. ( link_width ? "x4" : "x1" ) );
  240. /* Set LEDs according to link state */
  241. qib7322_readq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  242. green = ( ( link_state >= QIB7322_LINK_STATE_INIT ) ? 1 : 0 );
  243. yellow = ( ( link_state >= QIB7322_LINK_STATE_ACTIVE ) ? 1 : 0 );
  244. if ( port == 0 ) {
  245. BIT_SET ( &extctrl, LEDPort0GreenOn, green );
  246. BIT_SET ( &extctrl, LEDPort0YellowOn, yellow );
  247. } else {
  248. BIT_SET ( &extctrl, LEDPort1GreenOn, green );
  249. BIT_SET ( &extctrl, LEDPort1YellowOn, yellow );
  250. }
  251. qib7322_writeq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  252. /* Notify Infiniband core of link state change */
  253. ibdev->port_state = ( link_state + 1 );
  254. ibdev->link_width_active =
  255. ( link_width ? IB_LINK_WIDTH_4X : IB_LINK_WIDTH_1X );
  256. ibdev->link_speed_active =
  257. ( link_speed ? IB_LINK_SPEED_DDR : IB_LINK_SPEED_SDR );
  258. ib_link_state_changed ( ibdev );
  259. }
  260. /**
  261. * Wait for link state change to take effect
  262. *
  263. * @v ibdev Infiniband device
  264. * @v new_link_state Expected link state
  265. * @ret rc Return status code
  266. */
  267. static int qib7322_link_state_check ( struct ib_device *ibdev,
  268. unsigned int new_link_state ) {
  269. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  270. struct QIB_7322_IBCStatusA_0 ibcstatusa;
  271. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  272. unsigned int link_state;
  273. unsigned int i;
  274. for ( i = 0 ; i < QIB7322_LINK_STATE_MAX_WAIT_US ; i++ ) {
  275. qib7322_readq_port ( qib7322, &ibcstatusa,
  276. QIB_7322_IBCStatusA_0_offset, port );
  277. link_state = BIT_GET ( &ibcstatusa, LinkState );
  278. if ( link_state == new_link_state )
  279. return 0;
  280. udelay ( 1 );
  281. }
  282. DBGC ( qib7322, "QIB7322 %p port %d timed out waiting for link state "
  283. "%s\n", qib7322, port, qib7322_link_state_text ( link_state ) );
  284. return -ETIMEDOUT;
  285. }
  286. /**
  287. * Set port information
  288. *
  289. * @v ibdev Infiniband device
  290. * @v mad Set port information MAD
  291. */
  292. static int qib7322_set_port_info ( struct ib_device *ibdev,
  293. union ib_mad *mad ) {
  294. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  295. struct ib_port_info *port_info = &mad->smp.smp_data.port_info;
  296. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  297. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  298. unsigned int port_state;
  299. unsigned int link_state;
  300. /* Set new link state */
  301. port_state = ( port_info->link_speed_supported__port_state & 0xf );
  302. if ( port_state ) {
  303. link_state = ( port_state - 1 );
  304. DBGC ( qib7322, "QIB7322 %p set link state to %s (%x)\n",
  305. qib7322, qib7322_link_state_text ( link_state ),
  306. link_state );
  307. qib7322_readq_port ( qib7322, &ibcctrla,
  308. QIB_7322_IBCCtrlA_0_offset, port );
  309. BIT_SET ( &ibcctrla, LinkCmd, link_state );
  310. qib7322_writeq_port ( qib7322, &ibcctrla,
  311. QIB_7322_IBCCtrlA_0_offset, port );
  312. /* Wait for link state change to take effect. Ignore
  313. * errors; the current link state will be returned via
  314. * the GetResponse MAD.
  315. */
  316. qib7322_link_state_check ( ibdev, link_state );
  317. }
  318. /* Detect and report link state change */
  319. qib7322_link_state_changed ( ibdev );
  320. return 0;
  321. }
  322. /**
  323. * Set partition key table
  324. *
  325. * @v ibdev Infiniband device
  326. * @v mad Set partition key table MAD
  327. */
  328. static int qib7322_set_pkey_table ( struct ib_device *ibdev __unused,
  329. union ib_mad *mad __unused ) {
  330. /* Nothing to do */
  331. return 0;
  332. }
  333. /***************************************************************************
  334. *
  335. * Context allocation
  336. *
  337. ***************************************************************************
  338. */
  339. /**
  340. * Allocate a context and set queue pair number
  341. *
  342. * @v ibdev Infiniband device
  343. * @v qp Queue pair
  344. * @ret rc Return status code
  345. */
  346. static int qib7322_alloc_ctx ( struct ib_device *ibdev,
  347. struct ib_queue_pair *qp ) {
  348. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  349. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  350. unsigned int ctx;
  351. for ( ctx = port ; ctx < QIB7322_NUM_CONTEXTS ; ctx += 2 ) {
  352. if ( ! qib7322->used_ctx[ctx] ) {
  353. qib7322->used_ctx[ctx] = 1;
  354. qp->qpn = ( ctx & ~0x01 );
  355. DBGC2 ( qib7322, "QIB7322 %p port %d QPN %ld is CTX "
  356. "%d\n", qib7322, port, qp->qpn, ctx );
  357. return 0;
  358. }
  359. }
  360. DBGC ( qib7322, "QIB7322 %p port %d out of available contexts\n",
  361. qib7322, port );
  362. return -ENOENT;
  363. }
  364. /**
  365. * Get queue pair context number
  366. *
  367. * @v ibdev Infiniband device
  368. * @v qp Queue pair
  369. * @ret ctx Context index
  370. */
  371. static unsigned int qib7322_ctx ( struct ib_device *ibdev,
  372. struct ib_queue_pair *qp ) {
  373. return ( qp->qpn + ( ibdev->port - QIB7322_PORT_BASE ) );
  374. }
  375. /**
  376. * Free a context
  377. *
  378. * @v qib7322 QIB7322 device
  379. * @v ctx Context index
  380. */
  381. static void qib7322_free_ctx ( struct ib_device *ibdev,
  382. struct ib_queue_pair *qp ) {
  383. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  384. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  385. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  386. qib7322->used_ctx[ctx] = 0;
  387. DBGC2 ( qib7322, "QIB7322 %p port %d CTX %d freed\n",
  388. qib7322, port, ctx );
  389. }
  390. /***************************************************************************
  391. *
  392. * Send datapath
  393. *
  394. ***************************************************************************
  395. */
  396. /** Send buffer toggle bit
  397. *
  398. * We encode send buffers as 15 bits of send buffer index plus a
  399. * single bit which should match the "check" bit in the SendBufAvail
  400. * array.
  401. */
  402. #define QIB7322_SEND_BUF_TOGGLE 0x8000
  403. /**
  404. * Create send buffer set
  405. *
  406. * @v qib7322 QIB7322 device
  407. * @v base Send buffer base offset
  408. * @v size Send buffer size
  409. * @v start Index of first send buffer
  410. * @v count Number of send buffers
  411. * @ret send_bufs Send buffer set
  412. */
  413. static struct qib7322_send_buffers *
  414. qib7322_create_send_bufs ( struct qib7322 *qib7322, unsigned long base,
  415. unsigned int size, unsigned int start,
  416. unsigned int count ) {
  417. struct qib7322_send_buffers *send_bufs;
  418. unsigned int i;
  419. /* Allocate send buffer set */
  420. send_bufs = zalloc ( sizeof ( *send_bufs ) +
  421. ( count * sizeof ( send_bufs->avail[0] ) ) );
  422. if ( ! send_bufs )
  423. return NULL;
  424. /* Populate send buffer set */
  425. send_bufs->base = base;
  426. send_bufs->size = size;
  427. send_bufs->start = start;
  428. send_bufs->count = count;
  429. for ( i = 0 ; i < count ; i++ )
  430. send_bufs->avail[i] = ( start + i );
  431. DBGC2 ( qib7322, "QIB7322 %p send buffer set %p [%d,%d] at %lx\n",
  432. qib7322, send_bufs, start, ( start + count - 1 ),
  433. send_bufs->base );
  434. return send_bufs;
  435. }
  436. /**
  437. * Destroy send buffer set
  438. *
  439. * @v qib7322 QIB7322 device
  440. * @v send_bufs Send buffer set
  441. */
  442. static void
  443. qib7322_destroy_send_bufs ( struct qib7322 *qib7322 __unused,
  444. struct qib7322_send_buffers *send_bufs ) {
  445. free ( send_bufs );
  446. }
  447. /**
  448. * Allocate a send buffer
  449. *
  450. * @v qib7322 QIB7322 device
  451. * @v send_bufs Send buffer set
  452. * @ret send_buf Send buffer, or negative error
  453. */
  454. static int qib7322_alloc_send_buf ( struct qib7322 *qib7322,
  455. struct qib7322_send_buffers *send_bufs ) {
  456. unsigned int used;
  457. unsigned int mask;
  458. unsigned int send_buf;
  459. used = ( send_bufs->cons - send_bufs->prod );
  460. if ( used >= send_bufs->count ) {
  461. DBGC ( qib7322, "QIB7322 %p send buffer set %p out of "
  462. "buffers\n", qib7322, send_bufs );
  463. return -ENOBUFS;
  464. }
  465. mask = ( send_bufs->count - 1 );
  466. send_buf = send_bufs->avail[ send_bufs->cons++ & mask ];
  467. send_buf ^= QIB7322_SEND_BUF_TOGGLE;
  468. return send_buf;
  469. }
  470. /**
  471. * Free a send buffer
  472. *
  473. * @v qib7322 QIB7322 device
  474. * @v send_bufs Send buffer set
  475. * @v send_buf Send buffer
  476. */
  477. static void qib7322_free_send_buf ( struct qib7322 *qib7322 __unused,
  478. struct qib7322_send_buffers *send_bufs,
  479. unsigned int send_buf ) {
  480. unsigned int mask;
  481. mask = ( send_bufs->count - 1 );
  482. send_bufs->avail[ send_bufs->prod++ & mask ] = send_buf;
  483. }
  484. /**
  485. * Check to see if send buffer is in use
  486. *
  487. * @v qib7322 QIB7322 device
  488. * @v send_buf Send buffer
  489. * @ret in_use Send buffer is in use
  490. */
  491. static int qib7322_send_buf_in_use ( struct qib7322 *qib7322,
  492. unsigned int send_buf ) {
  493. unsigned int send_idx;
  494. unsigned int send_check;
  495. unsigned int inusecheck;
  496. unsigned int inuse;
  497. unsigned int check;
  498. send_idx = ( send_buf & ~QIB7322_SEND_BUF_TOGGLE );
  499. send_check = ( !! ( send_buf & QIB7322_SEND_BUF_TOGGLE ) );
  500. inusecheck = BIT_GET ( qib7322->sendbufavail, InUseCheck[send_idx] );
  501. inuse = ( !! ( inusecheck & 0x02 ) );
  502. check = ( !! ( inusecheck & 0x01 ) );
  503. return ( inuse || ( check != send_check ) );
  504. }
  505. /**
  506. * Calculate starting offset for send buffer
  507. *
  508. * @v qib7322 QIB7322 device
  509. * @v send_buf Send buffer
  510. * @ret offset Starting offset
  511. */
  512. static unsigned long
  513. qib7322_send_buffer_offset ( struct qib7322 *qib7322 __unused,
  514. struct qib7322_send_buffers *send_bufs,
  515. unsigned int send_buf ) {
  516. unsigned int index;
  517. index = ( ( send_buf & ~QIB7322_SEND_BUF_TOGGLE ) - send_bufs->start );
  518. return ( send_bufs->base + ( index * send_bufs->size ) );
  519. }
  520. /**
  521. * Create send work queue
  522. *
  523. * @v ibdev Infiniband device
  524. * @v qp Queue pair
  525. */
  526. static int qib7322_create_send_wq ( struct ib_device *ibdev,
  527. struct ib_queue_pair *qp ) {
  528. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  529. struct ib_work_queue *wq = &qp->send;
  530. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  531. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  532. /* Select send buffer set */
  533. if ( qp->type == IB_QPT_SMI ) {
  534. if ( port == 0 ) {
  535. qib7322_wq->send_bufs = qib7322->send_bufs_vl15_port0;
  536. } else {
  537. qib7322_wq->send_bufs = qib7322->send_bufs_vl15_port1;
  538. }
  539. } else {
  540. qib7322_wq->send_bufs = qib7322->send_bufs_small;
  541. }
  542. /* Allocate space for send buffer usage list */
  543. qib7322_wq->used = zalloc ( qp->send.num_wqes *
  544. sizeof ( qib7322_wq->used[0] ) );
  545. if ( ! qib7322_wq->used )
  546. return -ENOMEM;
  547. /* Reset work queue */
  548. qib7322_wq->prod = 0;
  549. qib7322_wq->cons = 0;
  550. return 0;
  551. }
  552. /**
  553. * Destroy send work queue
  554. *
  555. * @v ibdev Infiniband device
  556. * @v qp Queue pair
  557. */
  558. static void qib7322_destroy_send_wq ( struct ib_device *ibdev __unused,
  559. struct ib_queue_pair *qp ) {
  560. struct ib_work_queue *wq = &qp->send;
  561. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  562. free ( qib7322_wq->used );
  563. }
  564. /**
  565. * Initialise send datapath
  566. *
  567. * @v qib7322 QIB7322 device
  568. * @ret rc Return status code
  569. */
  570. static int qib7322_init_send ( struct qib7322 *qib7322 ) {
  571. struct QIB_7322_SendBufBase sendbufbase;
  572. struct QIB_7322_SendBufAvailAddr sendbufavailaddr;
  573. struct QIB_7322_SendCtrl sendctrl;
  574. struct QIB_7322_SendCtrl_0 sendctrlp;
  575. unsigned long baseaddr_smallpio;
  576. unsigned long baseaddr_largepio;
  577. unsigned long baseaddr_vl15_port0;
  578. unsigned long baseaddr_vl15_port1;
  579. int rc;
  580. /* Create send buffer sets */
  581. qib7322_readq ( qib7322, &sendbufbase, QIB_7322_SendBufBase_offset );
  582. baseaddr_smallpio = BIT_GET ( &sendbufbase, BaseAddr_SmallPIO );
  583. baseaddr_largepio = BIT_GET ( &sendbufbase, BaseAddr_LargePIO );
  584. baseaddr_vl15_port0 = ( baseaddr_largepio +
  585. ( QIB7322_LARGE_SEND_BUF_SIZE *
  586. QIB7322_LARGE_SEND_BUF_COUNT ) );
  587. baseaddr_vl15_port1 = ( baseaddr_vl15_port0 +
  588. QIB7322_VL15_PORT0_SEND_BUF_SIZE );
  589. qib7322->send_bufs_small =
  590. qib7322_create_send_bufs ( qib7322, baseaddr_smallpio,
  591. QIB7322_SMALL_SEND_BUF_SIZE,
  592. QIB7322_SMALL_SEND_BUF_START,
  593. QIB7322_SMALL_SEND_BUF_USED );
  594. if ( ! qib7322->send_bufs_small ) {
  595. rc = -ENOMEM;
  596. goto err_create_send_bufs_small;
  597. }
  598. qib7322->send_bufs_vl15_port0 =
  599. qib7322_create_send_bufs ( qib7322, baseaddr_vl15_port0,
  600. QIB7322_VL15_PORT0_SEND_BUF_SIZE,
  601. QIB7322_VL15_PORT0_SEND_BUF_START,
  602. QIB7322_VL15_PORT0_SEND_BUF_COUNT );
  603. if ( ! qib7322->send_bufs_vl15_port0 ) {
  604. rc = -ENOMEM;
  605. goto err_create_send_bufs_vl15_port0;
  606. }
  607. qib7322->send_bufs_vl15_port1 =
  608. qib7322_create_send_bufs ( qib7322, baseaddr_vl15_port1,
  609. QIB7322_VL15_PORT1_SEND_BUF_SIZE,
  610. QIB7322_VL15_PORT1_SEND_BUF_START,
  611. QIB7322_VL15_PORT1_SEND_BUF_COUNT );
  612. if ( ! qib7322->send_bufs_vl15_port1 ) {
  613. rc = -ENOMEM;
  614. goto err_create_send_bufs_vl15_port1;
  615. }
  616. /* Allocate space for the SendBufAvail array */
  617. qib7322->sendbufavail = malloc_dma ( sizeof ( *qib7322->sendbufavail ),
  618. QIB7322_SENDBUFAVAIL_ALIGN );
  619. if ( ! qib7322->sendbufavail ) {
  620. rc = -ENOMEM;
  621. goto err_alloc_sendbufavail;
  622. }
  623. memset ( qib7322->sendbufavail, 0, sizeof ( qib7322->sendbufavail ) );
  624. /* Program SendBufAvailAddr into the hardware */
  625. memset ( &sendbufavailaddr, 0, sizeof ( sendbufavailaddr ) );
  626. BIT_FILL_1 ( &sendbufavailaddr, SendBufAvailAddr,
  627. ( virt_to_bus ( qib7322->sendbufavail ) >> 6 ) );
  628. qib7322_writeq ( qib7322, &sendbufavailaddr,
  629. QIB_7322_SendBufAvailAddr_offset );
  630. /* Enable sending */
  631. memset ( &sendctrlp, 0, sizeof ( sendctrlp ) );
  632. BIT_FILL_1 ( &sendctrlp, SendEnable, 1 );
  633. qib7322_writeq ( qib7322, &sendctrlp, QIB_7322_SendCtrl_0_offset );
  634. qib7322_writeq ( qib7322, &sendctrlp, QIB_7322_SendCtrl_1_offset );
  635. /* Enable DMA of SendBufAvail */
  636. memset ( &sendctrl, 0, sizeof ( sendctrl ) );
  637. BIT_FILL_1 ( &sendctrl, SendBufAvailUpd, 1 );
  638. qib7322_writeq ( qib7322, &sendctrl, QIB_7322_SendCtrl_offset );
  639. return 0;
  640. free_dma ( qib7322->sendbufavail, sizeof ( *qib7322->sendbufavail ) );
  641. err_alloc_sendbufavail:
  642. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port1 );
  643. err_create_send_bufs_vl15_port1:
  644. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port0 );
  645. err_create_send_bufs_vl15_port0:
  646. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_small );
  647. err_create_send_bufs_small:
  648. return rc;
  649. }
  650. /**
  651. * Shut down send datapath
  652. *
  653. * @v qib7322 QIB7322 device
  654. */
  655. static void qib7322_fini_send ( struct qib7322 *qib7322 ) {
  656. struct QIB_7322_SendCtrl sendctrl;
  657. /* Disable sending and DMA of SendBufAvail */
  658. memset ( &sendctrl, 0, sizeof ( sendctrl ) );
  659. qib7322_writeq ( qib7322, &sendctrl, QIB_7322_SendCtrl_offset );
  660. mb();
  661. /* Ensure hardware has seen this disable */
  662. qib7322_readq ( qib7322, &sendctrl, QIB_7322_SendCtrl_offset );
  663. free_dma ( qib7322->sendbufavail, sizeof ( *qib7322->sendbufavail ) );
  664. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port1 );
  665. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port0 );
  666. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_small );
  667. }
  668. /***************************************************************************
  669. *
  670. * Receive datapath
  671. *
  672. ***************************************************************************
  673. */
  674. /**
  675. * Create receive work queue
  676. *
  677. * @v ibdev Infiniband device
  678. * @v qp Queue pair
  679. * @ret rc Return status code
  680. */
  681. static int qib7322_create_recv_wq ( struct ib_device *ibdev,
  682. struct ib_queue_pair *qp ) {
  683. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  684. struct ib_work_queue *wq = &qp->recv;
  685. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  686. struct QIB_7322_RcvHdrAddr0 rcvhdraddr;
  687. struct QIB_7322_RcvHdrTailAddr0 rcvhdrtailaddr;
  688. struct QIB_7322_RcvHdrHead0 rcvhdrhead;
  689. struct QIB_7322_scalar rcvegrindexhead;
  690. struct QIB_7322_RcvCtrl rcvctrl;
  691. struct QIB_7322_RcvCtrl_P rcvctrlp;
  692. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  693. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  694. int rc;
  695. /* Reset context information */
  696. memset ( &qib7322_wq->header_prod, 0,
  697. sizeof ( qib7322_wq->header_prod ) );
  698. qib7322_wq->header_cons = 0;
  699. qib7322_wq->eager_prod = 0;
  700. qib7322_wq->eager_cons = 0;
  701. /* Allocate receive header buffer */
  702. qib7322_wq->header = malloc_dma ( QIB7322_RECV_HEADERS_SIZE,
  703. QIB7322_RECV_HEADERS_ALIGN );
  704. if ( ! qib7322_wq->header ) {
  705. rc = -ENOMEM;
  706. goto err_alloc_header;
  707. }
  708. /* Enable context in hardware */
  709. memset ( &rcvhdraddr, 0, sizeof ( rcvhdraddr ) );
  710. BIT_FILL_1 ( &rcvhdraddr, RcvHdrAddr,
  711. ( virt_to_bus ( qib7322_wq->header ) >> 2 ) );
  712. qib7322_writeq_array8b ( qib7322, &rcvhdraddr,
  713. QIB_7322_RcvHdrAddr0_offset, ctx );
  714. memset ( &rcvhdrtailaddr, 0, sizeof ( rcvhdrtailaddr ) );
  715. BIT_FILL_1 ( &rcvhdrtailaddr, RcvHdrTailAddr,
  716. ( virt_to_bus ( &qib7322_wq->header_prod ) >> 2 ) );
  717. qib7322_writeq_array8b ( qib7322, &rcvhdrtailaddr,
  718. QIB_7322_RcvHdrTailAddr0_offset, ctx );
  719. memset ( &rcvhdrhead, 0, sizeof ( rcvhdrhead ) );
  720. BIT_FILL_1 ( &rcvhdrhead, counter, 1 );
  721. qib7322_writeq_array64k ( qib7322, &rcvhdrhead,
  722. QIB_7322_RcvHdrHead0_offset, ctx );
  723. memset ( &rcvegrindexhead, 0, sizeof ( rcvegrindexhead ) );
  724. BIT_FILL_1 ( &rcvegrindexhead, Value, 1 );
  725. qib7322_writeq_array64k ( qib7322, &rcvegrindexhead,
  726. QIB_7322_RcvEgrIndexHead0_offset, ctx );
  727. qib7322_readq_port ( qib7322, &rcvctrlp,
  728. QIB_7322_RcvCtrl_0_offset, port );
  729. BIT_SET ( &rcvctrlp, ContextEnable[ctx], 1 );
  730. qib7322_writeq_port ( qib7322, &rcvctrlp,
  731. QIB_7322_RcvCtrl_0_offset, port );
  732. qib7322_readq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  733. BIT_SET ( &rcvctrl, IntrAvail[ctx], 1 );
  734. qib7322_writeq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  735. DBGC ( qib7322, "QIB7322 %p port %d QPN %ld CTX %d hdrs [%lx,%lx) prod "
  736. "%lx\n", qib7322, port, qp->qpn, ctx,
  737. virt_to_bus ( qib7322_wq->header ),
  738. ( virt_to_bus ( qib7322_wq->header )
  739. + QIB7322_RECV_HEADERS_SIZE ),
  740. virt_to_bus ( &qib7322_wq->header_prod ) );
  741. return 0;
  742. free_dma ( qib7322_wq->header, QIB7322_RECV_HEADERS_SIZE );
  743. err_alloc_header:
  744. return rc;
  745. }
  746. /**
  747. * Destroy receive work queue
  748. *
  749. * @v ibdev Infiniband device
  750. * @v qp Queue pair
  751. */
  752. static void qib7322_destroy_recv_wq ( struct ib_device *ibdev,
  753. struct ib_queue_pair *qp ) {
  754. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  755. struct ib_work_queue *wq = &qp->recv;
  756. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  757. struct QIB_7322_RcvCtrl rcvctrl;
  758. struct QIB_7322_RcvCtrl_P rcvctrlp;
  759. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  760. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  761. /* Disable context in hardware */
  762. qib7322_readq_port ( qib7322, &rcvctrlp,
  763. QIB_7322_RcvCtrl_0_offset, port );
  764. BIT_SET ( &rcvctrlp, ContextEnable[ctx], 0 );
  765. qib7322_writeq_port ( qib7322, &rcvctrlp,
  766. QIB_7322_RcvCtrl_0_offset, port );
  767. qib7322_readq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  768. BIT_SET ( &rcvctrl, IntrAvail[ctx], 0 );
  769. qib7322_writeq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  770. /* Make sure the hardware has seen that the context is disabled */
  771. qib7322_readq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  772. mb();
  773. /* Free headers ring */
  774. free_dma ( qib7322_wq->header, QIB7322_RECV_HEADERS_SIZE );
  775. }
  776. /**
  777. * Initialise receive datapath
  778. *
  779. * @v qib7322 QIB7322 device
  780. * @ret rc Return status code
  781. */
  782. static int qib7322_init_recv ( struct qib7322 *qib7322 ) {
  783. struct QIB_7322_RcvCtrl rcvctrl;
  784. struct QIB_7322_RcvCtrl_0 rcvctrlp;
  785. struct QIB_7322_RcvQPMapTableA_0 rcvqpmaptablea0;
  786. struct QIB_7322_RcvQPMapTableB_0 rcvqpmaptableb0;
  787. struct QIB_7322_RcvQPMapTableA_1 rcvqpmaptablea1;
  788. struct QIB_7322_RcvQPMapTableB_1 rcvqpmaptableb1;
  789. struct QIB_7322_RcvQPMulticastContext_0 rcvqpmcastctx0;
  790. struct QIB_7322_RcvQPMulticastContext_1 rcvqpmcastctx1;
  791. struct QIB_7322_scalar rcvegrbase;
  792. struct QIB_7322_scalar rcvhdrentsize;
  793. struct QIB_7322_scalar rcvhdrcnt;
  794. struct QIB_7322_RcvBTHQP_0 rcvbthqp;
  795. struct QIB_7322_RxCreditVL0_0 rxcreditvl;
  796. unsigned int contextcfg;
  797. unsigned long egrbase;
  798. unsigned int eager_array_size_kernel;
  799. unsigned int eager_array_size_user;
  800. unsigned int ctx;
  801. /* Select configuration based on number of contexts */
  802. switch ( QIB7322_NUM_CONTEXTS ) {
  803. case 6:
  804. contextcfg = QIB7322_CONTEXTCFG_6CTX;
  805. eager_array_size_kernel = QIB7322_EAGER_ARRAY_SIZE_6CTX_KERNEL;
  806. eager_array_size_user = QIB7322_EAGER_ARRAY_SIZE_6CTX_USER;
  807. break;
  808. case 10:
  809. contextcfg = QIB7322_CONTEXTCFG_10CTX;
  810. eager_array_size_kernel = QIB7322_EAGER_ARRAY_SIZE_10CTX_KERNEL;
  811. eager_array_size_user = QIB7322_EAGER_ARRAY_SIZE_10CTX_USER;
  812. break;
  813. case 18:
  814. contextcfg = QIB7322_CONTEXTCFG_18CTX;
  815. eager_array_size_kernel = QIB7322_EAGER_ARRAY_SIZE_18CTX_KERNEL;
  816. eager_array_size_user = QIB7322_EAGER_ARRAY_SIZE_18CTX_USER;
  817. break;
  818. default:
  819. linker_assert ( 0, invalid_QIB7322_NUM_CONTEXTS );
  820. return -EINVAL;
  821. }
  822. /* Configure number of contexts */
  823. memset ( &rcvctrl, 0, sizeof ( rcvctrl ) );
  824. BIT_FILL_2 ( &rcvctrl,
  825. TailUpd, 1,
  826. ContextCfg, contextcfg );
  827. qib7322_writeq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  828. /* Map QPNs to contexts */
  829. memset ( &rcvctrlp, 0, sizeof ( rcvctrlp ) );
  830. BIT_FILL_3 ( &rcvctrlp,
  831. RcvIBPortEnable, 1,
  832. RcvQPMapEnable, 1,
  833. RcvPartitionKeyDisable, 1 );
  834. qib7322_writeq ( qib7322, &rcvctrlp, QIB_7322_RcvCtrl_0_offset );
  835. qib7322_writeq ( qib7322, &rcvctrlp, QIB_7322_RcvCtrl_1_offset );
  836. memset ( &rcvqpmaptablea0, 0, sizeof ( rcvqpmaptablea0 ) );
  837. BIT_FILL_6 ( &rcvqpmaptablea0,
  838. RcvQPMapContext0, 0,
  839. RcvQPMapContext1, 2,
  840. RcvQPMapContext2, 4,
  841. RcvQPMapContext3, 6,
  842. RcvQPMapContext4, 8,
  843. RcvQPMapContext5, 10 );
  844. qib7322_writeq ( qib7322, &rcvqpmaptablea0,
  845. QIB_7322_RcvQPMapTableA_0_offset );
  846. memset ( &rcvqpmaptableb0, 0, sizeof ( rcvqpmaptableb0 ) );
  847. BIT_FILL_3 ( &rcvqpmaptableb0,
  848. RcvQPMapContext6, 12,
  849. RcvQPMapContext7, 14,
  850. RcvQPMapContext8, 16 );
  851. qib7322_writeq ( qib7322, &rcvqpmaptableb0,
  852. QIB_7322_RcvQPMapTableB_0_offset );
  853. memset ( &rcvqpmaptablea1, 0, sizeof ( rcvqpmaptablea1 ) );
  854. BIT_FILL_6 ( &rcvqpmaptablea1,
  855. RcvQPMapContext0, 1,
  856. RcvQPMapContext1, 3,
  857. RcvQPMapContext2, 5,
  858. RcvQPMapContext3, 7,
  859. RcvQPMapContext4, 9,
  860. RcvQPMapContext5, 11 );
  861. qib7322_writeq ( qib7322, &rcvqpmaptablea1,
  862. QIB_7322_RcvQPMapTableA_1_offset );
  863. memset ( &rcvqpmaptableb1, 0, sizeof ( rcvqpmaptableb1 ) );
  864. BIT_FILL_3 ( &rcvqpmaptableb1,
  865. RcvQPMapContext6, 13,
  866. RcvQPMapContext7, 15,
  867. RcvQPMapContext8, 17 );
  868. qib7322_writeq ( qib7322, &rcvqpmaptableb1,
  869. QIB_7322_RcvQPMapTableB_1_offset );
  870. /* Map multicast QPNs to contexts */
  871. memset ( &rcvqpmcastctx0, 0, sizeof ( rcvqpmcastctx0 ) );
  872. BIT_FILL_1 ( &rcvqpmcastctx0, RcvQpMcContext, 0 );
  873. qib7322_writeq ( qib7322, &rcvqpmcastctx0,
  874. QIB_7322_RcvQPMulticastContext_0_offset );
  875. memset ( &rcvqpmcastctx1, 0, sizeof ( rcvqpmcastctx1 ) );
  876. BIT_FILL_1 ( &rcvqpmcastctx1, RcvQpMcContext, 1 );
  877. qib7322_writeq ( qib7322, &rcvqpmcastctx1,
  878. QIB_7322_RcvQPMulticastContext_1_offset );
  879. /* Configure receive header buffer sizes */
  880. memset ( &rcvhdrcnt, 0, sizeof ( rcvhdrcnt ) );
  881. BIT_FILL_1 ( &rcvhdrcnt, Value, QIB7322_RECV_HEADER_COUNT );
  882. qib7322_writeq ( qib7322, &rcvhdrcnt, QIB_7322_RcvHdrCnt_offset );
  883. memset ( &rcvhdrentsize, 0, sizeof ( rcvhdrentsize ) );
  884. BIT_FILL_1 ( &rcvhdrentsize, Value, ( QIB7322_RECV_HEADER_SIZE >> 2 ) );
  885. qib7322_writeq ( qib7322, &rcvhdrentsize,
  886. QIB_7322_RcvHdrEntSize_offset );
  887. /* Calculate eager array start addresses for each context */
  888. qib7322_readq ( qib7322, &rcvegrbase, QIB_7322_RcvEgrBase_offset );
  889. egrbase = BIT_GET ( &rcvegrbase, Value );
  890. for ( ctx = 0 ; ctx < QIB7322_MAX_PORTS ; ctx++ ) {
  891. qib7322->recv_wq[ctx].eager_array = egrbase;
  892. qib7322->recv_wq[ctx].eager_entries = eager_array_size_kernel;
  893. egrbase += ( eager_array_size_kernel *
  894. sizeof ( struct QIB_7322_RcvEgr ) );
  895. }
  896. for ( ; ctx < QIB7322_NUM_CONTEXTS ; ctx++ ) {
  897. qib7322->recv_wq[ctx].eager_array = egrbase;
  898. qib7322->recv_wq[ctx].eager_entries = eager_array_size_user;
  899. egrbase += ( eager_array_size_user *
  900. sizeof ( struct QIB_7322_RcvEgr ) );
  901. }
  902. for ( ctx = 0 ; ctx < QIB7322_NUM_CONTEXTS ; ctx++ ) {
  903. DBGC ( qib7322, "QIB7322 %p CTX %d eager array at %lx (%d "
  904. "entries)\n", qib7322, ctx,
  905. qib7322->recv_wq[ctx].eager_array,
  906. qib7322->recv_wq[ctx].eager_entries );
  907. }
  908. /* Set the BTH QP for Infinipath packets to an unused value */
  909. memset ( &rcvbthqp, 0, sizeof ( rcvbthqp ) );
  910. BIT_FILL_1 ( &rcvbthqp, RcvBTHQP, QIB7322_QP_IDETH );
  911. qib7322_writeq ( qib7322, &rcvbthqp, QIB_7322_RcvBTHQP_0_offset );
  912. qib7322_writeq ( qib7322, &rcvbthqp, QIB_7322_RcvBTHQP_1_offset );
  913. /* Assign initial credits */
  914. memset ( &rxcreditvl, 0, sizeof ( rxcreditvl ) );
  915. BIT_FILL_1 ( &rxcreditvl, RxMaxCreditVL, QIB7322_MAX_CREDITS_VL0 );
  916. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  917. QIB_7322_RxCreditVL0_0_offset, 0 );
  918. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  919. QIB_7322_RxCreditVL0_1_offset, 0 );
  920. BIT_FILL_1 ( &rxcreditvl, RxMaxCreditVL, QIB7322_MAX_CREDITS_VL15 );
  921. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  922. QIB_7322_RxCreditVL0_0_offset, 15 );
  923. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  924. QIB_7322_RxCreditVL0_1_offset, 15 );
  925. return 0;
  926. }
  927. /**
  928. * Shut down receive datapath
  929. *
  930. * @v qib7322 QIB7322 device
  931. */
  932. static void qib7322_fini_recv ( struct qib7322 *qib7322 __unused ) {
  933. /* Nothing to do; all contexts were already disabled when the
  934. * queue pairs were destroyed
  935. */
  936. }
  937. /***************************************************************************
  938. *
  939. * Completion queue operations
  940. *
  941. ***************************************************************************
  942. */
  943. /**
  944. * Create completion queue
  945. *
  946. * @v ibdev Infiniband device
  947. * @v cq Completion queue
  948. * @ret rc Return status code
  949. */
  950. static int qib7322_create_cq ( struct ib_device *ibdev,
  951. struct ib_completion_queue *cq ) {
  952. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  953. static int cqn;
  954. /* The hardware has no concept of completion queues. We
  955. * simply use the association between CQs and WQs (already
  956. * handled by the IB core) to decide which WQs to poll.
  957. *
  958. * We do set a CQN, just to avoid confusing debug messages
  959. * from the IB core.
  960. */
  961. cq->cqn = ++cqn;
  962. DBGC ( qib7322, "QIB7322 %p CQN %ld created\n", qib7322, cq->cqn );
  963. return 0;
  964. }
  965. /**
  966. * Destroy completion queue
  967. *
  968. * @v ibdev Infiniband device
  969. * @v cq Completion queue
  970. */
  971. static void qib7322_destroy_cq ( struct ib_device *ibdev,
  972. struct ib_completion_queue *cq ) {
  973. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  974. /* Nothing to do */
  975. DBGC ( qib7322, "QIB7322 %p CQN %ld destroyed\n", qib7322, cq->cqn );
  976. }
  977. /***************************************************************************
  978. *
  979. * Queue pair operations
  980. *
  981. ***************************************************************************
  982. */
  983. /**
  984. * Create queue pair
  985. *
  986. * @v ibdev Infiniband device
  987. * @v qp Queue pair
  988. * @ret rc Return status code
  989. */
  990. static int qib7322_create_qp ( struct ib_device *ibdev,
  991. struct ib_queue_pair *qp ) {
  992. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  993. unsigned int ctx;
  994. int rc;
  995. /* Allocate a context and QPN */
  996. if ( ( rc = qib7322_alloc_ctx ( ibdev, qp ) ) != 0 )
  997. goto err_alloc_ctx;
  998. ctx = qib7322_ctx ( ibdev, qp );
  999. /* Set work-queue private data pointers */
  1000. ib_wq_set_drvdata ( &qp->send, &qib7322->send_wq[ctx] );
  1001. ib_wq_set_drvdata ( &qp->recv, &qib7322->recv_wq[ctx] );
  1002. /* Create receive work queue */
  1003. if ( ( rc = qib7322_create_recv_wq ( ibdev, qp ) ) != 0 )
  1004. goto err_create_recv_wq;
  1005. /* Create send work queue */
  1006. if ( ( rc = qib7322_create_send_wq ( ibdev, qp ) ) != 0 )
  1007. goto err_create_send_wq;
  1008. return 0;
  1009. qib7322_destroy_send_wq ( ibdev, qp );
  1010. err_create_send_wq:
  1011. qib7322_destroy_recv_wq ( ibdev, qp );
  1012. err_create_recv_wq:
  1013. qib7322_free_ctx ( ibdev, qp );
  1014. err_alloc_ctx:
  1015. return rc;
  1016. }
  1017. /**
  1018. * Modify queue pair
  1019. *
  1020. * @v ibdev Infiniband device
  1021. * @v qp Queue pair
  1022. * @ret rc Return status code
  1023. */
  1024. static int qib7322_modify_qp ( struct ib_device *ibdev,
  1025. struct ib_queue_pair *qp ) {
  1026. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1027. /* Nothing to do; the hardware doesn't have a notion of queue
  1028. * keys
  1029. */
  1030. DBGC2 ( qib7322, "QIB7322 %p QPN %ld modified\n", qib7322, qp->qpn );
  1031. return 0;
  1032. }
  1033. /**
  1034. * Destroy queue pair
  1035. *
  1036. * @v ibdev Infiniband device
  1037. * @v qp Queue pair
  1038. */
  1039. static void qib7322_destroy_qp ( struct ib_device *ibdev,
  1040. struct ib_queue_pair *qp ) {
  1041. qib7322_destroy_send_wq ( ibdev, qp );
  1042. qib7322_destroy_recv_wq ( ibdev, qp );
  1043. qib7322_free_ctx ( ibdev, qp );
  1044. }
  1045. /***************************************************************************
  1046. *
  1047. * Work request operations
  1048. *
  1049. ***************************************************************************
  1050. */
  1051. /**
  1052. * Post send work queue entry
  1053. *
  1054. * @v ibdev Infiniband device
  1055. * @v qp Queue pair
  1056. * @v dest Destination address vector
  1057. * @v iobuf I/O buffer
  1058. * @ret rc Return status code
  1059. */
  1060. static int qib7322_post_send ( struct ib_device *ibdev,
  1061. struct ib_queue_pair *qp,
  1062. struct ib_address_vector *dest,
  1063. struct io_buffer *iobuf ) {
  1064. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1065. struct ib_work_queue *wq = &qp->send;
  1066. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1067. struct QIB_7322_SendPbc sendpbc;
  1068. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1069. uint8_t header_buf[IB_MAX_HEADER_SIZE];
  1070. struct io_buffer headers;
  1071. int send_buf;
  1072. unsigned long start_offset;
  1073. unsigned long offset;
  1074. size_t len;
  1075. ssize_t frag_len;
  1076. uint32_t *data;
  1077. /* Allocate send buffer and calculate offset */
  1078. send_buf = qib7322_alloc_send_buf ( qib7322, qib7322_wq->send_bufs );
  1079. if ( send_buf < 0 )
  1080. return send_buf;
  1081. start_offset = offset =
  1082. qib7322_send_buffer_offset ( qib7322, qib7322_wq->send_bufs,
  1083. send_buf );
  1084. /* Store I/O buffer and send buffer index */
  1085. assert ( wq->iobufs[qib7322_wq->prod] == NULL );
  1086. wq->iobufs[qib7322_wq->prod] = iobuf;
  1087. qib7322_wq->used[qib7322_wq->prod] = send_buf;
  1088. /* Construct headers */
  1089. iob_populate ( &headers, header_buf, 0, sizeof ( header_buf ) );
  1090. iob_reserve ( &headers, sizeof ( header_buf ) );
  1091. ib_push ( ibdev, &headers, qp, iob_len ( iobuf ), dest );
  1092. /* Calculate packet length */
  1093. len = ( ( sizeof ( sendpbc ) + iob_len ( &headers ) +
  1094. iob_len ( iobuf ) + 3 ) & ~3 );
  1095. /* Construct send per-buffer control word */
  1096. memset ( &sendpbc, 0, sizeof ( sendpbc ) );
  1097. BIT_FILL_3 ( &sendpbc,
  1098. LengthP1_toibc, ( ( len >> 2 ) - 1 ),
  1099. Port, port,
  1100. VL15, ( ( qp->type == IB_QPT_SMI ) ? 1 : 0 ) );
  1101. /* Write SendPbc */
  1102. DBG_DISABLE ( DBGLVL_IO );
  1103. qib7322_writeq ( qib7322, &sendpbc, offset );
  1104. offset += sizeof ( sendpbc );
  1105. /* Write headers */
  1106. for ( data = headers.data, frag_len = iob_len ( &headers ) ;
  1107. frag_len > 0 ; data++, offset += 4, frag_len -= 4 ) {
  1108. qib7322_writel ( qib7322, *data, offset );
  1109. }
  1110. /* Write data */
  1111. for ( data = iobuf->data, frag_len = iob_len ( iobuf ) ;
  1112. frag_len > 0 ; data++, offset += 4, frag_len -= 4 ) {
  1113. qib7322_writel ( qib7322, *data, offset );
  1114. }
  1115. DBG_ENABLE ( DBGLVL_IO );
  1116. assert ( ( start_offset + len ) == offset );
  1117. DBGC2 ( qib7322, "QIB7322 %p QPN %ld TX %04x(%04x) posted [%lx,%lx)\n",
  1118. qib7322, qp->qpn, send_buf, qib7322_wq->prod,
  1119. start_offset, offset );
  1120. /* Increment producer counter */
  1121. qib7322_wq->prod = ( ( qib7322_wq->prod + 1 ) & ( wq->num_wqes - 1 ) );
  1122. return 0;
  1123. }
  1124. /**
  1125. * Complete send work queue entry
  1126. *
  1127. * @v ibdev Infiniband device
  1128. * @v qp Queue pair
  1129. * @v wqe_idx Work queue entry index
  1130. */
  1131. static void qib7322_complete_send ( struct ib_device *ibdev,
  1132. struct ib_queue_pair *qp,
  1133. unsigned int wqe_idx ) {
  1134. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1135. struct ib_work_queue *wq = &qp->send;
  1136. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1137. struct io_buffer *iobuf;
  1138. unsigned int send_buf;
  1139. /* Parse completion */
  1140. send_buf = qib7322_wq->used[wqe_idx];
  1141. DBGC2 ( qib7322, "QIB7322 %p QPN %ld TX %04x(%04x) complete\n",
  1142. qib7322, qp->qpn, send_buf, wqe_idx );
  1143. /* Complete work queue entry */
  1144. iobuf = wq->iobufs[wqe_idx];
  1145. assert ( iobuf != NULL );
  1146. ib_complete_send ( ibdev, qp, iobuf, 0 );
  1147. wq->iobufs[wqe_idx] = NULL;
  1148. /* Free send buffer */
  1149. qib7322_free_send_buf ( qib7322, qib7322_wq->send_bufs, send_buf );
  1150. }
  1151. /**
  1152. * Poll send work queue
  1153. *
  1154. * @v ibdev Infiniband device
  1155. * @v qp Queue pair
  1156. */
  1157. static void qib7322_poll_send_wq ( struct ib_device *ibdev,
  1158. struct ib_queue_pair *qp ) {
  1159. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1160. struct ib_work_queue *wq = &qp->send;
  1161. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1162. unsigned int send_buf;
  1163. /* Look for completions */
  1164. while ( wq->fill ) {
  1165. /* Check to see if send buffer has completed */
  1166. send_buf = qib7322_wq->used[qib7322_wq->cons];
  1167. if ( qib7322_send_buf_in_use ( qib7322, send_buf ) )
  1168. break;
  1169. /* Complete this buffer */
  1170. qib7322_complete_send ( ibdev, qp, qib7322_wq->cons );
  1171. /* Increment consumer counter */
  1172. qib7322_wq->cons = ( ( qib7322_wq->cons + 1 ) &
  1173. ( wq->num_wqes - 1 ) );
  1174. }
  1175. }
  1176. /**
  1177. * Post receive work queue entry
  1178. *
  1179. * @v ibdev Infiniband device
  1180. * @v qp Queue pair
  1181. * @v iobuf I/O buffer
  1182. * @ret rc Return status code
  1183. */
  1184. static int qib7322_post_recv ( struct ib_device *ibdev,
  1185. struct ib_queue_pair *qp,
  1186. struct io_buffer *iobuf ) {
  1187. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1188. struct ib_work_queue *wq = &qp->recv;
  1189. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1190. struct QIB_7322_RcvEgr rcvegr;
  1191. struct QIB_7322_scalar rcvegrindexhead;
  1192. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  1193. physaddr_t addr;
  1194. size_t len;
  1195. unsigned int wqe_idx;
  1196. unsigned int bufsize;
  1197. /* Sanity checks */
  1198. addr = virt_to_bus ( iobuf->data );
  1199. len = iob_tailroom ( iobuf );
  1200. if ( addr & ( QIB7322_EAGER_BUFFER_ALIGN - 1 ) ) {
  1201. DBGC ( qib7322, "QIB7322 %p QPN %ld misaligned RX buffer "
  1202. "(%08lx)\n", qib7322, qp->qpn, addr );
  1203. return -EINVAL;
  1204. }
  1205. if ( len != QIB7322_RECV_PAYLOAD_SIZE ) {
  1206. DBGC ( qib7322, "QIB7322 %p QPN %ld wrong RX buffer size "
  1207. "(%zd)\n", qib7322, qp->qpn, len );
  1208. return -EINVAL;
  1209. }
  1210. /* Calculate eager producer index and WQE index */
  1211. wqe_idx = ( qib7322_wq->eager_prod & ( wq->num_wqes - 1 ) );
  1212. assert ( wq->iobufs[wqe_idx] == NULL );
  1213. /* Store I/O buffer */
  1214. wq->iobufs[wqe_idx] = iobuf;
  1215. /* Calculate buffer size */
  1216. switch ( QIB7322_RECV_PAYLOAD_SIZE ) {
  1217. case 2048: bufsize = QIB7322_EAGER_BUFFER_2K; break;
  1218. case 4096: bufsize = QIB7322_EAGER_BUFFER_4K; break;
  1219. case 8192: bufsize = QIB7322_EAGER_BUFFER_8K; break;
  1220. case 16384: bufsize = QIB7322_EAGER_BUFFER_16K; break;
  1221. case 32768: bufsize = QIB7322_EAGER_BUFFER_32K; break;
  1222. case 65536: bufsize = QIB7322_EAGER_BUFFER_64K; break;
  1223. default: linker_assert ( 0, invalid_rx_payload_size );
  1224. bufsize = QIB7322_EAGER_BUFFER_NONE;
  1225. }
  1226. /* Post eager buffer */
  1227. memset ( &rcvegr, 0, sizeof ( rcvegr ) );
  1228. BIT_FILL_2 ( &rcvegr,
  1229. Addr, ( addr >> 11 ),
  1230. BufSize, bufsize );
  1231. qib7322_writeq_array8b ( qib7322, &rcvegr, qib7322_wq->eager_array,
  1232. qib7322_wq->eager_prod );
  1233. DBGC2 ( qib7322, "QIB7322 %p QPN %ld RX egr %04x(%04x) posted "
  1234. "[%lx,%lx)\n", qib7322, qp->qpn, qib7322_wq->eager_prod,
  1235. wqe_idx, addr, ( addr + len ) );
  1236. /* Increment producer index */
  1237. qib7322_wq->eager_prod = ( ( qib7322_wq->eager_prod + 1 ) &
  1238. ( qib7322_wq->eager_entries - 1 ) );
  1239. /* Update head index */
  1240. memset ( &rcvegrindexhead, 0, sizeof ( rcvegrindexhead ) );
  1241. BIT_FILL_1 ( &rcvegrindexhead,
  1242. Value, ( ( qib7322_wq->eager_prod + 1 ) &
  1243. ( qib7322_wq->eager_entries - 1 ) ) );
  1244. qib7322_writeq_array64k ( qib7322, &rcvegrindexhead,
  1245. QIB_7322_RcvEgrIndexHead0_offset, ctx );
  1246. return 0;
  1247. }
  1248. /**
  1249. * Complete receive work queue entry
  1250. *
  1251. * @v ibdev Infiniband device
  1252. * @v qp Queue pair
  1253. * @v header_offs Header offset
  1254. */
  1255. static void qib7322_complete_recv ( struct ib_device *ibdev,
  1256. struct ib_queue_pair *qp,
  1257. unsigned int header_offs ) {
  1258. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1259. struct ib_work_queue *wq = &qp->recv;
  1260. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1261. struct QIB_7322_RcvHdrFlags *rcvhdrflags;
  1262. struct QIB_7322_RcvEgr rcvegr;
  1263. struct io_buffer headers;
  1264. struct io_buffer *iobuf;
  1265. struct ib_queue_pair *intended_qp;
  1266. struct ib_address_vector dest;
  1267. struct ib_address_vector source;
  1268. unsigned int rcvtype;
  1269. unsigned int pktlen;
  1270. unsigned int egrindex;
  1271. unsigned int useegrbfr;
  1272. unsigned int iberr, mkerr, tiderr, khdrerr, mtuerr;
  1273. unsigned int lenerr, parityerr, vcrcerr, icrcerr;
  1274. unsigned int err;
  1275. unsigned int hdrqoffset;
  1276. unsigned int header_len;
  1277. unsigned int padded_payload_len;
  1278. unsigned int wqe_idx;
  1279. size_t payload_len;
  1280. int qp0;
  1281. int rc;
  1282. /* RcvHdrFlags are at the end of the header entry */
  1283. rcvhdrflags = ( qib7322_wq->header + header_offs +
  1284. QIB7322_RECV_HEADER_SIZE - sizeof ( *rcvhdrflags ) );
  1285. rcvtype = BIT_GET ( rcvhdrflags, RcvType );
  1286. pktlen = ( BIT_GET ( rcvhdrflags, PktLen ) << 2 );
  1287. egrindex = BIT_GET ( rcvhdrflags, EgrIndex );
  1288. useegrbfr = BIT_GET ( rcvhdrflags, UseEgrBfr );
  1289. hdrqoffset = ( BIT_GET ( rcvhdrflags, HdrqOffset ) << 2 );
  1290. iberr = BIT_GET ( rcvhdrflags, IBErr );
  1291. mkerr = BIT_GET ( rcvhdrflags, MKErr );
  1292. tiderr = BIT_GET ( rcvhdrflags, TIDErr );
  1293. khdrerr = BIT_GET ( rcvhdrflags, KHdrErr );
  1294. mtuerr = BIT_GET ( rcvhdrflags, MTUErr );
  1295. lenerr = BIT_GET ( rcvhdrflags, LenErr );
  1296. parityerr = BIT_GET ( rcvhdrflags, ParityErr );
  1297. vcrcerr = BIT_GET ( rcvhdrflags, VCRCErr );
  1298. icrcerr = BIT_GET ( rcvhdrflags, ICRCErr );
  1299. header_len = ( QIB7322_RECV_HEADER_SIZE - hdrqoffset -
  1300. sizeof ( *rcvhdrflags ) );
  1301. padded_payload_len = ( pktlen - header_len - 4 /* ICRC */ );
  1302. err = ( iberr | mkerr | tiderr | khdrerr | mtuerr |
  1303. lenerr | parityerr | vcrcerr | icrcerr );
  1304. /* IB header is placed immediately before RcvHdrFlags */
  1305. iob_populate ( &headers, ( ( ( void * ) rcvhdrflags ) - header_len ),
  1306. header_len, header_len );
  1307. /* Dump diagnostic information */
  1308. DBGC2 ( qib7322, "QIB7322 %p QPN %ld RX egr %04x%s hdr %d type %d len "
  1309. "%d(%d+%d+4)%s%s%s%s%s%s%s%s%s%s%s\n", qib7322, qp->qpn,
  1310. egrindex, ( useegrbfr ? "" : "(unused)" ),
  1311. ( header_offs / QIB7322_RECV_HEADER_SIZE ),
  1312. rcvtype, pktlen, header_len, padded_payload_len,
  1313. ( err ? " [Err" : "" ), ( iberr ? " IB" : "" ),
  1314. ( mkerr ? " MK" : "" ), ( tiderr ? " TID" : "" ),
  1315. ( khdrerr ? " KHdr" : "" ), ( mtuerr ? " MTU" : "" ),
  1316. ( lenerr ? " Len" : "" ), ( parityerr ? " Parity" : ""),
  1317. ( vcrcerr ? " VCRC" : "" ), ( icrcerr ? " ICRC" : "" ),
  1318. ( err ? "]" : "" ) );
  1319. DBGCP_HDA ( qib7322, hdrqoffset, headers.data,
  1320. ( header_len + sizeof ( *rcvhdrflags ) ) );
  1321. /* Parse header to generate address vector */
  1322. qp0 = ( qp->qpn == 0 );
  1323. intended_qp = NULL;
  1324. if ( ( rc = ib_pull ( ibdev, &headers, ( qp0 ? &intended_qp : NULL ),
  1325. &payload_len, &dest, &source ) ) != 0 ) {
  1326. DBGC ( qib7322, "QIB7322 %p could not parse headers: %s\n",
  1327. qib7322, strerror ( rc ) );
  1328. err = 1;
  1329. }
  1330. if ( ! intended_qp )
  1331. intended_qp = qp;
  1332. /* Complete this buffer and any skipped buffers. Note that
  1333. * when the hardware runs out of buffers, it will repeatedly
  1334. * report the same buffer (the tail) as a TID error, and that
  1335. * it also has a habit of sometimes skipping over several
  1336. * buffers at once.
  1337. */
  1338. while ( 1 ) {
  1339. /* If we have caught up to the producer counter, stop.
  1340. * This will happen when the hardware first runs out
  1341. * of buffers and starts reporting TID errors against
  1342. * the eager buffer it wants to use next.
  1343. */
  1344. if ( qib7322_wq->eager_cons == qib7322_wq->eager_prod )
  1345. break;
  1346. /* If we have caught up to where we should be after
  1347. * completing this egrindex, stop. We phrase the test
  1348. * this way to avoid completing the entire ring when
  1349. * we receive the same egrindex twice in a row.
  1350. */
  1351. if ( ( qib7322_wq->eager_cons ==
  1352. ( ( egrindex + 1 ) & ( qib7322_wq->eager_entries - 1 ))))
  1353. break;
  1354. /* Identify work queue entry and corresponding I/O
  1355. * buffer.
  1356. */
  1357. wqe_idx = ( qib7322_wq->eager_cons & ( wq->num_wqes - 1 ) );
  1358. iobuf = wq->iobufs[wqe_idx];
  1359. assert ( iobuf != NULL );
  1360. wq->iobufs[wqe_idx] = NULL;
  1361. /* Complete the eager buffer */
  1362. if ( qib7322_wq->eager_cons == egrindex ) {
  1363. /* Completing the eager buffer described in
  1364. * this header entry.
  1365. */
  1366. iob_put ( iobuf, payload_len );
  1367. rc = ( err ? -EIO : ( useegrbfr ? 0 : -ECANCELED ) );
  1368. /* Redirect to target QP if necessary */
  1369. if ( qp != intended_qp ) {
  1370. DBGC2 ( qib7322, "QIB7322 %p redirecting QPN "
  1371. "%ld => %ld\n",
  1372. qib7322, qp->qpn, intended_qp->qpn );
  1373. /* Compensate for incorrect fill levels */
  1374. qp->recv.fill--;
  1375. intended_qp->recv.fill++;
  1376. }
  1377. ib_complete_recv ( ibdev, intended_qp, &dest, &source,
  1378. iobuf, rc);
  1379. } else {
  1380. /* Completing on a skipped-over eager buffer */
  1381. ib_complete_recv ( ibdev, qp, &dest, &source, iobuf,
  1382. -ECANCELED );
  1383. }
  1384. /* Clear eager buffer */
  1385. memset ( &rcvegr, 0, sizeof ( rcvegr ) );
  1386. qib7322_writeq_array8b ( qib7322, &rcvegr,
  1387. qib7322_wq->eager_array,
  1388. qib7322_wq->eager_cons );
  1389. /* Increment consumer index */
  1390. qib7322_wq->eager_cons = ( ( qib7322_wq->eager_cons + 1 ) &
  1391. ( qib7322_wq->eager_entries - 1 ) );
  1392. }
  1393. }
  1394. /**
  1395. * Poll receive work queue
  1396. *
  1397. * @v ibdev Infiniband device
  1398. * @v qp Queue pair
  1399. */
  1400. static void qib7322_poll_recv_wq ( struct ib_device *ibdev,
  1401. struct ib_queue_pair *qp ) {
  1402. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1403. struct ib_work_queue *wq = &qp->recv;
  1404. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1405. struct QIB_7322_RcvHdrHead0 rcvhdrhead;
  1406. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  1407. unsigned int header_prod;
  1408. /* Check for received packets */
  1409. header_prod = ( BIT_GET ( &qib7322_wq->header_prod, Value ) << 2 );
  1410. if ( header_prod == qib7322_wq->header_cons )
  1411. return;
  1412. /* Process all received packets */
  1413. while ( qib7322_wq->header_cons != header_prod ) {
  1414. /* Complete the receive */
  1415. qib7322_complete_recv ( ibdev, qp, qib7322_wq->header_cons );
  1416. /* Increment the consumer offset */
  1417. qib7322_wq->header_cons += QIB7322_RECV_HEADER_SIZE;
  1418. qib7322_wq->header_cons %= QIB7322_RECV_HEADERS_SIZE;
  1419. /* QIB7322 has only one send buffer per port for VL15,
  1420. * which almost always leads to send buffer exhaustion
  1421. * and dropped MADs. Mitigate this by refusing to
  1422. * process more than one VL15 MAD per poll, which will
  1423. * enforce interleaved TX/RX polls.
  1424. */
  1425. if ( qp->type == IB_QPT_SMI )
  1426. break;
  1427. }
  1428. /* Update consumer offset */
  1429. memset ( &rcvhdrhead, 0, sizeof ( rcvhdrhead ) );
  1430. BIT_FILL_2 ( &rcvhdrhead,
  1431. RcvHeadPointer, ( qib7322_wq->header_cons >> 2 ),
  1432. counter, 1 );
  1433. qib7322_writeq_array64k ( qib7322, &rcvhdrhead,
  1434. QIB_7322_RcvHdrHead0_offset, ctx );
  1435. }
  1436. /**
  1437. * Poll completion queue
  1438. *
  1439. * @v ibdev Infiniband device
  1440. * @v cq Completion queue
  1441. */
  1442. static void qib7322_poll_cq ( struct ib_device *ibdev,
  1443. struct ib_completion_queue *cq ) {
  1444. struct ib_work_queue *wq;
  1445. /* Poll associated send and receive queues */
  1446. list_for_each_entry ( wq, &cq->work_queues, list ) {
  1447. if ( wq->is_send ) {
  1448. qib7322_poll_send_wq ( ibdev, wq->qp );
  1449. } else {
  1450. qib7322_poll_recv_wq ( ibdev, wq->qp );
  1451. }
  1452. }
  1453. }
  1454. /***************************************************************************
  1455. *
  1456. * Event queues
  1457. *
  1458. ***************************************************************************
  1459. */
  1460. /**
  1461. * Poll event queue
  1462. *
  1463. * @v ibdev Infiniband device
  1464. */
  1465. static void qib7322_poll_eq ( struct ib_device *ibdev ) {
  1466. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1467. struct QIB_7322_ErrStatus_0 errstatus;
  1468. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1469. /* Check for and clear status bits */
  1470. DBG_DISABLE ( DBGLVL_IO );
  1471. qib7322_readq_port ( qib7322, &errstatus,
  1472. QIB_7322_ErrStatus_0_offset, port );
  1473. if ( errstatus.u.qwords[0] ) {
  1474. DBGC ( qib7322, "QIB7322 %p port %d status %08x%08x\n", qib7322,
  1475. port, errstatus.u.dwords[1], errstatus.u.dwords[0] );
  1476. qib7322_writeq_port ( qib7322, &errstatus,
  1477. QIB_7322_ErrClear_0_offset, port );
  1478. }
  1479. DBG_ENABLE ( DBGLVL_IO );
  1480. /* Check for link status changes */
  1481. if ( BIT_GET ( &errstatus, IBStatusChanged ) )
  1482. qib7322_link_state_changed ( ibdev );
  1483. }
  1484. /***************************************************************************
  1485. *
  1486. * Infiniband link-layer operations
  1487. *
  1488. ***************************************************************************
  1489. */
  1490. /**
  1491. * Determine supported link speeds
  1492. *
  1493. * @v qib7322 QIB7322 device
  1494. * @ret supported Supported link speeds
  1495. */
  1496. static unsigned int qib7322_link_speed_supported ( struct qib7322 *qib7322,
  1497. unsigned int port ) {
  1498. struct QIB_7322_feature_mask features;
  1499. struct QIB_7322_Revision revision;
  1500. unsigned int supported;
  1501. unsigned int boardid;
  1502. /* Read the active feature mask */
  1503. qib7322_readq ( qib7322, &features,
  1504. QIB_7322_active_feature_mask_offset );
  1505. switch ( port ) {
  1506. case 0 :
  1507. supported = BIT_GET ( &features, Port0_Link_Speed_Supported );
  1508. break;
  1509. case 1 :
  1510. supported = BIT_GET ( &features, Port1_Link_Speed_Supported );
  1511. break;
  1512. default:
  1513. DBGC ( qib7322, "QIB7322 %p port %d is invalid\n",
  1514. qib7322, port );
  1515. supported = 0;
  1516. break;
  1517. }
  1518. /* Apply hacks for specific board IDs */
  1519. qib7322_readq ( qib7322, &revision, QIB_7322_Revision_offset );
  1520. boardid = BIT_GET ( &revision, BoardID );
  1521. switch ( boardid ) {
  1522. case QIB7322_BOARD_QMH7342 :
  1523. DBGC2 ( qib7322, "QIB7322 %p is a QMH7342; forcing QDR-only\n",
  1524. qib7322 );
  1525. supported = IB_LINK_SPEED_QDR;
  1526. break;
  1527. default:
  1528. /* Do nothing */
  1529. break;
  1530. }
  1531. DBGC2 ( qib7322, "QIB7322 %p port %d %s%s%s%s\n", qib7322, port,
  1532. ( supported ? "supports" : "disabled" ),
  1533. ( ( supported & IB_LINK_SPEED_SDR ) ? " SDR" : "" ),
  1534. ( ( supported & IB_LINK_SPEED_DDR ) ? " DDR" : "" ),
  1535. ( ( supported & IB_LINK_SPEED_QDR ) ? " QDR" : "" ) );
  1536. return supported;
  1537. }
  1538. /**
  1539. * Initialise Infiniband link
  1540. *
  1541. * @v ibdev Infiniband device
  1542. * @ret rc Return status code
  1543. */
  1544. static int qib7322_open ( struct ib_device *ibdev ) {
  1545. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1546. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  1547. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1548. /* Enable link */
  1549. qib7322_readq_port ( qib7322, &ibcctrla,
  1550. QIB_7322_IBCCtrlA_0_offset, port );
  1551. BIT_SET ( &ibcctrla, IBLinkEn, 1 );
  1552. qib7322_writeq_port ( qib7322, &ibcctrla,
  1553. QIB_7322_IBCCtrlA_0_offset, port );
  1554. return 0;
  1555. }
  1556. /**
  1557. * Close Infiniband link
  1558. *
  1559. * @v ibdev Infiniband device
  1560. */
  1561. static void qib7322_close ( struct ib_device *ibdev ) {
  1562. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1563. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  1564. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1565. /* Disable link */
  1566. qib7322_readq_port ( qib7322, &ibcctrla,
  1567. QIB_7322_IBCCtrlA_0_offset, port );
  1568. BIT_SET ( &ibcctrla, IBLinkEn, 0 );
  1569. qib7322_writeq_port ( qib7322, &ibcctrla,
  1570. QIB_7322_IBCCtrlA_0_offset, port );
  1571. }
  1572. /***************************************************************************
  1573. *
  1574. * Multicast group operations
  1575. *
  1576. ***************************************************************************
  1577. */
  1578. /**
  1579. * Attach to multicast group
  1580. *
  1581. * @v ibdev Infiniband device
  1582. * @v qp Queue pair
  1583. * @v gid Multicast GID
  1584. * @ret rc Return status code
  1585. */
  1586. static int qib7322_mcast_attach ( struct ib_device *ibdev,
  1587. struct ib_queue_pair *qp,
  1588. union ib_gid *gid ) {
  1589. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1590. ( void ) qib7322;
  1591. ( void ) qp;
  1592. ( void ) gid;
  1593. return 0;
  1594. }
  1595. /**
  1596. * Detach from multicast group
  1597. *
  1598. * @v ibdev Infiniband device
  1599. * @v qp Queue pair
  1600. * @v gid Multicast GID
  1601. */
  1602. static void qib7322_mcast_detach ( struct ib_device *ibdev,
  1603. struct ib_queue_pair *qp,
  1604. union ib_gid *gid ) {
  1605. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1606. ( void ) qib7322;
  1607. ( void ) qp;
  1608. ( void ) gid;
  1609. }
  1610. /** QIB7322 Infiniband operations */
  1611. static struct ib_device_operations qib7322_ib_operations = {
  1612. .create_cq = qib7322_create_cq,
  1613. .destroy_cq = qib7322_destroy_cq,
  1614. .create_qp = qib7322_create_qp,
  1615. .modify_qp = qib7322_modify_qp,
  1616. .destroy_qp = qib7322_destroy_qp,
  1617. .post_send = qib7322_post_send,
  1618. .post_recv = qib7322_post_recv,
  1619. .poll_cq = qib7322_poll_cq,
  1620. .poll_eq = qib7322_poll_eq,
  1621. .open = qib7322_open,
  1622. .close = qib7322_close,
  1623. .mcast_attach = qib7322_mcast_attach,
  1624. .mcast_detach = qib7322_mcast_detach,
  1625. .set_port_info = qib7322_set_port_info,
  1626. .set_pkey_table = qib7322_set_pkey_table,
  1627. };
  1628. /***************************************************************************
  1629. *
  1630. * I2C bus operations
  1631. *
  1632. ***************************************************************************
  1633. */
  1634. /** QIB7322 I2C bit to GPIO mappings */
  1635. static unsigned int qib7322_i2c_bits[] = {
  1636. [I2C_BIT_SCL] = ( 1 << QIB7322_GPIO_SCL ),
  1637. [I2C_BIT_SDA] = ( 1 << QIB7322_GPIO_SDA ),
  1638. };
  1639. /**
  1640. * Read QIB7322 I2C line status
  1641. *
  1642. * @v basher Bit-bashing interface
  1643. * @v bit_id Bit number
  1644. * @ret zero Input is a logic 0
  1645. * @ret non-zero Input is a logic 1
  1646. */
  1647. static int qib7322_i2c_read_bit ( struct bit_basher *basher,
  1648. unsigned int bit_id ) {
  1649. struct qib7322 *qib7322 =
  1650. container_of ( basher, struct qib7322, i2c.basher );
  1651. struct QIB_7322_EXTStatus extstatus;
  1652. unsigned int status;
  1653. DBG_DISABLE ( DBGLVL_IO );
  1654. qib7322_readq ( qib7322, &extstatus, QIB_7322_EXTStatus_offset );
  1655. status = ( BIT_GET ( &extstatus, GPIOIn ) & qib7322_i2c_bits[bit_id] );
  1656. DBG_ENABLE ( DBGLVL_IO );
  1657. return status;
  1658. }
  1659. /**
  1660. * Write QIB7322 I2C line status
  1661. *
  1662. * @v basher Bit-bashing interface
  1663. * @v bit_id Bit number
  1664. * @v data Value to write
  1665. */
  1666. static void qib7322_i2c_write_bit ( struct bit_basher *basher,
  1667. unsigned int bit_id, unsigned long data ) {
  1668. struct qib7322 *qib7322 =
  1669. container_of ( basher, struct qib7322, i2c.basher );
  1670. struct QIB_7322_EXTCtrl extctrl;
  1671. struct QIB_7322_GPIO gpioout;
  1672. unsigned int bit = qib7322_i2c_bits[bit_id];
  1673. unsigned int outputs = 0;
  1674. unsigned int output_enables = 0;
  1675. DBG_DISABLE ( DBGLVL_IO );
  1676. /* Read current GPIO mask and outputs */
  1677. qib7322_readq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  1678. qib7322_readq ( qib7322, &gpioout, QIB_7322_GPIOOut_offset );
  1679. /* Update outputs and output enables. I2C lines are tied
  1680. * high, so we always set the output to 0 and use the output
  1681. * enable to control the line.
  1682. */
  1683. output_enables = BIT_GET ( &extctrl, GPIOOe );
  1684. output_enables = ( ( output_enables & ~bit ) | ( ~data & bit ) );
  1685. outputs = BIT_GET ( &gpioout, GPIO );
  1686. outputs = ( outputs & ~bit );
  1687. BIT_SET ( &extctrl, GPIOOe, output_enables );
  1688. BIT_SET ( &gpioout, GPIO, outputs );
  1689. /* Write the output enable first; that way we avoid logic
  1690. * hazards.
  1691. */
  1692. qib7322_writeq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  1693. qib7322_writeq ( qib7322, &gpioout, QIB_7322_GPIOOut_offset );
  1694. mb();
  1695. DBG_ENABLE ( DBGLVL_IO );
  1696. }
  1697. /** QIB7322 I2C bit-bashing interface operations */
  1698. static struct bit_basher_operations qib7322_i2c_basher_ops = {
  1699. .read = qib7322_i2c_read_bit,
  1700. .write = qib7322_i2c_write_bit,
  1701. };
  1702. /**
  1703. * Initialise QIB7322 I2C subsystem
  1704. *
  1705. * @v qib7322 QIB7322 device
  1706. * @ret rc Return status code
  1707. */
  1708. static int qib7322_init_i2c ( struct qib7322 *qib7322 ) {
  1709. static int try_eeprom_address[] = { 0x51, 0x50 };
  1710. unsigned int i;
  1711. int rc;
  1712. /* Initialise bus */
  1713. if ( ( rc = init_i2c_bit_basher ( &qib7322->i2c,
  1714. &qib7322_i2c_basher_ops ) ) != 0 ) {
  1715. DBGC ( qib7322, "QIB7322 %p could not initialise I2C bus: %s\n",
  1716. qib7322, strerror ( rc ) );
  1717. return rc;
  1718. }
  1719. /* Probe for devices */
  1720. for ( i = 0 ; i < ( sizeof ( try_eeprom_address ) /
  1721. sizeof ( try_eeprom_address[0] ) ) ; i++ ) {
  1722. init_i2c_eeprom ( &qib7322->eeprom, try_eeprom_address[i] );
  1723. if ( ( rc = i2c_check_presence ( &qib7322->i2c.i2c,
  1724. &qib7322->eeprom ) ) == 0 ) {
  1725. DBGC2 ( qib7322, "QIB7322 %p found EEPROM at %02x\n",
  1726. qib7322, try_eeprom_address[i] );
  1727. return 0;
  1728. }
  1729. }
  1730. DBGC ( qib7322, "QIB7322 %p could not find EEPROM\n", qib7322 );
  1731. return -ENODEV;
  1732. }
  1733. /**
  1734. * Read EEPROM parameters
  1735. *
  1736. * @v qib7322 QIB7322 device
  1737. * @ret rc Return status code
  1738. */
  1739. static int qib7322_read_eeprom ( struct qib7322 *qib7322 ) {
  1740. struct i2c_interface *i2c = &qib7322->i2c.i2c;
  1741. union ib_guid *guid = &qib7322->guid;
  1742. int rc;
  1743. /* Read GUID */
  1744. if ( ( rc = i2c->read ( i2c, &qib7322->eeprom,
  1745. QIB7322_EEPROM_GUID_OFFSET, guid->bytes,
  1746. sizeof ( *guid ) ) ) != 0 ) {
  1747. DBGC ( qib7322, "QIB7322 %p could not read GUID: %s\n",
  1748. qib7322, strerror ( rc ) );
  1749. return rc;
  1750. }
  1751. DBGC2 ( qib7322, "QIB7322 %p has GUID " IB_GUID_FMT "\n",
  1752. qib7322, IB_GUID_ARGS ( guid ) );
  1753. /* Read serial number (debug only) */
  1754. if ( DBG_LOG ) {
  1755. uint8_t serial[QIB7322_EEPROM_SERIAL_SIZE + 1];
  1756. serial[ sizeof ( serial ) - 1 ] = '\0';
  1757. if ( ( rc = i2c->read ( i2c, &qib7322->eeprom,
  1758. QIB7322_EEPROM_SERIAL_OFFSET, serial,
  1759. ( sizeof ( serial ) - 1 ) ) ) != 0 ) {
  1760. DBGC ( qib7322, "QIB7322 %p could not read serial: "
  1761. "%s\n", qib7322, strerror ( rc ) );
  1762. return rc;
  1763. }
  1764. DBGC2 ( qib7322, "QIB7322 %p has serial number \"%s\"\n",
  1765. qib7322, serial );
  1766. }
  1767. return 0;
  1768. }
  1769. /***************************************************************************
  1770. *
  1771. * Advanced High-performance Bus (AHB) access
  1772. *
  1773. ***************************************************************************
  1774. */
  1775. /**
  1776. * Wait for AHB transaction to complete
  1777. *
  1778. * @v qib7322 QIB7322 device
  1779. * @ret rc Return status code
  1780. */
  1781. static int qib7322_ahb_wait ( struct qib7322 *qib7322 ) {
  1782. struct QIB_7322_ahb_transaction_reg transaction;
  1783. unsigned int i;
  1784. /* Wait for Ready bit to be asserted */
  1785. for ( i = 0 ; i < QIB7322_AHB_MAX_WAIT_US ; i++ ) {
  1786. qib7322_readq ( qib7322, &transaction,
  1787. QIB_7322_ahb_transaction_reg_offset );
  1788. if ( BIT_GET ( &transaction, ahb_rdy ) )
  1789. return 0;
  1790. udelay ( 1 );
  1791. }
  1792. DBGC ( qib7322, "QIB7322 %p timed out waiting for AHB transaction\n",
  1793. qib7322 );
  1794. return -ETIMEDOUT;
  1795. }
  1796. /**
  1797. * Request ownership of the AHB
  1798. *
  1799. * @v qib7322 QIB7322 device
  1800. * @v location AHB location
  1801. * @ret rc Return status code
  1802. */
  1803. static int qib7322_ahb_request ( struct qib7322 *qib7322,
  1804. unsigned int location ) {
  1805. struct QIB_7322_ahb_access_ctrl access;
  1806. int rc;
  1807. /* Request ownership */
  1808. memset ( &access, 0, sizeof ( access ) );
  1809. BIT_FILL_2 ( &access,
  1810. sw_ahb_sel, 1,
  1811. sw_sel_ahb_trgt, QIB7322_AHB_LOC_TARGET ( location ) );
  1812. qib7322_writeq ( qib7322, &access, QIB_7322_ahb_access_ctrl_offset );
  1813. /* Wait for ownership to be granted */
  1814. if ( ( rc = qib7322_ahb_wait ( qib7322 ) ) != 0 ) {
  1815. DBGC ( qib7322, "QIB7322 %p could not obtain AHB ownership: "
  1816. "%s\n", qib7322, strerror ( rc ) );
  1817. return rc;
  1818. }
  1819. return 0;
  1820. }
  1821. /**
  1822. * Release ownership of the AHB
  1823. *
  1824. * @v qib7322 QIB7322 device
  1825. */
  1826. static void qib7322_ahb_release ( struct qib7322 *qib7322 ) {
  1827. struct QIB_7322_ahb_access_ctrl access;
  1828. memset ( &access, 0, sizeof ( access ) );
  1829. qib7322_writeq ( qib7322, &access, QIB_7322_ahb_access_ctrl_offset );
  1830. }
  1831. /**
  1832. * Read data via AHB
  1833. *
  1834. * @v qib7322 QIB7322 device
  1835. * @v location AHB location
  1836. * @v data Data to read
  1837. * @ret rc Return status code
  1838. *
  1839. * You must have already acquired ownership of the AHB.
  1840. */
  1841. static int qib7322_ahb_read ( struct qib7322 *qib7322, unsigned int location,
  1842. uint32_t *data ) {
  1843. struct QIB_7322_ahb_transaction_reg xact;
  1844. int rc;
  1845. /* Avoid returning uninitialised data on error */
  1846. *data = 0;
  1847. /* Initiate transaction */
  1848. memset ( &xact, 0, sizeof ( xact ) );
  1849. BIT_FILL_2 ( &xact,
  1850. ahb_address, QIB7322_AHB_LOC_ADDRESS ( location ),
  1851. write_not_read, 0 );
  1852. qib7322_writeq ( qib7322, &xact, QIB_7322_ahb_transaction_reg_offset );
  1853. /* Wait for transaction to complete */
  1854. if ( ( rc = qib7322_ahb_wait ( qib7322 ) ) != 0 )
  1855. return rc;
  1856. /* Read transaction data */
  1857. qib7322_readq ( qib7322, &xact, QIB_7322_ahb_transaction_reg_offset );
  1858. *data = BIT_GET ( &xact, ahb_data );
  1859. return 0;
  1860. }
  1861. /**
  1862. * Write data via AHB
  1863. *
  1864. * @v qib7322 QIB7322 device
  1865. * @v location AHB location
  1866. * @v data Data to write
  1867. * @ret rc Return status code
  1868. *
  1869. * You must have already acquired ownership of the AHB.
  1870. */
  1871. static int qib7322_ahb_write ( struct qib7322 *qib7322, unsigned int location,
  1872. uint32_t data ) {
  1873. struct QIB_7322_ahb_transaction_reg xact;
  1874. int rc;
  1875. /* Initiate transaction */
  1876. memset ( &xact, 0, sizeof ( xact ) );
  1877. BIT_FILL_3 ( &xact,
  1878. ahb_address, QIB7322_AHB_LOC_ADDRESS ( location ),
  1879. write_not_read, 1,
  1880. ahb_data, data );
  1881. qib7322_writeq ( qib7322, &xact, QIB_7322_ahb_transaction_reg_offset );
  1882. /* Wait for transaction to complete */
  1883. if ( ( rc = qib7322_ahb_wait ( qib7322 ) ) != 0 )
  1884. return rc;
  1885. return 0;
  1886. }
  1887. /**
  1888. * Read/modify/write AHB register
  1889. *
  1890. * @v qib7322 QIB7322 device
  1891. * @v location AHB location
  1892. * @v value Value to set
  1893. * @v mask Mask to apply to old value
  1894. * @ret rc Return status code
  1895. */
  1896. static int qib7322_ahb_mod_reg ( struct qib7322 *qib7322, unsigned int location,
  1897. uint32_t value, uint32_t mask ) {
  1898. uint32_t old_value;
  1899. uint32_t new_value;
  1900. int rc;
  1901. DBG_DISABLE ( DBGLVL_IO );
  1902. /* Sanity check */
  1903. assert ( ( value & mask ) == value );
  1904. /* Acquire bus ownership */
  1905. if ( ( rc = qib7322_ahb_request ( qib7322, location ) ) != 0 )
  1906. goto out;
  1907. /* Read existing value */
  1908. if ( ( rc = qib7322_ahb_read ( qib7322, location, &old_value ) ) != 0 )
  1909. goto out_release;
  1910. /* Update value */
  1911. new_value = ( ( old_value & ~mask ) | value );
  1912. DBGCP ( qib7322, "QIB7322 %p AHB %x %#08x => %#08x\n",
  1913. qib7322, location, old_value, new_value );
  1914. if ( ( rc = qib7322_ahb_write ( qib7322, location, new_value ) ) != 0 )
  1915. goto out_release;
  1916. out_release:
  1917. /* Release bus */
  1918. qib7322_ahb_release ( qib7322 );
  1919. out:
  1920. DBG_ENABLE ( DBGLVL_IO );
  1921. return rc;
  1922. }
  1923. /**
  1924. * Read/modify/write AHB register across all ports and channels
  1925. *
  1926. * @v qib7322 QIB7322 device
  1927. * @v reg AHB register
  1928. * @v value Value to set
  1929. * @v mask Mask to apply to old value
  1930. * @ret rc Return status code
  1931. */
  1932. static int qib7322_ahb_mod_reg_all ( struct qib7322 *qib7322, unsigned int reg,
  1933. uint32_t value, uint32_t mask ) {
  1934. unsigned int port;
  1935. unsigned int channel;
  1936. unsigned int location;
  1937. int rc;
  1938. for ( port = 0 ; port < QIB7322_MAX_PORTS ; port++ ) {
  1939. for ( channel = 0 ; channel < QIB7322_MAX_WIDTH ; channel++ ) {
  1940. location = QIB7322_AHB_LOCATION ( port, channel, reg );
  1941. if ( ( rc = qib7322_ahb_mod_reg ( qib7322, location,
  1942. value, mask ) ) != 0 )
  1943. return rc;
  1944. }
  1945. }
  1946. return 0;
  1947. }
  1948. /***************************************************************************
  1949. *
  1950. * Infiniband SerDes initialisation
  1951. *
  1952. ***************************************************************************
  1953. */
  1954. /**
  1955. * Initialise the IB SerDes
  1956. *
  1957. * @v qib7322 QIB7322 device
  1958. * @ret rc Return status code
  1959. */
  1960. static int qib7322_init_ib_serdes ( struct qib7322 *qib7322 ) {
  1961. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  1962. struct QIB_7322_IBCCtrlB_0 ibcctrlb;
  1963. struct QIB_7322_IBPCSConfig_0 ibpcsconfig;
  1964. /* Configure sensible defaults for IBC */
  1965. memset ( &ibcctrla, 0, sizeof ( ibcctrla ) );
  1966. BIT_FILL_5 ( &ibcctrla, /* Tuning values taken from Linux driver */
  1967. FlowCtrlPeriod, 0x03,
  1968. FlowCtrlWaterMark, 0x05,
  1969. MaxPktLen, ( ( QIB7322_RECV_HEADER_SIZE +
  1970. QIB7322_RECV_PAYLOAD_SIZE +
  1971. 4 /* ICRC */ ) >> 2 ),
  1972. PhyerrThreshold, 0xf,
  1973. OverrunThreshold, 0xf );
  1974. qib7322_writeq ( qib7322, &ibcctrla, QIB_7322_IBCCtrlA_0_offset );
  1975. qib7322_writeq ( qib7322, &ibcctrla, QIB_7322_IBCCtrlA_1_offset );
  1976. /* Force SDR only to avoid needing all the DDR tuning,
  1977. * Mellanox compatibility hacks etc. SDR is plenty for
  1978. * boot-time operation.
  1979. */
  1980. qib7322_readq ( qib7322, &ibcctrlb, QIB_7322_IBCCtrlB_0_offset );
  1981. BIT_SET ( &ibcctrlb, IB_ENHANCED_MODE, 0 );
  1982. BIT_SET ( &ibcctrlb, SD_SPEED_SDR, 1 );
  1983. BIT_SET ( &ibcctrlb, SD_SPEED_DDR, 0 );
  1984. BIT_SET ( &ibcctrlb, SD_SPEED_QDR, 0 );
  1985. BIT_SET ( &ibcctrlb, IB_NUM_CHANNELS, 1 ); /* 4X only */
  1986. BIT_SET ( &ibcctrlb, IB_LANE_REV_SUPPORTED, 0 );
  1987. BIT_SET ( &ibcctrlb, HRTBT_ENB, 0 );
  1988. BIT_SET ( &ibcctrlb, HRTBT_AUTO, 0 );
  1989. qib7322_writeq ( qib7322, &ibcctrlb, QIB_7322_IBCCtrlB_0_offset );
  1990. qib7322_writeq ( qib7322, &ibcctrlb, QIB_7322_IBCCtrlB_1_offset );
  1991. /* Tune SerDes */
  1992. qib7322_ahb_mod_reg_all ( qib7322, 2, 0, 0x00000e00UL );
  1993. /* Bring XGXS out of reset */
  1994. memset ( &ibpcsconfig, 0, sizeof ( ibpcsconfig ) );
  1995. qib7322_writeq ( qib7322, &ibpcsconfig, QIB_7322_IBPCSConfig_0_offset );
  1996. qib7322_writeq ( qib7322, &ibpcsconfig, QIB_7322_IBPCSConfig_1_offset );
  1997. return 0;
  1998. }
  1999. /***************************************************************************
  2000. *
  2001. * PCI layer interface
  2002. *
  2003. ***************************************************************************
  2004. */
  2005. /**
  2006. * Reset QIB7322
  2007. *
  2008. * @v qib7322 QIB7322 device
  2009. * @v pci PCI device
  2010. * @ret rc Return status code
  2011. */
  2012. static void qib7322_reset ( struct qib7322 *qib7322, struct pci_device *pci ) {
  2013. struct QIB_7322_Control control;
  2014. struct pci_config_backup backup;
  2015. /* Back up PCI configuration space */
  2016. pci_backup ( pci, &backup, NULL );
  2017. /* Assert reset */
  2018. memset ( &control, 0, sizeof ( control ) );
  2019. BIT_FILL_1 ( &control, SyncReset, 1 );
  2020. qib7322_writeq ( qib7322, &control, QIB_7322_Control_offset );
  2021. /* Wait for reset to complete */
  2022. mdelay ( 1000 );
  2023. /* Restore PCI configuration space */
  2024. pci_restore ( pci, &backup, NULL );
  2025. }
  2026. /**
  2027. * Probe PCI device
  2028. *
  2029. * @v pci PCI device
  2030. * @v id PCI ID
  2031. * @ret rc Return status code
  2032. */
  2033. static int qib7322_probe ( struct pci_device *pci ) {
  2034. struct qib7322 *qib7322;
  2035. struct QIB_7322_Revision revision;
  2036. struct ib_device *ibdev;
  2037. unsigned int link_speed_supported;
  2038. int i;
  2039. int rc;
  2040. /* Allocate QIB7322 device */
  2041. qib7322 = zalloc ( sizeof ( *qib7322 ) );
  2042. if ( ! qib7322 ) {
  2043. rc = -ENOMEM;
  2044. goto err_alloc_qib7322;
  2045. }
  2046. pci_set_drvdata ( pci, qib7322 );
  2047. /* Fix up PCI device */
  2048. adjust_pci_device ( pci );
  2049. /* Get PCI BARs */
  2050. qib7322->regs = ioremap ( pci->membase, QIB7322_BAR0_SIZE );
  2051. DBGC2 ( qib7322, "QIB7322 %p has BAR at %08lx\n",
  2052. qib7322, pci->membase );
  2053. /* Reset device */
  2054. qib7322_reset ( qib7322, pci );
  2055. /* Print some general data */
  2056. qib7322_readq ( qib7322, &revision, QIB_7322_Revision_offset );
  2057. DBGC2 ( qib7322, "QIB7322 %p board %02lx v%ld.%ld.%ld.%ld\n", qib7322,
  2058. BIT_GET ( &revision, BoardID ),
  2059. BIT_GET ( &revision, R_SW ),
  2060. BIT_GET ( &revision, R_Arch ),
  2061. BIT_GET ( &revision, R_ChipRevMajor ),
  2062. BIT_GET ( &revision, R_ChipRevMinor ) );
  2063. /* Initialise I2C subsystem */
  2064. if ( ( rc = qib7322_init_i2c ( qib7322 ) ) != 0 )
  2065. goto err_init_i2c;
  2066. /* Read EEPROM parameters */
  2067. if ( ( rc = qib7322_read_eeprom ( qib7322 ) ) != 0 )
  2068. goto err_read_eeprom;
  2069. /* Initialise send datapath */
  2070. if ( ( rc = qib7322_init_send ( qib7322 ) ) != 0 )
  2071. goto err_init_send;
  2072. /* Initialise receive datapath */
  2073. if ( ( rc = qib7322_init_recv ( qib7322 ) ) != 0 )
  2074. goto err_init_recv;
  2075. /* Initialise the IB SerDes */
  2076. if ( ( rc = qib7322_init_ib_serdes ( qib7322 ) ) != 0 )
  2077. goto err_init_ib_serdes;
  2078. /* Allocate Infiniband devices */
  2079. for ( i = 0 ; i < QIB7322_MAX_PORTS ; i++ ) {
  2080. link_speed_supported =
  2081. qib7322_link_speed_supported ( qib7322, i );
  2082. if ( ! link_speed_supported )
  2083. continue;
  2084. ibdev = alloc_ibdev ( 0 );
  2085. if ( ! ibdev ) {
  2086. rc = -ENOMEM;
  2087. goto err_alloc_ibdev;
  2088. }
  2089. qib7322->ibdev[i] = ibdev;
  2090. ibdev->dev = &pci->dev;
  2091. ibdev->op = &qib7322_ib_operations;
  2092. ibdev->port = ( QIB7322_PORT_BASE + i );
  2093. ibdev->link_width_enabled = ibdev->link_width_supported =
  2094. IB_LINK_WIDTH_4X; /* 1x does not work */
  2095. ibdev->link_speed_enabled = ibdev->link_speed_supported =
  2096. IB_LINK_SPEED_SDR; /* to avoid need for link tuning */
  2097. memcpy ( &ibdev->node_guid, &qib7322->guid,
  2098. sizeof ( ibdev->node_guid ) );
  2099. memcpy ( &ibdev->gid.s.guid, &qib7322->guid,
  2100. sizeof ( ibdev->gid.s.guid ) );
  2101. assert ( ( ibdev->gid.s.guid.bytes[7] & i ) == 0 );
  2102. ibdev->gid.s.guid.bytes[7] |= i;
  2103. ib_set_drvdata ( ibdev, qib7322 );
  2104. }
  2105. /* Register Infiniband devices */
  2106. for ( i = 0 ; i < QIB7322_MAX_PORTS ; i++ ) {
  2107. if ( ! qib7322->ibdev[i] )
  2108. continue;
  2109. if ( ( rc = register_ibdev ( qib7322->ibdev[i] ) ) != 0 ) {
  2110. DBGC ( qib7322, "QIB7322 %p port %d could not register "
  2111. "IB device: %s\n", qib7322, i, strerror ( rc ) );
  2112. goto err_register_ibdev;
  2113. }
  2114. }
  2115. return 0;
  2116. i = QIB7322_MAX_PORTS;
  2117. err_register_ibdev:
  2118. for ( i-- ; i >= 0 ; i-- ) {
  2119. if ( qib7322->ibdev[i] )
  2120. unregister_ibdev ( qib7322->ibdev[i] );
  2121. }
  2122. i = QIB7322_MAX_PORTS;
  2123. err_alloc_ibdev:
  2124. for ( i-- ; i >= 0 ; i-- )
  2125. ibdev_put ( qib7322->ibdev[i] );
  2126. err_init_ib_serdes:
  2127. qib7322_fini_send ( qib7322 );
  2128. err_init_send:
  2129. qib7322_fini_recv ( qib7322 );
  2130. err_init_recv:
  2131. err_read_eeprom:
  2132. err_init_i2c:
  2133. free ( qib7322 );
  2134. err_alloc_qib7322:
  2135. return rc;
  2136. }
  2137. /**
  2138. * Remove PCI device
  2139. *
  2140. * @v pci PCI device
  2141. */
  2142. static void qib7322_remove ( struct pci_device *pci ) {
  2143. struct qib7322 *qib7322 = pci_get_drvdata ( pci );
  2144. int i;
  2145. for ( i = ( QIB7322_MAX_PORTS - 1 ) ; i >= 0 ; i-- ) {
  2146. if ( qib7322->ibdev[i] )
  2147. unregister_ibdev ( qib7322->ibdev[i] );
  2148. }
  2149. for ( i = ( QIB7322_MAX_PORTS - 1 ) ; i >= 0 ; i-- )
  2150. ibdev_put ( qib7322->ibdev[i] );
  2151. qib7322_fini_send ( qib7322 );
  2152. qib7322_fini_recv ( qib7322 );
  2153. free ( qib7322 );
  2154. }
  2155. static struct pci_device_id qib7322_nics[] = {
  2156. PCI_ROM ( 0x1077, 0x7322, "iba7322", "IBA7322 QDR InfiniBand HCA", 0 ),
  2157. };
  2158. struct pci_driver qib7322_driver __pci_driver = {
  2159. .ids = qib7322_nics,
  2160. .id_count = ( sizeof ( qib7322_nics ) / sizeof ( qib7322_nics[0] ) ),
  2161. .probe = qib7322_probe,
  2162. .remove = qib7322_remove,
  2163. };