Você não pode selecionar mais de 25 tópicos Os tópicos devem começar com uma letra ou um número, podem incluir traços ('-') e podem ter até 35 caracteres.

dmfe.c 32KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226
  1. /**************************************************************************
  2. *
  3. * dmfe.c -- Etherboot device driver for the Davicom
  4. * DM9102/DM9102A/DM9102A+DM9801/DM9102A+DM9802 NIC fast ethernet card
  5. *
  6. * Written 2003-2003 by Timothy Legge <tlegge@rogers.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Portions of this code based on:
  23. *
  24. * dmfe.c: A Davicom DM9102/DM9102A/DM9102A+DM9801/DM9102A+DM9802
  25. * NIC fast ethernet driver for Linux.
  26. * Copyright (C) 1997 Sten Wang
  27. * (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
  28. *
  29. *
  30. * REVISION HISTORY:
  31. * ================
  32. * v1.0 10-02-2004 timlegge Boots ltsp needs cleanup
  33. *
  34. * Indent Options: indent -kr -i8
  35. *
  36. *
  37. ***************************************************************************/
  38. FILE_LICENCE ( GPL2_OR_LATER );
  39. /* to get some global routines like printf */
  40. #include "etherboot.h"
  41. /* to get the interface to the body of the program */
  42. #include "nic.h"
  43. /* to get the PCI support functions, if this is a PCI NIC */
  44. #include <gpxe/pci.h>
  45. #include <gpxe/ethernet.h>
  46. /* #define EDEBUG 1 */
  47. #ifdef EDEBUG
  48. #define dprintf(x) printf x
  49. #else
  50. #define dprintf(x)
  51. #endif
  52. /* Condensed operations for readability. */
  53. #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr))
  54. #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr))
  55. /* Board/System/Debug information/definition ---------------- */
  56. #define PCI_DM9132_ID 0x91321282 /* Davicom DM9132 ID */
  57. #define PCI_DM9102_ID 0x91021282 /* Davicom DM9102 ID */
  58. #define PCI_DM9100_ID 0x91001282 /* Davicom DM9100 ID */
  59. #define PCI_DM9009_ID 0x90091282 /* Davicom DM9009 ID */
  60. #define DM9102_IO_SIZE 0x80
  61. #define DM9102A_IO_SIZE 0x100
  62. #define TX_MAX_SEND_CNT 0x1 /* Maximum tx packet per time */
  63. #define TX_DESC_CNT 0x10 /* Allocated Tx descriptors */
  64. #define RX_DESC_CNT 0x20 /* Allocated Rx descriptors */
  65. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  66. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  67. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  68. #define TX_BUF_ALLOC 0x600
  69. #define RX_ALLOC_SIZE 0x620
  70. #define DM910X_RESET 1
  71. #define CR0_DEFAULT 0x00E00000 /* TX & RX burst mode */
  72. #define CR6_DEFAULT 0x00080000 /* HD */
  73. #define CR7_DEFAULT 0x180c1
  74. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  75. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  76. #define MAX_PACKET_SIZE 1514
  77. #define DMFE_MAX_MULTICAST 14
  78. #define RX_COPY_SIZE 100
  79. #define MAX_CHECK_PACKET 0x8000
  80. #define DM9801_NOISE_FLOOR 8
  81. #define DM9802_NOISE_FLOOR 5
  82. #define DMFE_10MHF 0
  83. #define DMFE_100MHF 1
  84. #define DMFE_10MFD 4
  85. #define DMFE_100MFD 5
  86. #define DMFE_AUTO 8
  87. #define DMFE_1M_HPNA 0x10
  88. #define DMFE_TXTH_72 0x400000 /* TX TH 72 byte */
  89. #define DMFE_TXTH_96 0x404000 /* TX TH 96 byte */
  90. #define DMFE_TXTH_128 0x0000 /* TX TH 128 byte */
  91. #define DMFE_TXTH_256 0x4000 /* TX TH 256 byte */
  92. #define DMFE_TXTH_512 0x8000 /* TX TH 512 byte */
  93. #define DMFE_TXTH_1K 0xC000 /* TX TH 1K byte */
  94. #define DMFE_TIMER_WUT (jiffies + HZ * 1) /* timer wakeup time : 1 second */
  95. #define DMFE_TX_TIMEOUT ((3*HZ)/2) /* tx packet time-out time 1.5 s" */
  96. #define DMFE_TX_KICK (HZ/2) /* tx packet Kick-out time 0.5 s" */
  97. #define DMFE_DBUG(dbug_now, msg, value) if (dmfe_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
  98. #define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
  99. /* CR9 definition: SROM/MII */
  100. #define CR9_SROM_READ 0x4800
  101. #define CR9_SRCS 0x1
  102. #define CR9_SRCLK 0x2
  103. #define CR9_CRDOUT 0x8
  104. #define SROM_DATA_0 0x0
  105. #define SROM_DATA_1 0x4
  106. #define PHY_DATA_1 0x20000
  107. #define PHY_DATA_0 0x00000
  108. #define MDCLKH 0x10000
  109. #define PHY_POWER_DOWN 0x800
  110. #define SROM_V41_CODE 0x14
  111. #define SROM_CLK_WRITE(data, ioaddr) outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr);udelay(5);outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr);udelay(5);outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr);udelay(5);
  112. #define __CHK_IO_SIZE(pci_id, dev_rev) ( ((pci_id)==PCI_DM9132_ID) || ((dev_rev) >= 0x02000030) ) ? DM9102A_IO_SIZE: DM9102_IO_SIZE
  113. #define CHK_IO_SIZE(pci_dev, dev_rev) __CHK_IO_SIZE(((pci_dev)->device << 16) | (pci_dev)->vendor, dev_rev)
  114. /* Sten Check */
  115. #define DEVICE net_device
  116. /* Structure/enum declaration ------------------------------- */
  117. struct tx_desc {
  118. u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  119. void * tx_buf_ptr; /* Data for us */
  120. struct tx_desc * next_tx_desc;
  121. } __attribute__ ((aligned(32)));
  122. struct rx_desc {
  123. u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  124. void * rx_skb_ptr; /* Data for us */
  125. struct rx_desc * next_rx_desc;
  126. } __attribute__ ((aligned(32)));
  127. static struct dmfe_private {
  128. u32 chip_id; /* Chip vendor/Device ID */
  129. u32 chip_revision; /* Chip revision */
  130. u32 cr0_data;
  131. // u32 cr5_data;
  132. u32 cr6_data;
  133. u32 cr7_data;
  134. u32 cr15_data;
  135. u16 HPNA_command; /* For HPNA register 16 */
  136. u16 HPNA_timer; /* For HPNA remote device check */
  137. u16 NIC_capability; /* NIC media capability */
  138. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  139. u8 HPNA_present; /* 0:none, 1:DM9801, 2:DM9802 */
  140. u8 chip_type; /* Keep DM9102A chip type */
  141. u8 media_mode; /* user specify media mode */
  142. u8 op_mode; /* real work media mode */
  143. u8 phy_addr;
  144. u8 dm910x_chk_mode; /* Operating mode check */
  145. /* NIC SROM data */
  146. unsigned char srom[128];
  147. /* Etherboot Only */
  148. u8 cur_tx;
  149. u8 cur_rx;
  150. } dfx;
  151. static struct dmfe_private *db;
  152. enum dmfe_offsets {
  153. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  154. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  155. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 =
  156. 0x70,
  157. DCR15 = 0x78
  158. };
  159. enum dmfe_CR6_bits {
  160. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  161. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  162. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  163. };
  164. /* Global variable declaration ----------------------------- */
  165. static struct nic_operations dmfe_operations;
  166. static unsigned char dmfe_media_mode = DMFE_AUTO;
  167. static u32 dmfe_cr6_user_set;
  168. /* For module input parameter */
  169. static u8 chkmode = 1;
  170. static u8 HPNA_mode; /* Default: Low Power/High Speed */
  171. static u8 HPNA_rx_cmd; /* Default: Disable Rx remote command */
  172. static u8 HPNA_tx_cmd; /* Default: Don't issue remote command */
  173. static u8 HPNA_NoiseFloor; /* Default: HPNA NoiseFloor */
  174. static u8 SF_mode; /* Special Function: 1:VLAN, 2:RX Flow Control
  175. 4: TX pause packet */
  176. /**********************************************
  177. * Descriptor Ring and Buffer defination
  178. ***********************************************/
  179. struct {
  180. struct tx_desc txd[TX_DESC_CNT] __attribute__ ((aligned(32)));
  181. unsigned char txb[TX_BUF_ALLOC * TX_DESC_CNT]
  182. __attribute__ ((aligned(32)));
  183. struct rx_desc rxd[RX_DESC_CNT] __attribute__ ((aligned(32)));
  184. unsigned char rxb[RX_ALLOC_SIZE * RX_DESC_CNT]
  185. __attribute__ ((aligned(32)));
  186. } dmfe_bufs __shared;
  187. #define txd dmfe_bufs.txd
  188. #define txb dmfe_bufs.txb
  189. #define rxd dmfe_bufs.rxd
  190. #define rxb dmfe_bufs.rxb
  191. /* NIC specific static variables go here */
  192. static long int BASE;
  193. static u16 read_srom_word(long ioaddr, int offset);
  194. static void dmfe_init_dm910x(struct nic *nic);
  195. static void dmfe_descriptor_init(struct nic *, unsigned long ioaddr);
  196. static void update_cr6(u32, unsigned long);
  197. static void send_filter_frame(struct nic *nic);
  198. static void dm9132_id_table(struct nic *nic);
  199. static u16 phy_read(unsigned long, u8, u8, u32);
  200. static void phy_write(unsigned long, u8, u8, u16, u32);
  201. static void phy_write_1bit(unsigned long, u32);
  202. static u16 phy_read_1bit(unsigned long);
  203. static void dmfe_set_phyxcer(struct nic *nic);
  204. static void dmfe_parse_srom(struct nic *nic);
  205. static void dmfe_program_DM9801(struct nic *nic, int);
  206. static void dmfe_program_DM9802(struct nic *nic);
  207. static void dmfe_reset(struct nic *nic)
  208. {
  209. /* system variable init */
  210. db->cr6_data = CR6_DEFAULT | dmfe_cr6_user_set;
  211. db->NIC_capability = 0xf; /* All capability */
  212. db->PHY_reg4 = 0x1e0;
  213. /* CR6 operation mode decision */
  214. if (!chkmode || (db->chip_id == PCI_DM9132_ID) ||
  215. (db->chip_revision >= 0x02000030)) {
  216. db->cr6_data |= DMFE_TXTH_256;
  217. db->cr0_data = CR0_DEFAULT;
  218. db->dm910x_chk_mode = 4; /* Enter the normal mode */
  219. } else {
  220. db->cr6_data |= CR6_SFT; /* Store & Forward mode */
  221. db->cr0_data = 0;
  222. db->dm910x_chk_mode = 1; /* Enter the check mode */
  223. }
  224. /* Initilize DM910X board */
  225. dmfe_init_dm910x(nic);
  226. return;
  227. }
  228. /* Initilize DM910X board
  229. * Reset DM910X board
  230. * Initilize TX/Rx descriptor chain structure
  231. * Send the set-up frame
  232. * Enable Tx/Rx machine
  233. */
  234. static void dmfe_init_dm910x(struct nic *nic)
  235. {
  236. unsigned long ioaddr = BASE;
  237. /* Reset DM910x MAC controller */
  238. outl(DM910X_RESET, ioaddr + DCR0); /* RESET MAC */
  239. udelay(100);
  240. outl(db->cr0_data, ioaddr + DCR0);
  241. udelay(5);
  242. /* Phy addr : DM910(A)2/DM9132/9801, phy address = 1 */
  243. db->phy_addr = 1;
  244. /* Parser SROM and media mode */
  245. dmfe_parse_srom(nic);
  246. db->media_mode = dmfe_media_mode;
  247. /* RESET Phyxcer Chip by GPR port bit 7 */
  248. outl(0x180, ioaddr + DCR12); /* Let bit 7 output port */
  249. if (db->chip_id == PCI_DM9009_ID) {
  250. outl(0x80, ioaddr + DCR12); /* Issue RESET signal */
  251. mdelay(300); /* Delay 300 ms */
  252. }
  253. outl(0x0, ioaddr + DCR12); /* Clear RESET signal */
  254. /* Process Phyxcer Media Mode */
  255. if (!(db->media_mode & 0x10)) /* Force 1M mode */
  256. dmfe_set_phyxcer(nic);
  257. /* Media Mode Process */
  258. if (!(db->media_mode & DMFE_AUTO))
  259. db->op_mode = db->media_mode; /* Force Mode */
  260. /* Initiliaze Transmit/Receive decriptor and CR3/4 */
  261. dmfe_descriptor_init(nic, ioaddr);
  262. /* tx descriptor start pointer */
  263. outl(virt_to_le32desc(&txd[0]), ioaddr + DCR4); /* TX DESC address */
  264. /* rx descriptor start pointer */
  265. outl(virt_to_le32desc(&rxd[0]), ioaddr + DCR3); /* RX DESC address */
  266. /* Init CR6 to program DM910x operation */
  267. update_cr6(db->cr6_data, ioaddr);
  268. /* Send setup frame */
  269. if (db->chip_id == PCI_DM9132_ID) {
  270. dm9132_id_table(nic); /* DM9132 */
  271. } else {
  272. send_filter_frame(nic); /* DM9102/DM9102A */
  273. }
  274. /* Init CR7, interrupt active bit */
  275. db->cr7_data = CR7_DEFAULT;
  276. outl(db->cr7_data, ioaddr + DCR7);
  277. /* Init CR15, Tx jabber and Rx watchdog timer */
  278. outl(db->cr15_data, ioaddr + DCR15);
  279. /* Enable DM910X Tx/Rx function */
  280. db->cr6_data |= CR6_RXSC | CR6_TXSC | 0x40000;
  281. update_cr6(db->cr6_data, ioaddr);
  282. }
  283. #ifdef EDEBUG
  284. void hex_dump(const char *data, const unsigned int len);
  285. #endif
  286. /**************************************************************************
  287. POLL - Wait for a frame
  288. ***************************************************************************/
  289. static int dmfe_poll(struct nic *nic, int retrieve)
  290. {
  291. u32 rdes0;
  292. int entry = db->cur_rx % RX_DESC_CNT;
  293. int rxlen;
  294. rdes0 = le32_to_cpu(rxd[entry].rdes0);
  295. if (rdes0 & 0x80000000)
  296. return 0;
  297. if (!retrieve)
  298. return 1;
  299. if ((rdes0 & 0x300) != 0x300) {
  300. /* A packet without First/Last flag */
  301. printf("strange Packet\n");
  302. rxd[entry].rdes0 = cpu_to_le32(0x80000000);
  303. return 0;
  304. } else {
  305. /* A packet with First/Last flag */
  306. rxlen = ((rdes0 >> 16) & 0x3fff) - 4;
  307. /* error summary bit check */
  308. if (rdes0 & 0x8000) {
  309. printf("Error\n");
  310. return 0;
  311. }
  312. if (!(rdes0 & 0x8000) ||
  313. ((db->cr6_data & CR6_PM) && (rxlen > 6))) {
  314. if (db->dm910x_chk_mode & 1)
  315. printf("Silly check mode\n");
  316. nic->packetlen = rxlen;
  317. memcpy(nic->packet, rxb + (entry * RX_ALLOC_SIZE),
  318. nic->packetlen);
  319. }
  320. }
  321. rxd[entry].rdes0 = cpu_to_le32(0x80000000);
  322. db->cur_rx++;
  323. return 1;
  324. }
  325. static void dmfe_irq(struct nic *nic __unused, irq_action_t action __unused)
  326. {
  327. switch ( action ) {
  328. case DISABLE :
  329. break;
  330. case ENABLE :
  331. break;
  332. case FORCE :
  333. break;
  334. }
  335. }
  336. /**************************************************************************
  337. TRANSMIT - Transmit a frame
  338. ***************************************************************************/
  339. static void dmfe_transmit(struct nic *nic,
  340. const char *dest, /* Destination */
  341. unsigned int type, /* Type */
  342. unsigned int size, /* size */
  343. const char *packet) /* Packet */
  344. {
  345. u16 nstype;
  346. u8 *ptxb;
  347. ptxb = &txb[db->cur_tx];
  348. /* Stop Tx */
  349. outl(0, BASE + DCR7);
  350. memcpy(ptxb, dest, ETH_ALEN);
  351. memcpy(ptxb + ETH_ALEN, nic->node_addr, ETH_ALEN);
  352. nstype = htons((u16) type);
  353. memcpy(ptxb + 2 * ETH_ALEN, (u8 *) & nstype, 2);
  354. memcpy(ptxb + ETH_HLEN, packet, size);
  355. size += ETH_HLEN;
  356. while (size < ETH_ZLEN)
  357. ptxb[size++] = '\0';
  358. /* setup the transmit descriptor */
  359. txd[db->cur_tx].tdes1 = cpu_to_le32(0xe1000000 | size);
  360. txd[db->cur_tx].tdes0 = cpu_to_le32(0x80000000); /* give ownership to device */
  361. /* immediate transmit demand */
  362. outl(0x1, BASE + DCR1);
  363. outl(db->cr7_data, BASE + DCR7);
  364. /* Point to next TX descriptor */
  365. db->cur_tx++;
  366. db->cur_tx = db->cur_tx % TX_DESC_CNT;
  367. }
  368. /**************************************************************************
  369. DISABLE - Turn off ethernet interface
  370. ***************************************************************************/
  371. static void dmfe_disable ( struct nic *nic __unused ) {
  372. /* Reset & stop DM910X board */
  373. outl(DM910X_RESET, BASE + DCR0);
  374. udelay(5);
  375. phy_write(BASE, db->phy_addr, 0, 0x8000, db->chip_id);
  376. }
  377. /**************************************************************************
  378. PROBE - Look for an adapter, this routine's visible to the outside
  379. ***************************************************************************/
  380. #define board_found 1
  381. #define valid_link 0
  382. static int dmfe_probe ( struct nic *nic, struct pci_device *pci ) {
  383. uint32_t dev_rev, pci_pmr;
  384. int i;
  385. if (pci->ioaddr == 0)
  386. return 0;
  387. BASE = pci->ioaddr;
  388. printf("dmfe.c: Found %s Vendor=0x%hX Device=0x%hX\n",
  389. pci->driver_name, pci->vendor, pci->device);
  390. /* Read Chip revision */
  391. pci_read_config_dword(pci, PCI_REVISION_ID, &dev_rev);
  392. dprintf(("Revision %lX\n", dev_rev));
  393. /* point to private storage */
  394. db = &dfx;
  395. db->chip_id = ((u32) pci->device << 16) | pci->vendor;
  396. BASE = pci_bar_start(pci, PCI_BASE_ADDRESS_0);
  397. db->chip_revision = dev_rev;
  398. pci_read_config_dword(pci, 0x50, &pci_pmr);
  399. pci_pmr &= 0x70000;
  400. if ((pci_pmr == 0x10000) && (dev_rev == 0x02000031))
  401. db->chip_type = 1; /* DM9102A E3 */
  402. else
  403. db->chip_type = 0;
  404. dprintf(("Chip type : %d\n", db->chip_type));
  405. /* read 64 word srom data */
  406. for (i = 0; i < 64; i++)
  407. ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(BASE, i));
  408. /* Set Node address */
  409. for (i = 0; i < 6; i++)
  410. nic->node_addr[i] = db->srom[20 + i];
  411. /* Print out some hardware info */
  412. DBG ( "%s: %s at ioaddr %4.4lx\n", pci->driver_name, eth_ntoa ( nic->node_addr ), BASE );
  413. /* Set the card as PCI Bus Master */
  414. adjust_pci_device(pci);
  415. dmfe_reset(nic);
  416. nic->irqno = 0;
  417. nic->ioaddr = pci->ioaddr;
  418. /* point to NIC specific routines */
  419. nic->nic_op = &dmfe_operations;
  420. return 1;
  421. }
  422. /*
  423. * Initialize transmit/Receive descriptor
  424. * Using Chain structure, and allocate Tx/Rx buffer
  425. */
  426. static void dmfe_descriptor_init(struct nic *nic __unused, unsigned long ioaddr)
  427. {
  428. int i;
  429. db->cur_tx = 0;
  430. db->cur_rx = 0;
  431. /* tx descriptor start pointer */
  432. outl(virt_to_le32desc(&txd[0]), ioaddr + DCR4); /* TX DESC address */
  433. /* rx descriptor start pointer */
  434. outl(virt_to_le32desc(&rxd[0]), ioaddr + DCR3); /* RX DESC address */
  435. /* Init Transmit chain */
  436. for (i = 0; i < TX_DESC_CNT; i++) {
  437. txd[i].tx_buf_ptr = &txb[i];
  438. txd[i].tdes0 = cpu_to_le32(0);
  439. txd[i].tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  440. txd[i].tdes2 = cpu_to_le32(virt_to_bus(&txb[i]));
  441. txd[i].tdes3 = cpu_to_le32(virt_to_bus(&txd[i + 1]));
  442. txd[i].next_tx_desc = &txd[i + 1];
  443. }
  444. /* Mark the last entry as wrapping the ring */
  445. txd[i - 1].tdes3 = virt_to_le32desc(&txd[0]);
  446. txd[i - 1].next_tx_desc = &txd[0];
  447. /* receive descriptor chain */
  448. for (i = 0; i < RX_DESC_CNT; i++) {
  449. rxd[i].rx_skb_ptr = &rxb[i * RX_ALLOC_SIZE];
  450. rxd[i].rdes0 = cpu_to_le32(0x80000000);
  451. rxd[i].rdes1 = cpu_to_le32(0x01000600);
  452. rxd[i].rdes2 =
  453. cpu_to_le32(virt_to_bus(&rxb[i * RX_ALLOC_SIZE]));
  454. rxd[i].rdes3 = cpu_to_le32(virt_to_bus(&rxd[i + 1]));
  455. rxd[i].next_rx_desc = &rxd[i + 1];
  456. }
  457. /* Mark the last entry as wrapping the ring */
  458. rxd[i - 1].rdes3 = cpu_to_le32(virt_to_bus(&rxd[0]));
  459. rxd[i - 1].next_rx_desc = &rxd[0];
  460. }
  461. /*
  462. * Update CR6 value
  463. * Firstly stop DM910X , then written value and start
  464. */
  465. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  466. {
  467. u32 cr6_tmp;
  468. cr6_tmp = cr6_data & ~0x2002; /* stop Tx/Rx */
  469. outl(cr6_tmp, ioaddr + DCR6);
  470. udelay(5);
  471. outl(cr6_data, ioaddr + DCR6);
  472. udelay(5);
  473. }
  474. /*
  475. * Send a setup frame for DM9132
  476. * This setup frame initilize DM910X addres filter mode
  477. */
  478. static void dm9132_id_table(struct nic *nic __unused)
  479. {
  480. #ifdef LINUX
  481. u16 *addrptr;
  482. u8 dmi_addr[8];
  483. unsigned long ioaddr = BASE + 0xc0; /* ID Table */
  484. u32 hash_val;
  485. u16 i, hash_table[4];
  486. #endif
  487. dprintf(("dm9132_id_table\n"));
  488. printf("FIXME: This function is broken. If you have this card contact "
  489. "Timothy Legge at the etherboot-user list\n");
  490. #ifdef LINUX
  491. //DMFE_DBUG(0, "dm9132_id_table()", 0);
  492. /* Node address */
  493. addrptr = (u16 *) nic->node_addr;
  494. outw(addrptr[0], ioaddr);
  495. ioaddr += 4;
  496. outw(addrptr[1], ioaddr);
  497. ioaddr += 4;
  498. outw(addrptr[2], ioaddr);
  499. ioaddr += 4;
  500. /* Clear Hash Table */
  501. for (i = 0; i < 4; i++)
  502. hash_table[i] = 0x0;
  503. /* broadcast address */
  504. hash_table[3] = 0x8000;
  505. /* the multicast address in Hash Table : 64 bits */
  506. for (mcptr = mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  507. hash_val = cal_CRC((char *) mcptr->dmi_addr, 6, 0) & 0x3f;
  508. hash_table[hash_val / 16] |= (u16) 1 << (hash_val % 16);
  509. }
  510. /* Write the hash table to MAC MD table */
  511. for (i = 0; i < 4; i++, ioaddr += 4)
  512. outw(hash_table[i], ioaddr);
  513. #endif
  514. }
  515. /*
  516. * Send a setup frame for DM9102/DM9102A
  517. * This setup frame initilize DM910X addres filter mode
  518. */
  519. static void send_filter_frame(struct nic *nic)
  520. {
  521. u8 *ptxb;
  522. int i;
  523. dprintf(("send_filter_frame\n"));
  524. /* point to the current txb incase multiple tx_rings are used */
  525. ptxb = &txb[db->cur_tx];
  526. /* construct perfect filter frame with mac address as first match
  527. and broadcast address for all others */
  528. for (i = 0; i < 192; i++)
  529. ptxb[i] = 0xFF;
  530. ptxb[0] = nic->node_addr[0];
  531. ptxb[1] = nic->node_addr[1];
  532. ptxb[4] = nic->node_addr[2];
  533. ptxb[5] = nic->node_addr[3];
  534. ptxb[8] = nic->node_addr[4];
  535. ptxb[9] = nic->node_addr[5];
  536. /* prepare the setup frame */
  537. txd[db->cur_tx].tdes1 = cpu_to_le32(0x890000c0);
  538. txd[db->cur_tx].tdes0 = cpu_to_le32(0x80000000);
  539. update_cr6(db->cr6_data | 0x2000, BASE);
  540. outl(0x1, BASE + DCR1); /* Issue Tx polling */
  541. update_cr6(db->cr6_data, BASE);
  542. db->cur_tx++;
  543. }
  544. /*
  545. * Read one word data from the serial ROM
  546. */
  547. static u16 read_srom_word(long ioaddr, int offset)
  548. {
  549. int i;
  550. u16 srom_data = 0;
  551. long cr9_ioaddr = ioaddr + DCR9;
  552. outl(CR9_SROM_READ, cr9_ioaddr);
  553. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  554. /* Send the Read Command 110b */
  555. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  556. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  557. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  558. /* Send the offset */
  559. for (i = 5; i >= 0; i--) {
  560. srom_data =
  561. (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  562. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  563. }
  564. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  565. for (i = 16; i > 0; i--) {
  566. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  567. udelay(5);
  568. srom_data =
  569. (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1
  570. : 0);
  571. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  572. udelay(5);
  573. }
  574. outl(CR9_SROM_READ, cr9_ioaddr);
  575. return srom_data;
  576. }
  577. /*
  578. * Auto sense the media mode
  579. */
  580. #if 0 /* not used */
  581. static u8 dmfe_sense_speed(struct nic *nic __unused)
  582. {
  583. u8 ErrFlag = 0;
  584. u16 phy_mode;
  585. /* CR6 bit18=0, select 10/100M */
  586. update_cr6((db->cr6_data & ~0x40000), BASE);
  587. phy_mode = phy_read(BASE, db->phy_addr, 1, db->chip_id);
  588. phy_mode = phy_read(BASE, db->phy_addr, 1, db->chip_id);
  589. if ((phy_mode & 0x24) == 0x24) {
  590. if (db->chip_id == PCI_DM9132_ID) /* DM9132 */
  591. phy_mode =
  592. phy_read(BASE, db->phy_addr, 7,
  593. db->chip_id) & 0xf000;
  594. else /* DM9102/DM9102A */
  595. phy_mode =
  596. phy_read(BASE, db->phy_addr, 17,
  597. db->chip_id) & 0xf000;
  598. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  599. switch (phy_mode) {
  600. case 0x1000:
  601. db->op_mode = DMFE_10MHF;
  602. break;
  603. case 0x2000:
  604. db->op_mode = DMFE_10MFD;
  605. break;
  606. case 0x4000:
  607. db->op_mode = DMFE_100MHF;
  608. break;
  609. case 0x8000:
  610. db->op_mode = DMFE_100MFD;
  611. break;
  612. default:
  613. db->op_mode = DMFE_10MHF;
  614. ErrFlag = 1;
  615. break;
  616. }
  617. } else {
  618. db->op_mode = DMFE_10MHF;
  619. //DMFE_DBUG(0, "Link Failed :", phy_mode);
  620. ErrFlag = 1;
  621. }
  622. return ErrFlag;
  623. }
  624. #endif
  625. /*
  626. * Set 10/100 phyxcer capability
  627. * AUTO mode : phyxcer register4 is NIC capability
  628. * Force mode: phyxcer register4 is the force media
  629. */
  630. static void dmfe_set_phyxcer(struct nic *nic __unused)
  631. {
  632. u16 phy_reg;
  633. /* Select 10/100M phyxcer */
  634. db->cr6_data &= ~0x40000;
  635. update_cr6(db->cr6_data, BASE);
  636. /* DM9009 Chip: Phyxcer reg18 bit12=0 */
  637. if (db->chip_id == PCI_DM9009_ID) {
  638. phy_reg =
  639. phy_read(BASE, db->phy_addr, 18,
  640. db->chip_id) & ~0x1000;
  641. phy_write(BASE, db->phy_addr, 18, phy_reg, db->chip_id);
  642. }
  643. /* Phyxcer capability setting */
  644. phy_reg = phy_read(BASE, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  645. if (db->media_mode & DMFE_AUTO) {
  646. /* AUTO Mode */
  647. phy_reg |= db->PHY_reg4;
  648. } else {
  649. /* Force Mode */
  650. switch (db->media_mode) {
  651. case DMFE_10MHF:
  652. phy_reg |= 0x20;
  653. break;
  654. case DMFE_10MFD:
  655. phy_reg |= 0x40;
  656. break;
  657. case DMFE_100MHF:
  658. phy_reg |= 0x80;
  659. break;
  660. case DMFE_100MFD:
  661. phy_reg |= 0x100;
  662. break;
  663. }
  664. if (db->chip_id == PCI_DM9009_ID)
  665. phy_reg &= 0x61;
  666. }
  667. /* Write new capability to Phyxcer Reg4 */
  668. if (!(phy_reg & 0x01e0)) {
  669. phy_reg |= db->PHY_reg4;
  670. db->media_mode |= DMFE_AUTO;
  671. }
  672. phy_write(BASE, db->phy_addr, 4, phy_reg, db->chip_id);
  673. /* Restart Auto-Negotiation */
  674. if (db->chip_type && (db->chip_id == PCI_DM9102_ID))
  675. phy_write(BASE, db->phy_addr, 0, 0x1800, db->chip_id);
  676. if (!db->chip_type)
  677. phy_write(BASE, db->phy_addr, 0, 0x1200, db->chip_id);
  678. }
  679. /*
  680. * Process op-mode
  681. * AUTO mode : PHY controller in Auto-negotiation Mode
  682. * Force mode: PHY controller in force mode with HUB
  683. * N-way force capability with SWITCH
  684. */
  685. #if 0 /* not used */
  686. static void dmfe_process_mode(struct nic *nic __unused)
  687. {
  688. u16 phy_reg;
  689. /* Full Duplex Mode Check */
  690. if (db->op_mode & 0x4)
  691. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  692. else
  693. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  694. /* Transciver Selection */
  695. if (db->op_mode & 0x10) /* 1M HomePNA */
  696. db->cr6_data |= 0x40000; /* External MII select */
  697. else
  698. db->cr6_data &= ~0x40000; /* Internal 10/100 transciver */
  699. update_cr6(db->cr6_data, BASE);
  700. /* 10/100M phyxcer force mode need */
  701. if (!(db->media_mode & 0x18)) {
  702. /* Forece Mode */
  703. phy_reg = phy_read(BASE, db->phy_addr, 6, db->chip_id);
  704. if (!(phy_reg & 0x1)) {
  705. /* parter without N-Way capability */
  706. phy_reg = 0x0;
  707. switch (db->op_mode) {
  708. case DMFE_10MHF:
  709. phy_reg = 0x0;
  710. break;
  711. case DMFE_10MFD:
  712. phy_reg = 0x100;
  713. break;
  714. case DMFE_100MHF:
  715. phy_reg = 0x2000;
  716. break;
  717. case DMFE_100MFD:
  718. phy_reg = 0x2100;
  719. break;
  720. }
  721. phy_write(BASE, db->phy_addr, 0, phy_reg,
  722. db->chip_id);
  723. if (db->chip_type
  724. && (db->chip_id == PCI_DM9102_ID))
  725. mdelay(20);
  726. phy_write(BASE, db->phy_addr, 0, phy_reg,
  727. db->chip_id);
  728. }
  729. }
  730. }
  731. #endif
  732. /*
  733. * Write a word to Phy register
  734. */
  735. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset,
  736. u16 phy_data, u32 chip_id)
  737. {
  738. u16 i;
  739. unsigned long ioaddr;
  740. if (chip_id == PCI_DM9132_ID) {
  741. ioaddr = iobase + 0x80 + offset * 4;
  742. outw(phy_data, ioaddr);
  743. } else {
  744. /* DM9102/DM9102A Chip */
  745. ioaddr = iobase + DCR9;
  746. /* Send 33 synchronization clock to Phy controller */
  747. for (i = 0; i < 35; i++)
  748. phy_write_1bit(ioaddr, PHY_DATA_1);
  749. /* Send start command(01) to Phy */
  750. phy_write_1bit(ioaddr, PHY_DATA_0);
  751. phy_write_1bit(ioaddr, PHY_DATA_1);
  752. /* Send write command(01) to Phy */
  753. phy_write_1bit(ioaddr, PHY_DATA_0);
  754. phy_write_1bit(ioaddr, PHY_DATA_1);
  755. /* Send Phy addres */
  756. for (i = 0x10; i > 0; i = i >> 1)
  757. phy_write_1bit(ioaddr,
  758. phy_addr & i ? PHY_DATA_1 :
  759. PHY_DATA_0);
  760. /* Send register addres */
  761. for (i = 0x10; i > 0; i = i >> 1)
  762. phy_write_1bit(ioaddr,
  763. offset & i ? PHY_DATA_1 :
  764. PHY_DATA_0);
  765. /* written trasnition */
  766. phy_write_1bit(ioaddr, PHY_DATA_1);
  767. phy_write_1bit(ioaddr, PHY_DATA_0);
  768. /* Write a word data to PHY controller */
  769. for (i = 0x8000; i > 0; i >>= 1)
  770. phy_write_1bit(ioaddr,
  771. phy_data & i ? PHY_DATA_1 :
  772. PHY_DATA_0);
  773. }
  774. }
  775. /*
  776. * Read a word data from phy register
  777. */
  778. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset,
  779. u32 chip_id)
  780. {
  781. int i;
  782. u16 phy_data;
  783. unsigned long ioaddr;
  784. if (chip_id == PCI_DM9132_ID) {
  785. /* DM9132 Chip */
  786. ioaddr = iobase + 0x80 + offset * 4;
  787. phy_data = inw(ioaddr);
  788. } else {
  789. /* DM9102/DM9102A Chip */
  790. ioaddr = iobase + DCR9;
  791. /* Send 33 synchronization clock to Phy controller */
  792. for (i = 0; i < 35; i++)
  793. phy_write_1bit(ioaddr, PHY_DATA_1);
  794. /* Send start command(01) to Phy */
  795. phy_write_1bit(ioaddr, PHY_DATA_0);
  796. phy_write_1bit(ioaddr, PHY_DATA_1);
  797. /* Send read command(10) to Phy */
  798. phy_write_1bit(ioaddr, PHY_DATA_1);
  799. phy_write_1bit(ioaddr, PHY_DATA_0);
  800. /* Send Phy addres */
  801. for (i = 0x10; i > 0; i = i >> 1)
  802. phy_write_1bit(ioaddr,
  803. phy_addr & i ? PHY_DATA_1 :
  804. PHY_DATA_0);
  805. /* Send register addres */
  806. for (i = 0x10; i > 0; i = i >> 1)
  807. phy_write_1bit(ioaddr,
  808. offset & i ? PHY_DATA_1 :
  809. PHY_DATA_0);
  810. /* Skip transition state */
  811. phy_read_1bit(ioaddr);
  812. /* read 16bit data */
  813. for (phy_data = 0, i = 0; i < 16; i++) {
  814. phy_data <<= 1;
  815. phy_data |= phy_read_1bit(ioaddr);
  816. }
  817. }
  818. return phy_data;
  819. }
  820. /*
  821. * Write one bit data to Phy Controller
  822. */
  823. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data)
  824. {
  825. outl(phy_data, ioaddr); /* MII Clock Low */
  826. udelay(1);
  827. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  828. udelay(1);
  829. outl(phy_data, ioaddr); /* MII Clock Low */
  830. udelay(1);
  831. }
  832. /*
  833. * Read one bit phy data from PHY controller
  834. */
  835. static u16 phy_read_1bit(unsigned long ioaddr)
  836. {
  837. u16 phy_data;
  838. outl(0x50000, ioaddr);
  839. udelay(1);
  840. phy_data = (inl(ioaddr) >> 19) & 0x1;
  841. outl(0x40000, ioaddr);
  842. udelay(1);
  843. return phy_data;
  844. }
  845. /*
  846. * Parser SROM and media mode
  847. */
  848. static void dmfe_parse_srom(struct nic *nic)
  849. {
  850. unsigned char *srom = db->srom;
  851. int dmfe_mode, tmp_reg;
  852. /* Init CR15 */
  853. db->cr15_data = CR15_DEFAULT;
  854. /* Check SROM Version */
  855. if (((int) srom[18] & 0xff) == SROM_V41_CODE) {
  856. /* SROM V4.01 */
  857. /* Get NIC support media mode */
  858. db->NIC_capability = *(u16 *) (srom + 34);
  859. db->PHY_reg4 = 0;
  860. for (tmp_reg = 1; tmp_reg < 0x10; tmp_reg <<= 1) {
  861. switch (db->NIC_capability & tmp_reg) {
  862. case 0x1:
  863. db->PHY_reg4 |= 0x0020;
  864. break;
  865. case 0x2:
  866. db->PHY_reg4 |= 0x0040;
  867. break;
  868. case 0x4:
  869. db->PHY_reg4 |= 0x0080;
  870. break;
  871. case 0x8:
  872. db->PHY_reg4 |= 0x0100;
  873. break;
  874. }
  875. }
  876. /* Media Mode Force or not check */
  877. dmfe_mode = *((int *) srom + 34) & *((int *) srom + 36);
  878. switch (dmfe_mode) {
  879. case 0x4:
  880. dmfe_media_mode = DMFE_100MHF;
  881. break; /* 100MHF */
  882. case 0x2:
  883. dmfe_media_mode = DMFE_10MFD;
  884. break; /* 10MFD */
  885. case 0x8:
  886. dmfe_media_mode = DMFE_100MFD;
  887. break; /* 100MFD */
  888. case 0x100:
  889. case 0x200:
  890. dmfe_media_mode = DMFE_1M_HPNA;
  891. break; /* HomePNA */
  892. }
  893. /* Special Function setting */
  894. /* VLAN function */
  895. if ((SF_mode & 0x1) || (srom[43] & 0x80))
  896. db->cr15_data |= 0x40;
  897. /* Flow Control */
  898. if ((SF_mode & 0x2) || (srom[40] & 0x1))
  899. db->cr15_data |= 0x400;
  900. /* TX pause packet */
  901. if ((SF_mode & 0x4) || (srom[40] & 0xe))
  902. db->cr15_data |= 0x9800;
  903. }
  904. /* Parse HPNA parameter */
  905. db->HPNA_command = 1;
  906. /* Accept remote command or not */
  907. if (HPNA_rx_cmd == 0)
  908. db->HPNA_command |= 0x8000;
  909. /* Issue remote command & operation mode */
  910. if (HPNA_tx_cmd == 1)
  911. switch (HPNA_mode) { /* Issue Remote Command */
  912. case 0:
  913. db->HPNA_command |= 0x0904;
  914. break;
  915. case 1:
  916. db->HPNA_command |= 0x0a00;
  917. break;
  918. case 2:
  919. db->HPNA_command |= 0x0506;
  920. break;
  921. case 3:
  922. db->HPNA_command |= 0x0602;
  923. break;
  924. } else
  925. switch (HPNA_mode) { /* Don't Issue */
  926. case 0:
  927. db->HPNA_command |= 0x0004;
  928. break;
  929. case 1:
  930. db->HPNA_command |= 0x0000;
  931. break;
  932. case 2:
  933. db->HPNA_command |= 0x0006;
  934. break;
  935. case 3:
  936. db->HPNA_command |= 0x0002;
  937. break;
  938. }
  939. /* Check DM9801 or DM9802 present or not */
  940. db->HPNA_present = 0;
  941. update_cr6(db->cr6_data | 0x40000, BASE);
  942. tmp_reg = phy_read(BASE, db->phy_addr, 3, db->chip_id);
  943. if ((tmp_reg & 0xfff0) == 0xb900) {
  944. /* DM9801 or DM9802 present */
  945. db->HPNA_timer = 8;
  946. if (phy_read(BASE, db->phy_addr, 31, db->chip_id) ==
  947. 0x4404) {
  948. /* DM9801 HomeRun */
  949. db->HPNA_present = 1;
  950. dmfe_program_DM9801(nic, tmp_reg);
  951. } else {
  952. /* DM9802 LongRun */
  953. db->HPNA_present = 2;
  954. dmfe_program_DM9802(nic);
  955. }
  956. }
  957. }
  958. /*
  959. * Init HomeRun DM9801
  960. */
  961. static void dmfe_program_DM9801(struct nic *nic __unused, int HPNA_rev)
  962. {
  963. u32 reg17, reg25;
  964. if (!HPNA_NoiseFloor)
  965. HPNA_NoiseFloor = DM9801_NOISE_FLOOR;
  966. switch (HPNA_rev) {
  967. case 0xb900: /* DM9801 E3 */
  968. db->HPNA_command |= 0x1000;
  969. reg25 = phy_read(BASE, db->phy_addr, 24, db->chip_id);
  970. reg25 = ((reg25 + HPNA_NoiseFloor) & 0xff) | 0xf000;
  971. reg17 = phy_read(BASE, db->phy_addr, 17, db->chip_id);
  972. break;
  973. case 0xb901: /* DM9801 E4 */
  974. reg25 = phy_read(BASE, db->phy_addr, 25, db->chip_id);
  975. reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor;
  976. reg17 = phy_read(BASE, db->phy_addr, 17, db->chip_id);
  977. reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor + 3;
  978. break;
  979. case 0xb902: /* DM9801 E5 */
  980. case 0xb903: /* DM9801 E6 */
  981. default:
  982. db->HPNA_command |= 0x1000;
  983. reg25 = phy_read(BASE, db->phy_addr, 25, db->chip_id);
  984. reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor - 5;
  985. reg17 = phy_read(BASE, db->phy_addr, 17, db->chip_id);
  986. reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor;
  987. break;
  988. }
  989. phy_write(BASE, db->phy_addr, 16, db->HPNA_command, db->chip_id);
  990. phy_write(BASE, db->phy_addr, 17, reg17, db->chip_id);
  991. phy_write(BASE, db->phy_addr, 25, reg25, db->chip_id);
  992. }
  993. /*
  994. * Init HomeRun DM9802
  995. */
  996. static void dmfe_program_DM9802(struct nic *nic __unused)
  997. {
  998. u32 phy_reg;
  999. if (!HPNA_NoiseFloor)
  1000. HPNA_NoiseFloor = DM9802_NOISE_FLOOR;
  1001. phy_write(BASE, db->phy_addr, 16, db->HPNA_command, db->chip_id);
  1002. phy_reg = phy_read(BASE, db->phy_addr, 25, db->chip_id);
  1003. phy_reg = (phy_reg & 0xff00) + HPNA_NoiseFloor;
  1004. phy_write(BASE, db->phy_addr, 25, phy_reg, db->chip_id);
  1005. }
  1006. static struct nic_operations dmfe_operations = {
  1007. .connect = dummy_connect,
  1008. .poll = dmfe_poll,
  1009. .transmit = dmfe_transmit,
  1010. .irq = dmfe_irq,
  1011. };
  1012. static struct pci_device_id dmfe_nics[] = {
  1013. PCI_ROM(0x1282, 0x9100, "dmfe9100", "Davicom 9100", 0),
  1014. PCI_ROM(0x1282, 0x9102, "dmfe9102", "Davicom 9102", 0),
  1015. PCI_ROM(0x1282, 0x9009, "dmfe9009", "Davicom 9009", 0),
  1016. PCI_ROM(0x1282, 0x9132, "dmfe9132", "Davicom 9132", 0), /* Needs probably some fixing */
  1017. };
  1018. PCI_DRIVER ( dmfe_driver, dmfe_nics, PCI_NO_CLASS );
  1019. DRIVER ( "DMFE/PCI", nic_driver, pci_driver, dmfe_driver,
  1020. dmfe_probe, dmfe_disable );
  1021. /*
  1022. * Local variables:
  1023. * c-basic-offset: 8
  1024. * c-indent-level: 8
  1025. * tab-width: 8
  1026. * End:
  1027. */