Nevar pievienot vairāk kā 25 tēmas Tēmai ir jāsākas ar burtu vai ciparu, tā var saturēt domu zīmes ('-') un var būt līdz 35 simboliem gara.

e1000_hw.h 87KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058
  1. /*******************************************************************************
  2. Copyright(c) 1999 - 2003 Intel Corporation. All rights reserved.
  3. This program is free software; you can redistribute it and/or modify it
  4. under the terms of the GNU General Public License as published by the Free
  5. Software Foundation; either version 2 of the License, or (at your option)
  6. any later version.
  7. This program is distributed in the hope that it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc., 59
  13. Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  14. The full GNU General Public License is included in this distribution in the
  15. file called LICENSE.
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. /* e1000_hw.h
  21. * Structures, enums, and macros for the MAC
  22. */
  23. #ifndef _E1000_HW_H_
  24. #define _E1000_HW_H_
  25. /* Forward declarations of structures used by the shared code */
  26. struct e1000_hw;
  27. struct e1000_hw_stats;
  28. /* Enumerated types specific to the e1000 hardware */
  29. /* Media Access Controlers */
  30. typedef enum {
  31. e1000_undefined = 0,
  32. e1000_82542_rev2_0,
  33. e1000_82542_rev2_1,
  34. e1000_82543,
  35. e1000_82544,
  36. e1000_82540,
  37. e1000_82545,
  38. e1000_82545_rev_3,
  39. e1000_82546,
  40. e1000_82546_rev_3,
  41. e1000_82541,
  42. e1000_82541_rev_2,
  43. e1000_82547,
  44. e1000_82547_rev_2,
  45. e1000_num_macs
  46. } e1000_mac_type;
  47. typedef enum {
  48. e1000_eeprom_uninitialized = 0,
  49. e1000_eeprom_spi,
  50. e1000_eeprom_microwire,
  51. e1000_num_eeprom_types
  52. } e1000_eeprom_type;
  53. /* Media Types */
  54. typedef enum {
  55. e1000_media_type_copper = 0,
  56. e1000_media_type_fiber = 1,
  57. e1000_media_type_internal_serdes = 2,
  58. e1000_num_media_types
  59. } e1000_media_type;
  60. typedef enum {
  61. e1000_10_half = 0,
  62. e1000_10_full = 1,
  63. e1000_100_half = 2,
  64. e1000_100_full = 3
  65. } e1000_speed_duplex_type;
  66. /* Flow Control Settings */
  67. typedef enum {
  68. e1000_fc_none = 0,
  69. e1000_fc_rx_pause = 1,
  70. e1000_fc_tx_pause = 2,
  71. e1000_fc_full = 3,
  72. e1000_fc_default = 0xFF
  73. } e1000_fc_type;
  74. /* PCI bus types */
  75. typedef enum {
  76. e1000_bus_type_unknown = 0,
  77. e1000_bus_type_pci,
  78. e1000_bus_type_pcix,
  79. e1000_bus_type_reserved
  80. } e1000_bus_type;
  81. /* PCI bus speeds */
  82. typedef enum {
  83. e1000_bus_speed_unknown = 0,
  84. e1000_bus_speed_33,
  85. e1000_bus_speed_66,
  86. e1000_bus_speed_100,
  87. e1000_bus_speed_120,
  88. e1000_bus_speed_133,
  89. e1000_bus_speed_reserved
  90. } e1000_bus_speed;
  91. /* PCI bus widths */
  92. typedef enum {
  93. e1000_bus_width_unknown = 0,
  94. e1000_bus_width_32,
  95. e1000_bus_width_64,
  96. e1000_bus_width_reserved
  97. } e1000_bus_width;
  98. /* PHY status info structure and supporting enums */
  99. typedef enum {
  100. e1000_cable_length_50 = 0,
  101. e1000_cable_length_50_80,
  102. e1000_cable_length_80_110,
  103. e1000_cable_length_110_140,
  104. e1000_cable_length_140,
  105. e1000_cable_length_undefined = 0xFF
  106. } e1000_cable_length;
  107. typedef enum {
  108. e1000_igp_cable_length_10 = 10,
  109. e1000_igp_cable_length_20 = 20,
  110. e1000_igp_cable_length_30 = 30,
  111. e1000_igp_cable_length_40 = 40,
  112. e1000_igp_cable_length_50 = 50,
  113. e1000_igp_cable_length_60 = 60,
  114. e1000_igp_cable_length_70 = 70,
  115. e1000_igp_cable_length_80 = 80,
  116. e1000_igp_cable_length_90 = 90,
  117. e1000_igp_cable_length_100 = 100,
  118. e1000_igp_cable_length_110 = 110,
  119. e1000_igp_cable_length_120 = 120,
  120. e1000_igp_cable_length_130 = 130,
  121. e1000_igp_cable_length_140 = 140,
  122. e1000_igp_cable_length_150 = 150,
  123. e1000_igp_cable_length_160 = 160,
  124. e1000_igp_cable_length_170 = 170,
  125. e1000_igp_cable_length_180 = 180
  126. } e1000_igp_cable_length;
  127. typedef enum {
  128. e1000_10bt_ext_dist_enable_normal = 0,
  129. e1000_10bt_ext_dist_enable_lower,
  130. e1000_10bt_ext_dist_enable_undefined = 0xFF
  131. } e1000_10bt_ext_dist_enable;
  132. typedef enum {
  133. e1000_rev_polarity_normal = 0,
  134. e1000_rev_polarity_reversed,
  135. e1000_rev_polarity_undefined = 0xFF
  136. } e1000_rev_polarity;
  137. typedef enum {
  138. e1000_downshift_normal = 0,
  139. e1000_downshift_activated,
  140. e1000_downshift_undefined = 0xFF
  141. } e1000_downshift;
  142. typedef enum {
  143. e1000_polarity_reversal_enabled = 0,
  144. e1000_polarity_reversal_disabled,
  145. e1000_polarity_reversal_undefined = 0xFF
  146. } e1000_polarity_reversal;
  147. typedef enum {
  148. e1000_auto_x_mode_manual_mdi = 0,
  149. e1000_auto_x_mode_manual_mdix,
  150. e1000_auto_x_mode_auto1,
  151. e1000_auto_x_mode_auto2,
  152. e1000_auto_x_mode_undefined = 0xFF
  153. } e1000_auto_x_mode;
  154. typedef enum {
  155. e1000_1000t_rx_status_not_ok = 0,
  156. e1000_1000t_rx_status_ok,
  157. e1000_1000t_rx_status_undefined = 0xFF
  158. } e1000_1000t_rx_status;
  159. typedef enum {
  160. e1000_phy_m88 = 0,
  161. e1000_phy_igp,
  162. e1000_phy_undefined = 0xFF
  163. } e1000_phy_type;
  164. typedef enum {
  165. e1000_ms_hw_default = 0,
  166. e1000_ms_force_master,
  167. e1000_ms_force_slave,
  168. e1000_ms_auto
  169. } e1000_ms_type;
  170. typedef enum {
  171. e1000_ffe_config_enabled = 0,
  172. e1000_ffe_config_active,
  173. e1000_ffe_config_blocked
  174. } e1000_ffe_config;
  175. typedef enum {
  176. e1000_dsp_config_disabled = 0,
  177. e1000_dsp_config_enabled,
  178. e1000_dsp_config_activated,
  179. e1000_dsp_config_undefined = 0xFF
  180. } e1000_dsp_config;
  181. struct e1000_phy_info {
  182. e1000_cable_length cable_length;
  183. e1000_10bt_ext_dist_enable extended_10bt_distance;
  184. e1000_rev_polarity cable_polarity;
  185. e1000_downshift downshift;
  186. e1000_polarity_reversal polarity_correction;
  187. e1000_auto_x_mode mdix_mode;
  188. e1000_1000t_rx_status local_rx;
  189. e1000_1000t_rx_status remote_rx;
  190. };
  191. struct e1000_phy_stats {
  192. uint32_t idle_errors;
  193. uint32_t receive_errors;
  194. };
  195. struct e1000_eeprom_info {
  196. e1000_eeprom_type type;
  197. uint16_t word_size;
  198. uint16_t opcode_bits;
  199. uint16_t address_bits;
  200. uint16_t delay_usec;
  201. uint16_t page_size;
  202. };
  203. /* Error Codes */
  204. #define E1000_SUCCESS 0
  205. #define E1000_ERR_EEPROM 1
  206. #define E1000_ERR_PHY 2
  207. #define E1000_ERR_CONFIG 3
  208. #define E1000_ERR_PARAM 4
  209. #define E1000_ERR_MAC_TYPE 5
  210. #define E1000_ERR_PHY_TYPE 6
  211. #define E1000_ERR_NOLINK 7
  212. #define E1000_ERR_TIMEOUT 8
  213. #define E1000_READ_REG_IO(a, reg) \
  214. e1000_read_reg_io((a), E1000_##reg)
  215. #define E1000_WRITE_REG_IO(a, reg, val) \
  216. e1000_write_reg_io((a), E1000_##reg, val)
  217. /* PCI Device IDs */
  218. #define E1000_DEV_ID_82542 0x1000
  219. #define E1000_DEV_ID_82543GC_FIBER 0x1001
  220. #define E1000_DEV_ID_82543GC_COPPER 0x1004
  221. #define E1000_DEV_ID_82544EI_COPPER 0x1008
  222. #define E1000_DEV_ID_82544EI_FIBER 0x1009
  223. #define E1000_DEV_ID_82544GC_COPPER 0x100C
  224. #define E1000_DEV_ID_82544GC_LOM 0x100D
  225. #define E1000_DEV_ID_82540EM 0x100E
  226. #define E1000_DEV_ID_82540EM_LOM 0x1015
  227. #define E1000_DEV_ID_82540EP_LOM 0x1016
  228. #define E1000_DEV_ID_82540EP 0x1017
  229. #define E1000_DEV_ID_82540EP_LP 0x101E
  230. #define E1000_DEV_ID_82545EM_COPPER 0x100F
  231. #define E1000_DEV_ID_82545EM_FIBER 0x1011
  232. #define E1000_DEV_ID_82545GM_COPPER 0x1026
  233. #define E1000_DEV_ID_82545GM_FIBER 0x1027
  234. #define E1000_DEV_ID_82545GM_SERDES 0x1028
  235. #define E1000_DEV_ID_82546EB_COPPER 0x1010
  236. #define E1000_DEV_ID_82546EB_FIBER 0x1012
  237. #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
  238. #define E1000_DEV_ID_82541EI 0x1013
  239. #define E1000_DEV_ID_82541EI_MOBILE 0x1018
  240. #define E1000_DEV_ID_82541ER 0x1078
  241. #define E1000_DEV_ID_82547GI 0x1075
  242. #define E1000_DEV_ID_82541GI 0x1076
  243. #define E1000_DEV_ID_82541GI_MOBILE 0x1077
  244. #define E1000_DEV_ID_82546GB_COPPER 0x1079
  245. #define E1000_DEV_ID_82546GB_FIBER 0x107A
  246. #define E1000_DEV_ID_82546GB_SERDES 0x107B
  247. #define E1000_DEV_ID_82547EI 0x1019
  248. #define NODE_ADDRESS_SIZE 6
  249. #define ETH_LENGTH_OF_ADDRESS 6
  250. /* MAC decode size is 128K - This is the size of BAR0 */
  251. #define MAC_DECODE_SIZE (128 * 1024)
  252. #define E1000_82542_2_0_REV_ID 2
  253. #define E1000_82542_2_1_REV_ID 3
  254. #define SPEED_10 10
  255. #define SPEED_100 100
  256. #define SPEED_1000 1000
  257. #define HALF_DUPLEX 1
  258. #define FULL_DUPLEX 2
  259. /* The sizes (in bytes) of a ethernet packet */
  260. #define ENET_HEADER_SIZE 14
  261. #define MAXIMUM_ETHERNET_FRAME_SIZE 1518 /* With FCS */
  262. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  263. #define ETHERNET_FCS_SIZE 4
  264. #define MAXIMUM_ETHERNET_PACKET_SIZE \
  265. (MAXIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
  266. #define MINIMUM_ETHERNET_PACKET_SIZE \
  267. (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
  268. #define CRC_LENGTH ETHERNET_FCS_SIZE
  269. #define MAX_JUMBO_FRAME_SIZE 0x3F00
  270. /* 802.1q VLAN Packet Sizes */
  271. #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */
  272. /* Ethertype field values */
  273. #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
  274. #define ETHERNET_IP_TYPE 0x0800 /* IP packets */
  275. #define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */
  276. /* Packet Header defines */
  277. #define IP_PROTOCOL_TCP 6
  278. #define IP_PROTOCOL_UDP 0x11
  279. /* This defines the bits that are set in the Interrupt Mask
  280. * Set/Read Register. Each bit is documented below:
  281. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  282. * o RXSEQ = Receive Sequence Error
  283. */
  284. #define POLL_IMS_ENABLE_MASK ( \
  285. E1000_IMS_RXDMT0 | \
  286. E1000_IMS_RXSEQ)
  287. /* This defines the bits that are set in the Interrupt Mask
  288. * Set/Read Register. Each bit is documented below:
  289. * o RXT0 = Receiver Timer Interrupt (ring 0)
  290. * o TXDW = Transmit Descriptor Written Back
  291. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  292. * o RXSEQ = Receive Sequence Error
  293. * o LSC = Link Status Change
  294. */
  295. #define IMS_ENABLE_MASK ( \
  296. E1000_IMS_RXT0 | \
  297. E1000_IMS_TXDW | \
  298. E1000_IMS_RXDMT0 | \
  299. E1000_IMS_RXSEQ | \
  300. E1000_IMS_LSC)
  301. /* Number of high/low register pairs in the RAR. The RAR (Receive Address
  302. * Registers) holds the directed and multicast addresses that we monitor. We
  303. * reserve one of these spots for our directed address, allowing us room for
  304. * E1000_RAR_ENTRIES - 1 multicast addresses.
  305. */
  306. #define E1000_RAR_ENTRIES 15
  307. #define MIN_NUMBER_OF_DESCRIPTORS 8
  308. #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8
  309. /* Receive Descriptor */
  310. struct e1000_rx_desc {
  311. uint64_t buffer_addr; /* Address of the descriptor's data buffer */
  312. uint16_t length; /* Length of data DMAed into data buffer */
  313. uint16_t csum; /* Packet checksum */
  314. uint8_t status; /* Descriptor status */
  315. uint8_t errors; /* Descriptor Errors */
  316. uint16_t special;
  317. };
  318. /* Receive Decriptor bit definitions */
  319. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  320. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  321. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  322. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  323. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  324. #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
  325. #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */
  326. #define E1000_RXD_ERR_CE 0x01 /* CRC Error */
  327. #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
  328. #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
  329. #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
  330. #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
  331. #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
  332. #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
  333. #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
  334. #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
  335. #define E1000_RXD_SPC_PRI_SHIFT 0x000D /* Priority is in upper 3 of 16 */
  336. #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */
  337. #define E1000_RXD_SPC_CFI_SHIFT 0x000C /* CFI is bit 12 */
  338. /* mask to determine if packets should be dropped due to frame errors */
  339. #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
  340. E1000_RXD_ERR_CE | \
  341. E1000_RXD_ERR_SE | \
  342. E1000_RXD_ERR_SEQ | \
  343. E1000_RXD_ERR_CXE | \
  344. E1000_RXD_ERR_RXE)
  345. /* Transmit Descriptor */
  346. struct e1000_tx_desc {
  347. uint64_t buffer_addr; /* Address of the descriptor's data buffer */
  348. union {
  349. uint32_t data;
  350. struct {
  351. uint16_t length; /* Data buffer length */
  352. uint8_t cso; /* Checksum offset */
  353. uint8_t cmd; /* Descriptor control */
  354. } flags;
  355. } lower;
  356. union {
  357. uint32_t data;
  358. struct {
  359. uint8_t status; /* Descriptor status */
  360. uint8_t css; /* Checksum start */
  361. uint16_t special;
  362. } fields;
  363. } upper;
  364. };
  365. /* Transmit Descriptor bit definitions */
  366. #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
  367. #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */
  368. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  369. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  370. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  371. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  372. #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
  373. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  374. #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
  375. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  376. #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
  377. #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
  378. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  379. #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
  380. #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
  381. #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
  382. #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
  383. #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
  384. #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
  385. #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
  386. /* Offload Context Descriptor */
  387. struct e1000_context_desc {
  388. union {
  389. uint32_t ip_config;
  390. struct {
  391. uint8_t ipcss; /* IP checksum start */
  392. uint8_t ipcso; /* IP checksum offset */
  393. uint16_t ipcse; /* IP checksum end */
  394. } ip_fields;
  395. } lower_setup;
  396. union {
  397. uint32_t tcp_config;
  398. struct {
  399. uint8_t tucss; /* TCP checksum start */
  400. uint8_t tucso; /* TCP checksum offset */
  401. uint16_t tucse; /* TCP checksum end */
  402. } tcp_fields;
  403. } upper_setup;
  404. uint32_t cmd_and_length; /* */
  405. union {
  406. uint32_t data;
  407. struct {
  408. uint8_t status; /* Descriptor status */
  409. uint8_t hdr_len; /* Header length */
  410. uint16_t mss; /* Maximum segment size */
  411. } fields;
  412. } tcp_seg_setup;
  413. };
  414. /* Offload data descriptor */
  415. struct e1000_data_desc {
  416. uint64_t buffer_addr; /* Address of the descriptor's buffer address */
  417. union {
  418. uint32_t data;
  419. struct {
  420. uint16_t length; /* Data buffer length */
  421. uint8_t typ_len_ext; /* */
  422. uint8_t cmd; /* */
  423. } flags;
  424. } lower;
  425. union {
  426. uint32_t data;
  427. struct {
  428. uint8_t status; /* Descriptor status */
  429. uint8_t popts; /* Packet Options */
  430. uint16_t special; /* */
  431. } fields;
  432. } upper;
  433. };
  434. /* Filters */
  435. #define E1000_NUM_UNICAST 16 /* Unicast filter entries */
  436. #define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */
  437. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  438. /* Receive Address Register */
  439. struct e1000_rar {
  440. volatile uint32_t low; /* receive address low */
  441. volatile uint32_t high; /* receive address high */
  442. };
  443. /* Number of entries in the Multicast Table Array (MTA). */
  444. #define E1000_NUM_MTA_REGISTERS 128
  445. /* IPv4 Address Table Entry */
  446. struct e1000_ipv4_at_entry {
  447. volatile uint32_t ipv4_addr; /* IP Address (RW) */
  448. volatile uint32_t reserved;
  449. };
  450. /* Four wakeup IP addresses are supported */
  451. #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
  452. #define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
  453. #define E1000_IP6AT_SIZE 1
  454. /* IPv6 Address Table Entry */
  455. struct e1000_ipv6_at_entry {
  456. volatile uint8_t ipv6_addr[16];
  457. };
  458. /* Flexible Filter Length Table Entry */
  459. struct e1000_fflt_entry {
  460. volatile uint32_t length; /* Flexible Filter Length (RW) */
  461. volatile uint32_t reserved;
  462. };
  463. /* Flexible Filter Mask Table Entry */
  464. struct e1000_ffmt_entry {
  465. volatile uint32_t mask; /* Flexible Filter Mask (RW) */
  466. volatile uint32_t reserved;
  467. };
  468. /* Flexible Filter Value Table Entry */
  469. struct e1000_ffvt_entry {
  470. volatile uint32_t value; /* Flexible Filter Value (RW) */
  471. volatile uint32_t reserved;
  472. };
  473. /* Four Flexible Filters are supported */
  474. #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
  475. /* Each Flexible Filter is at most 128 (0x80) bytes in length */
  476. #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128
  477. #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
  478. #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  479. #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  480. /* Register Set. (82543, 82544)
  481. *
  482. * Registers are defined to be 32 bits and should be accessed as 32 bit values.
  483. * These registers are physically located on the NIC, but are mapped into the
  484. * host memory address space.
  485. *
  486. * RW - register is both readable and writable
  487. * RO - register is read only
  488. * WO - register is write only
  489. * R/clr - register is read only and is cleared when read
  490. * A - register array
  491. */
  492. #define E1000_CTRL 0x00000 /* Device Control - RW */
  493. #define E1000_CTRL_DUP 0x00004 /* Device Control Duplicate (Shadow) - RW */
  494. #define E1000_STATUS 0x00008 /* Device Status - RO */
  495. #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */
  496. #define E1000_EERD 0x00014 /* EEPROM Read - RW */
  497. #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */
  498. #define E1000_FLA 0x0001C /* Flash Access - RW */
  499. #define E1000_MDIC 0x00020 /* MDI Control - RW */
  500. #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */
  501. #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */
  502. #define E1000_FCT 0x00030 /* Flow Control Type - RW */
  503. #define E1000_VET 0x00038 /* VLAN Ether Type - RW */
  504. #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */
  505. #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */
  506. #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */
  507. #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */
  508. #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */
  509. #define E1000_RCTL 0x00100 /* RX Control - RW */
  510. #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */
  511. #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */
  512. #define E1000_RXCW 0x00180 /* RX Configuration Word - RO */
  513. #define E1000_TCTL 0x00400 /* TX Control - RW */
  514. #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */
  515. #define E1000_TBT 0x00448 /* TX Burst Timer - RW */
  516. #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */
  517. #define E1000_LEDCTL 0x00E00 /* LED Control - RW */
  518. #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */
  519. #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */
  520. #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */
  521. #define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */
  522. #define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */
  523. #define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */
  524. #define E1000_RDH 0x02810 /* RX Descriptor Head - RW */
  525. #define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */
  526. #define E1000_RDTR 0x02820 /* RX Delay Timer - RW */
  527. #define E1000_RXDCTL 0x02828 /* RX Descriptor Control - RW */
  528. #define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */
  529. #define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */
  530. #define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */
  531. #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */
  532. #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */
  533. #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */
  534. #define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */
  535. #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */
  536. #define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */
  537. #define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */
  538. #define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */
  539. #define E1000_TDH 0x03810 /* TX Descriptor Head - RW */
  540. #define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */
  541. #define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */
  542. #define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */
  543. #define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */
  544. #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */
  545. #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */
  546. #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */
  547. #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */
  548. #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */
  549. #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */
  550. #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */
  551. #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */
  552. #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */
  553. #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */
  554. #define E1000_COLC 0x04028 /* Collision Count - R/clr */
  555. #define E1000_DC 0x04030 /* Defer Count - R/clr */
  556. #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */
  557. #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */
  558. #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */
  559. #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */
  560. #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */
  561. #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */
  562. #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */
  563. #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */
  564. #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */
  565. #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */
  566. #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */
  567. #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */
  568. #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */
  569. #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */
  570. #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */
  571. #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */
  572. #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */
  573. #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */
  574. #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */
  575. #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */
  576. #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */
  577. #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */
  578. #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */
  579. #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */
  580. #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */
  581. #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */
  582. #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */
  583. #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */
  584. #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */
  585. #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */
  586. #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */
  587. #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */
  588. #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */
  589. #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */
  590. #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */
  591. #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */
  592. #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */
  593. #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */
  594. #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */
  595. #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */
  596. #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */
  597. #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */
  598. #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */
  599. #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */
  600. #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */
  601. #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */
  602. #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */
  603. #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */
  604. #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */
  605. #define E1000_RA 0x05400 /* Receive Address - RW Array */
  606. #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */
  607. #define E1000_WUC 0x05800 /* Wakeup Control - RW */
  608. #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */
  609. #define E1000_WUS 0x05810 /* Wakeup Status - RO */
  610. #define E1000_MANC 0x05820 /* Management Control - RW */
  611. #define E1000_IPAV 0x05838 /* IP Address Valid - RW */
  612. #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */
  613. #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */
  614. #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */
  615. #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */
  616. #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */
  617. #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */
  618. #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */
  619. /* Register Set (82542)
  620. *
  621. * Some of the 82542 registers are located at different offsets than they are
  622. * in more current versions of the 8254x. Despite the difference in location,
  623. * the registers function in the same manner.
  624. */
  625. #define E1000_82542_CTRL E1000_CTRL
  626. #define E1000_82542_CTRL_DUP E1000_CTRL_DUP
  627. #define E1000_82542_STATUS E1000_STATUS
  628. #define E1000_82542_EECD E1000_EECD
  629. #define E1000_82542_EERD E1000_EERD
  630. #define E1000_82542_CTRL_EXT E1000_CTRL_EXT
  631. #define E1000_82542_FLA E1000_FLA
  632. #define E1000_82542_MDIC E1000_MDIC
  633. #define E1000_82542_FCAL E1000_FCAL
  634. #define E1000_82542_FCAH E1000_FCAH
  635. #define E1000_82542_FCT E1000_FCT
  636. #define E1000_82542_VET E1000_VET
  637. #define E1000_82542_RA 0x00040
  638. #define E1000_82542_ICR E1000_ICR
  639. #define E1000_82542_ITR E1000_ITR
  640. #define E1000_82542_ICS E1000_ICS
  641. #define E1000_82542_IMS E1000_IMS
  642. #define E1000_82542_IMC E1000_IMC
  643. #define E1000_82542_RCTL E1000_RCTL
  644. #define E1000_82542_RDTR 0x00108
  645. #define E1000_82542_RDBAL 0x00110
  646. #define E1000_82542_RDBAH 0x00114
  647. #define E1000_82542_RDLEN 0x00118
  648. #define E1000_82542_RDH 0x00120
  649. #define E1000_82542_RDT 0x00128
  650. #define E1000_82542_FCRTH 0x00160
  651. #define E1000_82542_FCRTL 0x00168
  652. #define E1000_82542_FCTTV E1000_FCTTV
  653. #define E1000_82542_TXCW E1000_TXCW
  654. #define E1000_82542_RXCW E1000_RXCW
  655. #define E1000_82542_MTA 0x00200
  656. #define E1000_82542_TCTL E1000_TCTL
  657. #define E1000_82542_TIPG E1000_TIPG
  658. #define E1000_82542_TDBAL 0x00420
  659. #define E1000_82542_TDBAH 0x00424
  660. #define E1000_82542_TDLEN 0x00428
  661. #define E1000_82542_TDH 0x00430
  662. #define E1000_82542_TDT 0x00438
  663. #define E1000_82542_TIDV 0x00440
  664. #define E1000_82542_TBT E1000_TBT
  665. #define E1000_82542_AIT E1000_AIT
  666. #define E1000_82542_VFTA 0x00600
  667. #define E1000_82542_LEDCTL E1000_LEDCTL
  668. #define E1000_82542_PBA E1000_PBA
  669. #define E1000_82542_RXDCTL E1000_RXDCTL
  670. #define E1000_82542_RADV E1000_RADV
  671. #define E1000_82542_RSRPD E1000_RSRPD
  672. #define E1000_82542_TXDMAC E1000_TXDMAC
  673. #define E1000_82542_TDFHS E1000_TDFHS
  674. #define E1000_82542_TDFTS E1000_TDFTS
  675. #define E1000_82542_TDFPC E1000_TDFPC
  676. #define E1000_82542_TXDCTL E1000_TXDCTL
  677. #define E1000_82542_TADV E1000_TADV
  678. #define E1000_82542_TSPMT E1000_TSPMT
  679. #define E1000_82542_CRCERRS E1000_CRCERRS
  680. #define E1000_82542_ALGNERRC E1000_ALGNERRC
  681. #define E1000_82542_SYMERRS E1000_SYMERRS
  682. #define E1000_82542_RXERRC E1000_RXERRC
  683. #define E1000_82542_MPC E1000_MPC
  684. #define E1000_82542_SCC E1000_SCC
  685. #define E1000_82542_ECOL E1000_ECOL
  686. #define E1000_82542_MCC E1000_MCC
  687. #define E1000_82542_LATECOL E1000_LATECOL
  688. #define E1000_82542_COLC E1000_COLC
  689. #define E1000_82542_DC E1000_DC
  690. #define E1000_82542_TNCRS E1000_TNCRS
  691. #define E1000_82542_SEC E1000_SEC
  692. #define E1000_82542_CEXTERR E1000_CEXTERR
  693. #define E1000_82542_RLEC E1000_RLEC
  694. #define E1000_82542_XONRXC E1000_XONRXC
  695. #define E1000_82542_XONTXC E1000_XONTXC
  696. #define E1000_82542_XOFFRXC E1000_XOFFRXC
  697. #define E1000_82542_XOFFTXC E1000_XOFFTXC
  698. #define E1000_82542_FCRUC E1000_FCRUC
  699. #define E1000_82542_PRC64 E1000_PRC64
  700. #define E1000_82542_PRC127 E1000_PRC127
  701. #define E1000_82542_PRC255 E1000_PRC255
  702. #define E1000_82542_PRC511 E1000_PRC511
  703. #define E1000_82542_PRC1023 E1000_PRC1023
  704. #define E1000_82542_PRC1522 E1000_PRC1522
  705. #define E1000_82542_GPRC E1000_GPRC
  706. #define E1000_82542_BPRC E1000_BPRC
  707. #define E1000_82542_MPRC E1000_MPRC
  708. #define E1000_82542_GPTC E1000_GPTC
  709. #define E1000_82542_GORCL E1000_GORCL
  710. #define E1000_82542_GORCH E1000_GORCH
  711. #define E1000_82542_GOTCL E1000_GOTCL
  712. #define E1000_82542_GOTCH E1000_GOTCH
  713. #define E1000_82542_RNBC E1000_RNBC
  714. #define E1000_82542_RUC E1000_RUC
  715. #define E1000_82542_RFC E1000_RFC
  716. #define E1000_82542_ROC E1000_ROC
  717. #define E1000_82542_RJC E1000_RJC
  718. #define E1000_82542_MGTPRC E1000_MGTPRC
  719. #define E1000_82542_MGTPDC E1000_MGTPDC
  720. #define E1000_82542_MGTPTC E1000_MGTPTC
  721. #define E1000_82542_TORL E1000_TORL
  722. #define E1000_82542_TORH E1000_TORH
  723. #define E1000_82542_TOTL E1000_TOTL
  724. #define E1000_82542_TOTH E1000_TOTH
  725. #define E1000_82542_TPR E1000_TPR
  726. #define E1000_82542_TPT E1000_TPT
  727. #define E1000_82542_PTC64 E1000_PTC64
  728. #define E1000_82542_PTC127 E1000_PTC127
  729. #define E1000_82542_PTC255 E1000_PTC255
  730. #define E1000_82542_PTC511 E1000_PTC511
  731. #define E1000_82542_PTC1023 E1000_PTC1023
  732. #define E1000_82542_PTC1522 E1000_PTC1522
  733. #define E1000_82542_MPTC E1000_MPTC
  734. #define E1000_82542_BPTC E1000_BPTC
  735. #define E1000_82542_TSCTC E1000_TSCTC
  736. #define E1000_82542_TSCTFC E1000_TSCTFC
  737. #define E1000_82542_RXCSUM E1000_RXCSUM
  738. #define E1000_82542_WUC E1000_WUC
  739. #define E1000_82542_WUFC E1000_WUFC
  740. #define E1000_82542_WUS E1000_WUS
  741. #define E1000_82542_MANC E1000_MANC
  742. #define E1000_82542_IPAV E1000_IPAV
  743. #define E1000_82542_IP4AT E1000_IP4AT
  744. #define E1000_82542_IP6AT E1000_IP6AT
  745. #define E1000_82542_WUPL E1000_WUPL
  746. #define E1000_82542_WUPM E1000_WUPM
  747. #define E1000_82542_FFLT E1000_FFLT
  748. #define E1000_82542_TDFH 0x08010
  749. #define E1000_82542_TDFT 0x08018
  750. #define E1000_82542_FFMT E1000_FFMT
  751. #define E1000_82542_FFVT E1000_FFVT
  752. /* Statistics counters collected by the MAC */
  753. struct e1000_hw_stats {
  754. uint64_t crcerrs;
  755. uint64_t algnerrc;
  756. uint64_t symerrs;
  757. uint64_t rxerrc;
  758. uint64_t mpc;
  759. uint64_t scc;
  760. uint64_t ecol;
  761. uint64_t mcc;
  762. uint64_t latecol;
  763. uint64_t colc;
  764. uint64_t dc;
  765. uint64_t tncrs;
  766. uint64_t sec;
  767. uint64_t cexterr;
  768. uint64_t rlec;
  769. uint64_t xonrxc;
  770. uint64_t xontxc;
  771. uint64_t xoffrxc;
  772. uint64_t xofftxc;
  773. uint64_t fcruc;
  774. uint64_t prc64;
  775. uint64_t prc127;
  776. uint64_t prc255;
  777. uint64_t prc511;
  778. uint64_t prc1023;
  779. uint64_t prc1522;
  780. uint64_t gprc;
  781. uint64_t bprc;
  782. uint64_t mprc;
  783. uint64_t gptc;
  784. uint64_t gorcl;
  785. uint64_t gorch;
  786. uint64_t gotcl;
  787. uint64_t gotch;
  788. uint64_t rnbc;
  789. uint64_t ruc;
  790. uint64_t rfc;
  791. uint64_t roc;
  792. uint64_t rjc;
  793. uint64_t mgprc;
  794. uint64_t mgpdc;
  795. uint64_t mgptc;
  796. uint64_t torl;
  797. uint64_t torh;
  798. uint64_t totl;
  799. uint64_t toth;
  800. uint64_t tpr;
  801. uint64_t tpt;
  802. uint64_t ptc64;
  803. uint64_t ptc127;
  804. uint64_t ptc255;
  805. uint64_t ptc511;
  806. uint64_t ptc1023;
  807. uint64_t ptc1522;
  808. uint64_t mptc;
  809. uint64_t bptc;
  810. uint64_t tsctc;
  811. uint64_t tsctfc;
  812. };
  813. /* Structure containing variables used by the shared code (e1000_hw.c) */
  814. struct e1000_hw {
  815. struct pci_device *pdev;
  816. uint8_t *hw_addr;
  817. e1000_mac_type mac_type;
  818. e1000_phy_type phy_type;
  819. #if 0
  820. uint32_t phy_init_script;
  821. #endif
  822. e1000_media_type media_type;
  823. e1000_fc_type fc;
  824. #if 0
  825. e1000_bus_speed bus_speed;
  826. e1000_bus_width bus_width;
  827. e1000_bus_type bus_type;
  828. #endif
  829. struct e1000_eeprom_info eeprom;
  830. #if 0
  831. e1000_ms_type master_slave;
  832. e1000_ms_type original_master_slave;
  833. e1000_ffe_config ffe_config_state;
  834. #endif
  835. uint32_t io_base;
  836. uint32_t phy_id;
  837. #ifdef LINUX_DRIVER
  838. uint32_t phy_revision;
  839. #endif
  840. uint32_t phy_addr;
  841. #if 0
  842. uint32_t original_fc;
  843. #endif
  844. uint32_t txcw;
  845. uint32_t autoneg_failed;
  846. #if 0
  847. uint32_t max_frame_size;
  848. uint32_t min_frame_size;
  849. uint32_t mc_filter_type;
  850. uint32_t num_mc_addrs;
  851. uint32_t collision_delta;
  852. uint32_t tx_packet_delta;
  853. uint32_t ledctl_default;
  854. uint32_t ledctl_mode1;
  855. uint32_t ledctl_mode2;
  856. uint16_t phy_spd_default;
  857. #endif
  858. uint16_t autoneg_advertised;
  859. uint16_t pci_cmd_word;
  860. #if 0
  861. uint16_t fc_high_water;
  862. uint16_t fc_low_water;
  863. uint16_t fc_pause_time;
  864. uint16_t current_ifs_val;
  865. uint16_t ifs_min_val;
  866. uint16_t ifs_max_val;
  867. uint16_t ifs_step_size;
  868. uint16_t ifs_ratio;
  869. #endif
  870. uint16_t device_id;
  871. uint16_t vendor_id;
  872. #if 0
  873. uint16_t subsystem_id;
  874. uint16_t subsystem_vendor_id;
  875. #endif
  876. uint8_t revision_id;
  877. #if 0
  878. uint8_t autoneg;
  879. uint8_t mdix;
  880. uint8_t forced_speed_duplex;
  881. uint8_t wait_autoneg_complete;
  882. uint8_t dma_fairness;
  883. #endif
  884. uint8_t mac_addr[NODE_ADDRESS_SIZE];
  885. #if 0
  886. uint8_t perm_mac_addr[NODE_ADDRESS_SIZE];
  887. boolean_t disable_polarity_correction;
  888. boolean_t speed_downgraded;
  889. e1000_dsp_config dsp_config_state;
  890. boolean_t get_link_status;
  891. boolean_t serdes_link_down;
  892. #endif
  893. boolean_t tbi_compatibility_en;
  894. boolean_t tbi_compatibility_on;
  895. #if 0
  896. boolean_t phy_reset_disable;
  897. boolean_t fc_send_xon;
  898. boolean_t fc_strict_ieee;
  899. boolean_t report_tx_early;
  900. boolean_t adaptive_ifs;
  901. boolean_t ifs_params_forced;
  902. boolean_t in_ifs_mode;
  903. #endif
  904. };
  905. #define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */
  906. #define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */
  907. /* Register Bit Masks */
  908. /* Device Control */
  909. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  910. #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */
  911. #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */
  912. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  913. #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */
  914. #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */
  915. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  916. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  917. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  918. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  919. #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
  920. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  921. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  922. #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */
  923. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  924. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  925. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  926. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  927. #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */
  928. #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */
  929. #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
  930. #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */
  931. #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */
  932. #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */
  933. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  934. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  935. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  936. #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */
  937. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  938. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  939. /* Device Status */
  940. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  941. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  942. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  943. #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */
  944. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  945. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  946. #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */
  947. #define E1000_STATUS_SPEED_MASK 0x000000C0
  948. #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
  949. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  950. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  951. #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */
  952. #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */
  953. #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */
  954. #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */
  955. #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */
  956. #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */
  957. /* Constants used to intrepret the masked PCI-X bus speed. */
  958. #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */
  959. #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */
  960. #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */
  961. /* EEPROM/Flash Control */
  962. #define E1000_EECD_SK 0x00000001 /* EEPROM Clock */
  963. #define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */
  964. #define E1000_EECD_DI 0x00000004 /* EEPROM Data In */
  965. #define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */
  966. #define E1000_EECD_FWE_MASK 0x00000030
  967. #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */
  968. #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */
  969. #define E1000_EECD_FWE_SHIFT 4
  970. #define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */
  971. #define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */
  972. #define E1000_EECD_PRES 0x00000100 /* EEPROM Present */
  973. #define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */
  974. #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type
  975. * (0-small, 1-large) */
  976. #define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */
  977. #ifndef E1000_EEPROM_GRANT_ATTEMPTS
  978. #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
  979. #endif
  980. /* EEPROM Read */
  981. #define E1000_EERD_START 0x00000001 /* Start Read */
  982. #define E1000_EERD_DONE 0x00000010 /* Read Done */
  983. #define E1000_EERD_ADDR_SHIFT 8
  984. #define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */
  985. #define E1000_EERD_DATA_SHIFT 16
  986. #define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */
  987. /* SPI EEPROM Status Register */
  988. #define EEPROM_STATUS_RDY_SPI 0x01
  989. #define EEPROM_STATUS_WEN_SPI 0x02
  990. #define EEPROM_STATUS_BP0_SPI 0x04
  991. #define EEPROM_STATUS_BP1_SPI 0x08
  992. #define EEPROM_STATUS_WPEN_SPI 0x80
  993. /* Extended Device Control */
  994. #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */
  995. #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */
  996. #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
  997. #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */
  998. #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */
  999. #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable Pin 4 */
  1000. #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable Pin 5 */
  1001. #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA
  1002. #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */
  1003. #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */
  1004. #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */
  1005. #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */
  1006. #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */
  1007. #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */
  1008. #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */
  1009. #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
  1010. #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */
  1011. #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
  1012. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  1013. #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
  1014. #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000
  1015. #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000
  1016. #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000
  1017. #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000
  1018. #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000
  1019. #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000
  1020. /* MDI Control */
  1021. #define E1000_MDIC_DATA_MASK 0x0000FFFF
  1022. #define E1000_MDIC_REG_MASK 0x001F0000
  1023. #define E1000_MDIC_REG_SHIFT 16
  1024. #define E1000_MDIC_PHY_MASK 0x03E00000
  1025. #define E1000_MDIC_PHY_SHIFT 21
  1026. #define E1000_MDIC_OP_WRITE 0x04000000
  1027. #define E1000_MDIC_OP_READ 0x08000000
  1028. #define E1000_MDIC_READY 0x10000000
  1029. #define E1000_MDIC_INT_EN 0x20000000
  1030. #define E1000_MDIC_ERROR 0x40000000
  1031. /* LED Control */
  1032. #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
  1033. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  1034. #define E1000_LEDCTL_LED0_IVRT 0x00000040
  1035. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  1036. #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00
  1037. #define E1000_LEDCTL_LED1_MODE_SHIFT 8
  1038. #define E1000_LEDCTL_LED1_IVRT 0x00004000
  1039. #define E1000_LEDCTL_LED1_BLINK 0x00008000
  1040. #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000
  1041. #define E1000_LEDCTL_LED2_MODE_SHIFT 16
  1042. #define E1000_LEDCTL_LED2_IVRT 0x00400000
  1043. #define E1000_LEDCTL_LED2_BLINK 0x00800000
  1044. #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000
  1045. #define E1000_LEDCTL_LED3_MODE_SHIFT 24
  1046. #define E1000_LEDCTL_LED3_IVRT 0x40000000
  1047. #define E1000_LEDCTL_LED3_BLINK 0x80000000
  1048. #define E1000_LEDCTL_MODE_LINK_10_1000 0x0
  1049. #define E1000_LEDCTL_MODE_LINK_100_1000 0x1
  1050. #define E1000_LEDCTL_MODE_LINK_UP 0x2
  1051. #define E1000_LEDCTL_MODE_ACTIVITY 0x3
  1052. #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
  1053. #define E1000_LEDCTL_MODE_LINK_10 0x5
  1054. #define E1000_LEDCTL_MODE_LINK_100 0x6
  1055. #define E1000_LEDCTL_MODE_LINK_1000 0x7
  1056. #define E1000_LEDCTL_MODE_PCIX_MODE 0x8
  1057. #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9
  1058. #define E1000_LEDCTL_MODE_COLLISION 0xA
  1059. #define E1000_LEDCTL_MODE_BUS_SPEED 0xB
  1060. #define E1000_LEDCTL_MODE_BUS_SIZE 0xC
  1061. #define E1000_LEDCTL_MODE_PAUSED 0xD
  1062. #define E1000_LEDCTL_MODE_LED_ON 0xE
  1063. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  1064. /* Receive Address */
  1065. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  1066. /* Interrupt Cause Read */
  1067. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  1068. #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */
  1069. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  1070. #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
  1071. #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
  1072. #define E1000_ICR_RXO 0x00000040 /* rx overrun */
  1073. #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
  1074. #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */
  1075. #define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */
  1076. #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */
  1077. #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */
  1078. #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */
  1079. #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */
  1080. #define E1000_ICR_TXD_LOW 0x00008000
  1081. #define E1000_ICR_SRPD 0x00010000
  1082. /* Interrupt Cause Set */
  1083. #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1084. #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1085. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  1086. #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1087. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1088. #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */
  1089. #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1090. #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1091. #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1092. #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1093. #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1094. #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1095. #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1096. #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW
  1097. #define E1000_ICS_SRPD E1000_ICR_SRPD
  1098. /* Interrupt Mask Set */
  1099. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1100. #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1101. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  1102. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1103. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1104. #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */
  1105. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1106. #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1107. #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1108. #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1109. #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1110. #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1111. #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1112. #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW
  1113. #define E1000_IMS_SRPD E1000_ICR_SRPD
  1114. /* Interrupt Mask Clear */
  1115. #define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1116. #define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1117. #define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */
  1118. #define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1119. #define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1120. #define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */
  1121. #define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1122. #define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1123. #define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1124. #define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1125. #define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1126. #define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1127. #define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1128. #define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW
  1129. #define E1000_IMC_SRPD E1000_ICR_SRPD
  1130. /* Receive Control */
  1131. #define E1000_RCTL_RST 0x00000001 /* Software reset */
  1132. #define E1000_RCTL_EN 0x00000002 /* enable */
  1133. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  1134. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  1135. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  1136. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  1137. #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
  1138. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  1139. #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */
  1140. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  1141. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
  1142. #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */
  1143. #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */
  1144. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  1145. #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */
  1146. #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */
  1147. #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */
  1148. #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
  1149. #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */
  1150. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  1151. /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
  1152. #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */
  1153. #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */
  1154. #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
  1155. #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
  1156. /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
  1157. #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */
  1158. #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */
  1159. #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */
  1160. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  1161. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  1162. #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
  1163. #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */
  1164. #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
  1165. #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
  1166. /* Receive Descriptor */
  1167. #define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */
  1168. #define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */
  1169. #define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */
  1170. #define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */
  1171. #define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */
  1172. /* Flow Control */
  1173. #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
  1174. #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */
  1175. #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
  1176. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  1177. /* Receive Descriptor Control */
  1178. #define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */
  1179. #define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */
  1180. #define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */
  1181. #define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */
  1182. /* Transmit Descriptor Control */
  1183. #define E1000_TXDCTL_PTHRESH 0x000000FF /* TXDCTL Prefetch Threshold */
  1184. #define E1000_TXDCTL_HTHRESH 0x0000FF00 /* TXDCTL Host Threshold */
  1185. #define E1000_TXDCTL_WTHRESH 0x00FF0000 /* TXDCTL Writeback Threshold */
  1186. #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
  1187. #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */
  1188. #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
  1189. /* Transmit Configuration Word */
  1190. #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
  1191. #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */
  1192. #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
  1193. #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
  1194. #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
  1195. #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */
  1196. #define E1000_TXCW_NP 0x00008000 /* TXCW next page */
  1197. #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */
  1198. #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */
  1199. #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
  1200. /* Receive Configuration Word */
  1201. #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
  1202. #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */
  1203. #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
  1204. #define E1000_RXCW_CC 0x10000000 /* Receive config change */
  1205. #define E1000_RXCW_C 0x20000000 /* Receive config */
  1206. #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
  1207. #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */
  1208. /* Transmit Control */
  1209. #define E1000_TCTL_RST 0x00000001 /* software reset */
  1210. #define E1000_TCTL_EN 0x00000002 /* enable tx */
  1211. #define E1000_TCTL_BCE 0x00000004 /* busy check enable */
  1212. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  1213. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  1214. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  1215. #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */
  1216. #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */
  1217. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  1218. #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */
  1219. /* Receive Checksum Control */
  1220. #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */
  1221. #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
  1222. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  1223. #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */
  1224. /* Definitions for power management and wakeup registers */
  1225. /* Wake Up Control */
  1226. #define E1000_WUC_APME 0x00000001 /* APM Enable */
  1227. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  1228. #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */
  1229. #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
  1230. #define E1000_WUC_SPM 0x80000000 /* Enable SPM */
  1231. /* Wake Up Filter Control */
  1232. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  1233. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  1234. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  1235. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  1236. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  1237. #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
  1238. #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
  1239. #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */
  1240. #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */
  1241. #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */
  1242. #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */
  1243. #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */
  1244. #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */
  1245. #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */
  1246. #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1247. /* Wake Up Status */
  1248. #define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */
  1249. #define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */
  1250. #define E1000_WUS_EX 0x00000004 /* Directed Exact Received */
  1251. #define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */
  1252. #define E1000_WUS_BC 0x00000010 /* Broadcast Received */
  1253. #define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */
  1254. #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */
  1255. #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */
  1256. #define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */
  1257. #define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */
  1258. #define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */
  1259. #define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */
  1260. #define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1261. /* Management Control */
  1262. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  1263. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  1264. #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */
  1265. #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */
  1266. #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */
  1267. #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */
  1268. #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */
  1269. #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */
  1270. #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
  1271. #define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery
  1272. * Filtering */
  1273. #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */
  1274. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  1275. #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */
  1276. #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */
  1277. #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */
  1278. #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */
  1279. #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */
  1280. #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */
  1281. #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */
  1282. #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */
  1283. #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */
  1284. /* Wake Up Packet Length */
  1285. #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */
  1286. #define E1000_MDALIGN 4096
  1287. /* EEPROM Commands - Microwire */
  1288. #define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */
  1289. #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */
  1290. #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */
  1291. #define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */
  1292. #define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erast/write disable */
  1293. /* EEPROM Commands - SPI */
  1294. #define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  1295. #define EEPROM_READ_OPCODE_SPI 0x3 /* EEPROM read opcode */
  1296. #define EEPROM_WRITE_OPCODE_SPI 0x2 /* EEPROM write opcode */
  1297. #define EEPROM_A8_OPCODE_SPI 0x8 /* opcode bit-3 = address bit-8 */
  1298. #define EEPROM_WREN_OPCODE_SPI 0x6 /* EEPROM set Write Enable latch */
  1299. #define EEPROM_WRDI_OPCODE_SPI 0x4 /* EEPROM reset Write Enable latch */
  1300. #define EEPROM_RDSR_OPCODE_SPI 0x5 /* EEPROM read Status register */
  1301. #define EEPROM_WRSR_OPCODE_SPI 0x1 /* EEPROM write Status register */
  1302. /* EEPROM Size definitions */
  1303. #define EEPROM_SIZE_16KB 0x1800
  1304. #define EEPROM_SIZE_8KB 0x1400
  1305. #define EEPROM_SIZE_4KB 0x1000
  1306. #define EEPROM_SIZE_2KB 0x0C00
  1307. #define EEPROM_SIZE_1KB 0x0800
  1308. #define EEPROM_SIZE_512B 0x0400
  1309. #define EEPROM_SIZE_128B 0x0000
  1310. #define EEPROM_SIZE_MASK 0x1C00
  1311. /* EEPROM Word Offsets */
  1312. #define EEPROM_COMPAT 0x0003
  1313. #define EEPROM_ID_LED_SETTINGS 0x0004
  1314. #define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude adjustment. */
  1315. #define EEPROM_INIT_CONTROL1_REG 0x000A
  1316. #define EEPROM_INIT_CONTROL2_REG 0x000F
  1317. #define EEPROM_INIT_CONTROL3_PORT_B 0x0014
  1318. #define EEPROM_INIT_CONTROL3_PORT_A 0x0024
  1319. #define EEPROM_CFG 0x0012
  1320. #define EEPROM_FLASH_VERSION 0x0032
  1321. #define EEPROM_CHECKSUM_REG 0x003F
  1322. /* Word definitions for ID LED Settings */
  1323. #define ID_LED_RESERVED_0000 0x0000
  1324. #define ID_LED_RESERVED_FFFF 0xFFFF
  1325. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  1326. (ID_LED_OFF1_OFF2 << 8) | \
  1327. (ID_LED_DEF1_DEF2 << 4) | \
  1328. (ID_LED_DEF1_DEF2))
  1329. #define ID_LED_DEF1_DEF2 0x1
  1330. #define ID_LED_DEF1_ON2 0x2
  1331. #define ID_LED_DEF1_OFF2 0x3
  1332. #define ID_LED_ON1_DEF2 0x4
  1333. #define ID_LED_ON1_ON2 0x5
  1334. #define ID_LED_ON1_OFF2 0x6
  1335. #define ID_LED_OFF1_DEF2 0x7
  1336. #define ID_LED_OFF1_ON2 0x8
  1337. #define ID_LED_OFF1_OFF2 0x9
  1338. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  1339. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  1340. #define IGP_LED3_MODE 0x07000000
  1341. /* Mask bits for SERDES amplitude adjustment in Word 6 of the EEPROM */
  1342. #define EEPROM_SERDES_AMPLITUDE_MASK 0x000F
  1343. /* Mask bits for fields in Word 0x0a of the EEPROM */
  1344. #define EEPROM_WORD0A_ILOS 0x0010
  1345. #define EEPROM_WORD0A_SWDPIO 0x01E0
  1346. #define EEPROM_WORD0A_LRST 0x0200
  1347. #define EEPROM_WORD0A_FD 0x0400
  1348. #define EEPROM_WORD0A_66MHZ 0x0800
  1349. /* Mask bits for fields in Word 0x0f of the EEPROM */
  1350. #define EEPROM_WORD0F_PAUSE_MASK 0x3000
  1351. #define EEPROM_WORD0F_PAUSE 0x1000
  1352. #define EEPROM_WORD0F_ASM_DIR 0x2000
  1353. #define EEPROM_WORD0F_ANE 0x0800
  1354. #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
  1355. /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
  1356. #define EEPROM_SUM 0xBABA
  1357. /* EEPROM Map defines (WORD OFFSETS)*/
  1358. #define EEPROM_NODE_ADDRESS_BYTE_0 0
  1359. #define EEPROM_PBA_BYTE_1 8
  1360. #define EEPROM_RESERVED_WORD 0xFFFF
  1361. /* EEPROM Map Sizes (Byte Counts) */
  1362. #define PBA_SIZE 4
  1363. /* Collision related configuration parameters */
  1364. #define E1000_COLLISION_THRESHOLD 16
  1365. #define E1000_CT_SHIFT 4
  1366. #define E1000_COLLISION_DISTANCE 64
  1367. #define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  1368. #define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  1369. #define E1000_COLD_SHIFT 12
  1370. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  1371. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  1372. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  1373. /* Default values for the transmit IPG register */
  1374. #define DEFAULT_82542_TIPG_IPGT 10
  1375. #define DEFAULT_82543_TIPG_IPGT_FIBER 9
  1376. #define DEFAULT_82543_TIPG_IPGT_COPPER 8
  1377. #define E1000_TIPG_IPGT_MASK 0x000003FF
  1378. #define E1000_TIPG_IPGR1_MASK 0x000FFC00
  1379. #define E1000_TIPG_IPGR2_MASK 0x3FF00000
  1380. #define DEFAULT_82542_TIPG_IPGR1 2
  1381. #define DEFAULT_82543_TIPG_IPGR1 8
  1382. #define E1000_TIPG_IPGR1_SHIFT 10
  1383. #define DEFAULT_82542_TIPG_IPGR2 10
  1384. #define DEFAULT_82543_TIPG_IPGR2 6
  1385. #define E1000_TIPG_IPGR2_SHIFT 20
  1386. #define E1000_TXDMAC_DPP 0x00000001
  1387. /* Adaptive IFS defines */
  1388. #define TX_THRESHOLD_START 8
  1389. #define TX_THRESHOLD_INCREMENT 10
  1390. #define TX_THRESHOLD_DECREMENT 1
  1391. #define TX_THRESHOLD_STOP 190
  1392. #define TX_THRESHOLD_DISABLE 0
  1393. #define TX_THRESHOLD_TIMER_MS 10000
  1394. #define MIN_NUM_XMITS 1000
  1395. #define IFS_MAX 80
  1396. #define IFS_STEP 10
  1397. #define IFS_MIN 40
  1398. #define IFS_RATIO 4
  1399. /* PBA constants */
  1400. #define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */
  1401. #define E1000_PBA_22K 0x0016
  1402. #define E1000_PBA_24K 0x0018
  1403. #define E1000_PBA_30K 0x001E
  1404. #define E1000_PBA_40K 0x0028
  1405. #define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */
  1406. /* Flow Control Constants */
  1407. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  1408. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  1409. #define FLOW_CONTROL_TYPE 0x8808
  1410. /* The historical defaults for the flow control values are given below. */
  1411. #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */
  1412. #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */
  1413. #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */
  1414. /* PCIX Config space */
  1415. #define PCIX_COMMAND_REGISTER 0xE6
  1416. #define PCIX_STATUS_REGISTER_LO 0xE8
  1417. #define PCIX_STATUS_REGISTER_HI 0xEA
  1418. #define PCIX_COMMAND_MMRBC_MASK 0x000C
  1419. #define PCIX_COMMAND_MMRBC_SHIFT 0x2
  1420. #define PCIX_STATUS_HI_MMRBC_MASK 0x0060
  1421. #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5
  1422. #define PCIX_STATUS_HI_MMRBC_4K 0x3
  1423. #define PCIX_STATUS_HI_MMRBC_2K 0x2
  1424. /* Number of bits required to shift right the "pause" bits from the
  1425. * EEPROM (bits 13:12) to the "pause" (bits 8:7) field in the TXCW register.
  1426. */
  1427. #define PAUSE_SHIFT 5
  1428. /* Number of bits required to shift left the "SWDPIO" bits from the
  1429. * EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field in the CTRL register.
  1430. */
  1431. #define SWDPIO_SHIFT 17
  1432. /* Number of bits required to shift left the "SWDPIO_EXT" bits from the
  1433. * EEPROM word F (bits 7:4) to the bits 11:8 of The Extended CTRL register.
  1434. */
  1435. #define SWDPIO__EXT_SHIFT 4
  1436. /* Number of bits required to shift left the "ILOS" bit from the EEPROM
  1437. * (bit 4) to the "ILOS" (bit 7) field in the CTRL register.
  1438. */
  1439. #define ILOS_SHIFT 3
  1440. #define RECEIVE_BUFFER_ALIGN_SIZE (256)
  1441. /* Number of milliseconds we wait for auto-negotiation to complete */
  1442. #define LINK_UP_TIMEOUT 500
  1443. #define E1000_TX_BUFFER_SIZE ((uint32_t)1514)
  1444. /* The carrier extension symbol, as received by the NIC. */
  1445. #define CARRIER_EXTENSION 0x0F
  1446. /* TBI_ACCEPT macro definition:
  1447. *
  1448. * This macro requires:
  1449. * adapter = a pointer to struct e1000_hw
  1450. * status = the 8 bit status field of the RX descriptor with EOP set
  1451. * error = the 8 bit error field of the RX descriptor with EOP set
  1452. * length = the sum of all the length fields of the RX descriptors that
  1453. * make up the current frame
  1454. * last_byte = the last byte of the frame DMAed by the hardware
  1455. * max_frame_length = the maximum frame length we want to accept.
  1456. * min_frame_length = the minimum frame length we want to accept.
  1457. *
  1458. * This macro is a conditional that should be used in the interrupt
  1459. * handler's Rx processing routine when RxErrors have been detected.
  1460. *
  1461. * Typical use:
  1462. * ...
  1463. * if (TBI_ACCEPT) {
  1464. * accept_frame = TRUE;
  1465. * e1000_tbi_adjust_stats(adapter, MacAddress);
  1466. * frame_length--;
  1467. * } else {
  1468. * accept_frame = FALSE;
  1469. * }
  1470. * ...
  1471. */
  1472. #define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
  1473. ((adapter)->tbi_compatibility_on && \
  1474. (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
  1475. ((last_byte) == CARRIER_EXTENSION) && \
  1476. (((status) & E1000_RXD_STAT_VP) ? \
  1477. (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
  1478. ((length) <= ((adapter)->max_frame_size + 1))) : \
  1479. (((length) > (adapter)->min_frame_size) && \
  1480. ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
  1481. /* Structures, enums, and macros for the PHY */
  1482. /* Bit definitions for the Management Data IO (MDIO) and Management Data
  1483. * Clock (MDC) pins in the Device Control Register.
  1484. */
  1485. #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0
  1486. #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0
  1487. #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2
  1488. #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2
  1489. #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3
  1490. #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3
  1491. #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
  1492. #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA
  1493. /* PHY 1000 MII Register/Bit Definitions */
  1494. /* PHY Registers defined by IEEE */
  1495. #define PHY_CTRL 0x00 /* Control Register */
  1496. #define PHY_STATUS 0x01 /* Status Regiser */
  1497. #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
  1498. #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
  1499. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  1500. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  1501. #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */
  1502. #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
  1503. #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
  1504. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
  1505. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
  1506. #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */
  1507. /* M88E1000 Specific Registers */
  1508. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  1509. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  1510. #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */
  1511. #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */
  1512. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  1513. #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */
  1514. #define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */
  1515. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  1516. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  1517. #define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */
  1518. #define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */
  1519. #define IGP01E1000_IEEE_REGS_PAGE 0x0000
  1520. #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
  1521. #define IGP01E1000_IEEE_FORCE_GIGA 0x0140
  1522. /* IGP01E1000 Specific Registers */
  1523. #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */
  1524. #define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */
  1525. #define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */
  1526. #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */
  1527. #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */
  1528. #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */
  1529. #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */
  1530. /* IGP01E1000 AGC Registers - stores the cable length values*/
  1531. #define IGP01E1000_PHY_AGC_A 0x1172
  1532. #define IGP01E1000_PHY_AGC_B 0x1272
  1533. #define IGP01E1000_PHY_AGC_C 0x1472
  1534. #define IGP01E1000_PHY_AGC_D 0x1872
  1535. /* IGP01E1000 DSP Reset Register */
  1536. #define IGP01E1000_PHY_DSP_RESET 0x1F33
  1537. #define IGP01E1000_PHY_DSP_SET 0x1F71
  1538. #define IGP01E1000_PHY_DSP_FFE 0x1F35
  1539. #define IGP01E1000_PHY_CHANNEL_NUM 4
  1540. #define IGP01E1000_PHY_AGC_PARAM_A 0x1171
  1541. #define IGP01E1000_PHY_AGC_PARAM_B 0x1271
  1542. #define IGP01E1000_PHY_AGC_PARAM_C 0x1471
  1543. #define IGP01E1000_PHY_AGC_PARAM_D 0x1871
  1544. #define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000
  1545. #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
  1546. #define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890
  1547. #define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000
  1548. #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004
  1549. #define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069
  1550. #define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A
  1551. /* IGP01E1000 PCS Initialization register - stores the polarity status when
  1552. * speed = 1000 Mbps. */
  1553. #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
  1554. #define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5
  1555. #define IGP01E1000_ANALOG_REGS_PAGE 0x20C0
  1556. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  1557. #define MAX_PHY_MULTI_PAGE_REG 0xF /*Registers that are equal on all pages*/
  1558. /* PHY Control Register */
  1559. #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
  1560. #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
  1561. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  1562. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  1563. #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
  1564. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  1565. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  1566. #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
  1567. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  1568. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  1569. /* PHY Status Register */
  1570. #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
  1571. #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
  1572. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  1573. #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
  1574. #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
  1575. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  1576. #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
  1577. #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
  1578. #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
  1579. #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
  1580. #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
  1581. #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
  1582. #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
  1583. #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
  1584. #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
  1585. /* Autoneg Advertisement Register */
  1586. #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */
  1587. #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
  1588. #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
  1589. #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
  1590. #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
  1591. #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */
  1592. #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
  1593. #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
  1594. #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */
  1595. #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  1596. /* Link Partner Ability Register (Base Page) */
  1597. #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */
  1598. #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */
  1599. #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */
  1600. #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */
  1601. #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */
  1602. #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */
  1603. #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
  1604. #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
  1605. #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */
  1606. #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */
  1607. #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  1608. /* Autoneg Expansion Register */
  1609. #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */
  1610. #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */
  1611. #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */
  1612. #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */
  1613. #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */
  1614. /* Next Page TX Register */
  1615. #define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  1616. #define NPTX_TOGGLE 0x0800 /* Toggles between exchanges
  1617. * of different NP
  1618. */
  1619. #define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  1620. * 0 = cannot comply with msg
  1621. */
  1622. #define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  1623. #define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  1624. * 0 = sending last NP
  1625. */
  1626. /* Link Partner Next Page Register */
  1627. #define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  1628. #define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges
  1629. * of different NP
  1630. */
  1631. #define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  1632. * 0 = cannot comply with msg
  1633. */
  1634. #define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  1635. #define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */
  1636. #define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  1637. * 0 = sending last NP
  1638. */
  1639. /* 1000BASE-T Control Register */
  1640. #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */
  1641. #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
  1642. #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
  1643. #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */
  1644. /* 0=DTE device */
  1645. #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
  1646. /* 0=Configure PHY as Slave */
  1647. #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
  1648. /* 0=Automatic Master/Slave config */
  1649. #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  1650. #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  1651. #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  1652. #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  1653. #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  1654. /* 1000BASE-T Status Register */
  1655. #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */
  1656. #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */
  1657. #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */
  1658. #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */
  1659. #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
  1660. #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
  1661. #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */
  1662. #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */
  1663. #define SR_1000T_REMOTE_RX_STATUS_SHIFT 12
  1664. #define SR_1000T_LOCAL_RX_STATUS_SHIFT 13
  1665. #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5
  1666. #define FFE_IDLE_ERR_COUNT_TIMEOUT_20 20
  1667. #define FFE_IDLE_ERR_COUNT_TIMEOUT_100 100
  1668. /* Extended Status Register */
  1669. #define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */
  1670. #define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */
  1671. #define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */
  1672. #define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */
  1673. #define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */
  1674. #define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */
  1675. #define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */
  1676. /* (0=enable, 1=disable) */
  1677. /* M88E1000 PHY Specific Control Register */
  1678. #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */
  1679. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  1680. #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */
  1681. #define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low,
  1682. * 0=CLK125 toggling
  1683. */
  1684. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  1685. /* Manual MDI configuration */
  1686. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  1687. #define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover,
  1688. * 100BASE-TX/10BASE-T:
  1689. * MDI Mode
  1690. */
  1691. #define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled
  1692. * all speeds.
  1693. */
  1694. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
  1695. /* 1=Enable Extended 10BASE-T distance
  1696. * (Lower 10BASE-T RX Threshold)
  1697. * 0=Normal 10BASE-T RX Threshold */
  1698. #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100
  1699. /* 1=5-Bit interface in 100BASE-TX
  1700. * 0=MII interface in 100BASE-TX */
  1701. #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */
  1702. #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */
  1703. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  1704. #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1
  1705. #define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5
  1706. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
  1707. /* M88E1000 PHY Specific Status Register */
  1708. #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */
  1709. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  1710. #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
  1711. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  1712. #define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M;
  1713. * 3=110-140M;4=>140M */
  1714. #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */
  1715. #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  1716. #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */
  1717. #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  1718. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  1719. #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */
  1720. #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */
  1721. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  1722. #define M88E1000_PSSR_REV_POLARITY_SHIFT 1
  1723. #define M88E1000_PSSR_DOWNSHIFT_SHIFT 5
  1724. #define M88E1000_PSSR_MDIX_SHIFT 6
  1725. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  1726. /* M88E1000 Extended PHY Specific Control Register */
  1727. #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */
  1728. #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled.
  1729. * Will assert lost lock and bring
  1730. * link down if idle not seen
  1731. * within 1ms in 1000BASE-T
  1732. */
  1733. /* Number of times we will attempt to autonegotiate before downshifting if we
  1734. * are the master */
  1735. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  1736. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  1737. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400
  1738. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800
  1739. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00
  1740. /* Number of times we will attempt to autonegotiate before downshifting if we
  1741. * are the slave */
  1742. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  1743. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000
  1744. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  1745. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200
  1746. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300
  1747. #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */
  1748. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  1749. #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */
  1750. /* IGP01E1000 Specific Port Config Register - R/W */
  1751. #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010
  1752. #define IGP01E1000_PSCFR_PRE_EN 0x0020
  1753. #define IGP01E1000_PSCFR_SMART_SPEED 0x0080
  1754. #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100
  1755. #define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400
  1756. #define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000
  1757. /* IGP01E1000 Specific Port Status Register - R/O */
  1758. #define IGP01E1000_PSSR_AUTONEG_FAILED 0x0001 /* RO LH SC */
  1759. #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
  1760. #define IGP01E1000_PSSR_CABLE_LENGTH 0x007C
  1761. #define IGP01E1000_PSSR_FULL_DUPLEX 0x0200
  1762. #define IGP01E1000_PSSR_LINK_UP 0x0400
  1763. #define IGP01E1000_PSSR_MDIX 0x0800
  1764. #define IGP01E1000_PSSR_SPEED_MASK 0xC000 /* speed bits mask */
  1765. #define IGP01E1000_PSSR_SPEED_10MBPS 0x4000
  1766. #define IGP01E1000_PSSR_SPEED_100MBPS 0x8000
  1767. #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
  1768. #define IGP01E1000_PSSR_CABLE_LENGTH_SHIFT 0x0002 /* shift right 2 */
  1769. #define IGP01E1000_PSSR_MDIX_SHIFT 0x000B /* shift right 11 */
  1770. /* IGP01E1000 Specific Port Control Register - R/W */
  1771. #define IGP01E1000_PSCR_TP_LOOPBACK 0x0001
  1772. #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200
  1773. #define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400
  1774. #define IGP01E1000_PSCR_FLIP_CHIP 0x0800
  1775. #define IGP01E1000_PSCR_AUTO_MDIX 0x1000
  1776. #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */
  1777. /* IGP01E1000 Specific Port Link Health Register */
  1778. #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
  1779. #define IGP01E1000_PLHR_GIG_SCRAMBLER_ERROR 0x4000
  1780. #define IGP01E1000_PLHR_GIG_REM_RCVR_NOK 0x0800 /* LH */
  1781. #define IGP01E1000_PLHR_IDLE_ERROR_CNT_OFLOW 0x0400 /* LH */
  1782. #define IGP01E1000_PLHR_DATA_ERR_1 0x0200 /* LH */
  1783. #define IGP01E1000_PLHR_DATA_ERR_0 0x0100
  1784. #define IGP01E1000_PLHR_AUTONEG_FAULT 0x0010
  1785. #define IGP01E1000_PLHR_AUTONEG_ACTIVE 0x0008
  1786. #define IGP01E1000_PLHR_VALID_CHANNEL_D 0x0004
  1787. #define IGP01E1000_PLHR_VALID_CHANNEL_C 0x0002
  1788. #define IGP01E1000_PLHR_VALID_CHANNEL_B 0x0001
  1789. #define IGP01E1000_PLHR_VALID_CHANNEL_A 0x0000
  1790. /* IGP01E1000 Channel Quality Register */
  1791. #define IGP01E1000_MSE_CHANNEL_D 0x000F
  1792. #define IGP01E1000_MSE_CHANNEL_C 0x00F0
  1793. #define IGP01E1000_MSE_CHANNEL_B 0x0F00
  1794. #define IGP01E1000_MSE_CHANNEL_A 0xF000
  1795. /* IGP01E1000 DSP reset macros */
  1796. #define DSP_RESET_ENABLE 0x0
  1797. #define DSP_RESET_DISABLE 0x2
  1798. #define E1000_MAX_DSP_RESETS 10
  1799. /* IGP01E1000 AGC Registers */
  1800. #define IGP01E1000_AGC_LENGTH_SHIFT 7 /* Coarse - 13:11, Fine - 10:7 */
  1801. /* 7 bits (3 Coarse + 4 Fine) --> 128 optional values */
  1802. #define IGP01E1000_AGC_LENGTH_TABLE_SIZE 128
  1803. /* The precision of the length is +/- 10 meters */
  1804. #define IGP01E1000_AGC_RANGE 10
  1805. /* IGP01E1000 PCS Initialization register */
  1806. /* bits 3:6 in the PCS registers stores the channels polarity */
  1807. #define IGP01E1000_PHY_POLARITY_MASK 0x0078
  1808. /* IGP01E1000 GMII FIFO Register */
  1809. #define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed
  1810. * on Link-Up */
  1811. #define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */
  1812. /* IGP01E1000 Analog Register */
  1813. #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1
  1814. #define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0
  1815. #define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC
  1816. #define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE
  1817. #define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000
  1818. #define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80
  1819. #define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070
  1820. #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100
  1821. #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002
  1822. #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040
  1823. #define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010
  1824. #define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080
  1825. #define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500
  1826. /* Bit definitions for valid PHY IDs. */
  1827. #define M88E1000_E_PHY_ID 0x01410C50
  1828. #define M88E1000_I_PHY_ID 0x01410C30
  1829. #define M88E1011_I_PHY_ID 0x01410C20
  1830. #define IGP01E1000_I_PHY_ID 0x02A80380
  1831. #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
  1832. #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
  1833. #define M88E1011_I_REV_4 0x04
  1834. /* Miscellaneous PHY bit definitions. */
  1835. #define PHY_PREAMBLE 0xFFFFFFFF
  1836. #define PHY_SOF 0x01
  1837. #define PHY_OP_READ 0x02
  1838. #define PHY_OP_WRITE 0x01
  1839. #define PHY_TURNAROUND 0x02
  1840. #define PHY_PREAMBLE_SIZE 32
  1841. #define MII_CR_SPEED_1000 0x0040
  1842. #define MII_CR_SPEED_100 0x2000
  1843. #define MII_CR_SPEED_10 0x0000
  1844. #define E1000_PHY_ADDRESS 0x01
  1845. #define PHY_AUTO_NEG_TIME 45 /* 4.5 Seconds */
  1846. #define PHY_FORCE_TIME 20 /* 2.0 Seconds */
  1847. #define PHY_REVISION_MASK 0xFFFFFFF0
  1848. #define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */
  1849. #define REG4_SPEED_MASK 0x01E0
  1850. #define REG9_SPEED_MASK 0x0300
  1851. #define ADVERTISE_10_HALF 0x0001
  1852. #define ADVERTISE_10_FULL 0x0002
  1853. #define ADVERTISE_100_HALF 0x0004
  1854. #define ADVERTISE_100_FULL 0x0008
  1855. #define ADVERTISE_1000_HALF 0x0010
  1856. #define ADVERTISE_1000_FULL 0x0020
  1857. #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */
  1858. #define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds*/
  1859. #define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds*/
  1860. #endif /* _E1000_HW_H_ */