Ви не можете вибрати більше 25 тем Теми мають розпочинатися з літери або цифри, можуть містити дефіси (-) і не повинні перевищувати 35 символів.

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415
  1. /*******************************************************************************
  2. Intel PRO/1000 Linux driver
  3. Copyright(c) 1999 - 2006 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. *******************************************************************************/
  21. FILE_LICENCE ( GPL2_ONLY );
  22. /* e1000_hw.h
  23. * Structures, enums, and macros for the MAC
  24. */
  25. #ifndef _E1000_HW_H_
  26. #define _E1000_HW_H_
  27. #include "e1000_osdep.h"
  28. /* Forward declarations of structures used by the shared code */
  29. struct e1000_hw;
  30. struct e1000_hw_stats;
  31. /* Enumerated types specific to the e1000 hardware */
  32. /* Media Access Controlers */
  33. typedef enum {
  34. e1000_undefined = 0,
  35. e1000_82542_rev2_0,
  36. e1000_82542_rev2_1,
  37. e1000_82543,
  38. e1000_82544,
  39. e1000_82540,
  40. e1000_82545,
  41. e1000_82545_rev_3,
  42. e1000_82546,
  43. e1000_82546_rev_3,
  44. e1000_82541,
  45. e1000_82541_rev_2,
  46. e1000_82547,
  47. e1000_82547_rev_2,
  48. e1000_82571,
  49. e1000_82572,
  50. e1000_82573,
  51. e1000_80003es2lan,
  52. e1000_ich8lan,
  53. e1000_num_macs
  54. } e1000_mac_type;
  55. typedef enum {
  56. e1000_eeprom_uninitialized = 0,
  57. e1000_eeprom_spi,
  58. e1000_eeprom_microwire,
  59. e1000_eeprom_flash,
  60. e1000_eeprom_ich8,
  61. e1000_eeprom_none, /* No NVM support */
  62. e1000_num_eeprom_types
  63. } e1000_eeprom_type;
  64. /* Media Types */
  65. typedef enum {
  66. e1000_media_type_copper = 0,
  67. e1000_media_type_fiber = 1,
  68. e1000_media_type_internal_serdes = 2,
  69. e1000_num_media_types
  70. } e1000_media_type;
  71. typedef enum {
  72. e1000_10_half = 0,
  73. e1000_10_full = 1,
  74. e1000_100_half = 2,
  75. e1000_100_full = 3
  76. } e1000_speed_duplex_type;
  77. /* Flow Control Settings */
  78. typedef enum {
  79. E1000_FC_NONE = 0,
  80. E1000_FC_RX_PAUSE = 1,
  81. E1000_FC_TX_PAUSE = 2,
  82. E1000_FC_FULL = 3,
  83. E1000_FC_DEFAULT = 0xFF
  84. } e1000_fc_type;
  85. struct e1000_shadow_ram {
  86. uint16_t eeprom_word;
  87. boolean_t modified;
  88. };
  89. /* PCI bus types */
  90. typedef enum {
  91. e1000_bus_type_unknown = 0,
  92. e1000_bus_type_pci,
  93. e1000_bus_type_pcix,
  94. e1000_bus_type_pci_express,
  95. e1000_bus_type_reserved
  96. } e1000_bus_type;
  97. /* PCI bus speeds */
  98. typedef enum {
  99. e1000_bus_speed_unknown = 0,
  100. e1000_bus_speed_33,
  101. e1000_bus_speed_66,
  102. e1000_bus_speed_100,
  103. e1000_bus_speed_120,
  104. e1000_bus_speed_133,
  105. e1000_bus_speed_2500,
  106. e1000_bus_speed_reserved
  107. } e1000_bus_speed;
  108. /* PCI bus widths */
  109. typedef enum {
  110. e1000_bus_width_unknown = 0,
  111. /* These PCIe values should literally match the possible return values
  112. * from config space */
  113. e1000_bus_width_pciex_1 = 1,
  114. e1000_bus_width_pciex_2 = 2,
  115. e1000_bus_width_pciex_4 = 4,
  116. e1000_bus_width_32,
  117. e1000_bus_width_64,
  118. e1000_bus_width_reserved
  119. } e1000_bus_width;
  120. /* PHY status info structure and supporting enums */
  121. typedef enum {
  122. e1000_cable_length_50 = 0,
  123. e1000_cable_length_50_80,
  124. e1000_cable_length_80_110,
  125. e1000_cable_length_110_140,
  126. e1000_cable_length_140,
  127. e1000_cable_length_undefined = 0xFF
  128. } e1000_cable_length;
  129. typedef enum {
  130. e1000_gg_cable_length_60 = 0,
  131. e1000_gg_cable_length_60_115 = 1,
  132. e1000_gg_cable_length_115_150 = 2,
  133. e1000_gg_cable_length_150 = 4
  134. } e1000_gg_cable_length;
  135. typedef enum {
  136. e1000_igp_cable_length_10 = 10,
  137. e1000_igp_cable_length_20 = 20,
  138. e1000_igp_cable_length_30 = 30,
  139. e1000_igp_cable_length_40 = 40,
  140. e1000_igp_cable_length_50 = 50,
  141. e1000_igp_cable_length_60 = 60,
  142. e1000_igp_cable_length_70 = 70,
  143. e1000_igp_cable_length_80 = 80,
  144. e1000_igp_cable_length_90 = 90,
  145. e1000_igp_cable_length_100 = 100,
  146. e1000_igp_cable_length_110 = 110,
  147. e1000_igp_cable_length_115 = 115,
  148. e1000_igp_cable_length_120 = 120,
  149. e1000_igp_cable_length_130 = 130,
  150. e1000_igp_cable_length_140 = 140,
  151. e1000_igp_cable_length_150 = 150,
  152. e1000_igp_cable_length_160 = 160,
  153. e1000_igp_cable_length_170 = 170,
  154. e1000_igp_cable_length_180 = 180
  155. } e1000_igp_cable_length;
  156. typedef enum {
  157. e1000_10bt_ext_dist_enable_normal = 0,
  158. e1000_10bt_ext_dist_enable_lower,
  159. e1000_10bt_ext_dist_enable_undefined = 0xFF
  160. } e1000_10bt_ext_dist_enable;
  161. typedef enum {
  162. e1000_rev_polarity_normal = 0,
  163. e1000_rev_polarity_reversed,
  164. e1000_rev_polarity_undefined = 0xFF
  165. } e1000_rev_polarity;
  166. typedef enum {
  167. e1000_downshift_normal = 0,
  168. e1000_downshift_activated,
  169. e1000_downshift_undefined = 0xFF
  170. } e1000_downshift;
  171. typedef enum {
  172. e1000_smart_speed_default = 0,
  173. e1000_smart_speed_on,
  174. e1000_smart_speed_off
  175. } e1000_smart_speed;
  176. typedef enum {
  177. e1000_polarity_reversal_enabled = 0,
  178. e1000_polarity_reversal_disabled,
  179. e1000_polarity_reversal_undefined = 0xFF
  180. } e1000_polarity_reversal;
  181. typedef enum {
  182. e1000_auto_x_mode_manual_mdi = 0,
  183. e1000_auto_x_mode_manual_mdix,
  184. e1000_auto_x_mode_auto1,
  185. e1000_auto_x_mode_auto2,
  186. e1000_auto_x_mode_undefined = 0xFF
  187. } e1000_auto_x_mode;
  188. typedef enum {
  189. e1000_1000t_rx_status_not_ok = 0,
  190. e1000_1000t_rx_status_ok,
  191. e1000_1000t_rx_status_undefined = 0xFF
  192. } e1000_1000t_rx_status;
  193. typedef enum {
  194. e1000_phy_m88 = 0,
  195. e1000_phy_igp,
  196. e1000_phy_igp_2,
  197. e1000_phy_gg82563,
  198. e1000_phy_igp_3,
  199. e1000_phy_ife,
  200. e1000_phy_undefined = 0xFF
  201. } e1000_phy_type;
  202. typedef enum {
  203. e1000_ms_hw_default = 0,
  204. e1000_ms_force_master,
  205. e1000_ms_force_slave,
  206. e1000_ms_auto
  207. } e1000_ms_type;
  208. typedef enum {
  209. e1000_ffe_config_enabled = 0,
  210. e1000_ffe_config_active,
  211. e1000_ffe_config_blocked
  212. } e1000_ffe_config;
  213. typedef enum {
  214. e1000_dsp_config_disabled = 0,
  215. e1000_dsp_config_enabled,
  216. e1000_dsp_config_activated,
  217. e1000_dsp_config_undefined = 0xFF
  218. } e1000_dsp_config;
  219. struct e1000_phy_info {
  220. e1000_cable_length cable_length;
  221. e1000_10bt_ext_dist_enable extended_10bt_distance;
  222. e1000_rev_polarity cable_polarity;
  223. e1000_downshift downshift;
  224. e1000_polarity_reversal polarity_correction;
  225. e1000_auto_x_mode mdix_mode;
  226. e1000_1000t_rx_status local_rx;
  227. e1000_1000t_rx_status remote_rx;
  228. };
  229. struct e1000_phy_stats {
  230. uint32_t idle_errors;
  231. uint32_t receive_errors;
  232. };
  233. struct e1000_eeprom_info {
  234. e1000_eeprom_type type;
  235. uint16_t word_size;
  236. uint16_t opcode_bits;
  237. uint16_t address_bits;
  238. uint16_t delay_usec;
  239. uint16_t page_size;
  240. boolean_t use_eerd;
  241. boolean_t use_eewr;
  242. };
  243. /* Flex ASF Information */
  244. #define E1000_HOST_IF_MAX_SIZE 2048
  245. typedef enum {
  246. e1000_byte_align = 0,
  247. e1000_word_align = 1,
  248. e1000_dword_align = 2
  249. } e1000_align_type;
  250. /* Error Codes */
  251. #define E1000_SUCCESS 0
  252. #define E1000_ERR_EEPROM 1
  253. #define E1000_ERR_PHY 2
  254. #define E1000_ERR_CONFIG 3
  255. #define E1000_ERR_PARAM 4
  256. #define E1000_ERR_MAC_TYPE 5
  257. #define E1000_ERR_PHY_TYPE 6
  258. #define E1000_ERR_RESET 9
  259. #define E1000_ERR_MASTER_REQUESTS_PENDING 10
  260. #define E1000_ERR_HOST_INTERFACE_COMMAND 11
  261. #define E1000_BLK_PHY_RESET 12
  262. #define E1000_ERR_SWFW_SYNC 13
  263. #define E1000_BYTE_SWAP_WORD(_value) ((((_value) & 0x00ff) << 8) | \
  264. (((_value) & 0xff00) >> 8))
  265. /* Function prototypes */
  266. /* Initialization */
  267. int32_t e1000_reset_hw(struct e1000_hw *hw);
  268. int32_t e1000_init_hw(struct e1000_hw *hw);
  269. int32_t e1000_set_mac_type(struct e1000_hw *hw);
  270. void e1000_set_media_type(struct e1000_hw *hw);
  271. /* Link Configuration */
  272. int32_t e1000_setup_link(struct e1000_hw *hw);
  273. int32_t e1000_phy_setup_autoneg(struct e1000_hw *hw);
  274. void e1000_config_collision_dist(struct e1000_hw *hw);
  275. int32_t e1000_check_for_link(struct e1000_hw *hw);
  276. int32_t e1000_get_speed_and_duplex(struct e1000_hw *hw, uint16_t *speed, uint16_t *duplex);
  277. int32_t e1000_force_mac_fc(struct e1000_hw *hw);
  278. /* PHY */
  279. int32_t e1000_read_phy_reg(struct e1000_hw *hw, uint32_t reg_addr, uint16_t *phy_data);
  280. int32_t e1000_write_phy_reg(struct e1000_hw *hw, uint32_t reg_addr, uint16_t data);
  281. int32_t e1000_phy_hw_reset(struct e1000_hw *hw);
  282. int32_t e1000_phy_reset(struct e1000_hw *hw);
  283. int32_t e1000_phy_get_info(struct e1000_hw *hw, struct e1000_phy_info *phy_info);
  284. int32_t e1000_validate_mdi_setting(struct e1000_hw *hw);
  285. void e1000_phy_powerdown_workaround(struct e1000_hw *hw);
  286. /* EEPROM Functions */
  287. int32_t e1000_init_eeprom_params(struct e1000_hw *hw);
  288. /* MNG HOST IF functions */
  289. uint32_t e1000_enable_mng_pass_thru(struct e1000_hw *hw);
  290. #define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64
  291. #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8 /* Host Interface data length */
  292. #define E1000_MNG_DHCP_COMMAND_TIMEOUT 10 /* Time in ms to process MNG command */
  293. #define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0 /* Cookie offset */
  294. #define E1000_MNG_DHCP_COOKIE_LENGTH 0x10 /* Cookie length */
  295. #define E1000_MNG_IAMT_MODE 0x3
  296. #define E1000_MNG_ICH_IAMT_MODE 0x2
  297. #define E1000_IAMT_SIGNATURE 0x544D4149 /* Intel(R) Active Management Technology signature */
  298. #define E1000_MNG_DHCP_COOKIE_STATUS_PARSING_SUPPORT 0x1 /* DHCP parsing enabled */
  299. #define E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT 0x2 /* DHCP parsing enabled */
  300. #define E1000_VFTA_ENTRY_SHIFT 0x5
  301. #define E1000_VFTA_ENTRY_MASK 0x7F
  302. #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
  303. struct e1000_host_mng_command_header {
  304. uint8_t command_id;
  305. uint8_t checksum;
  306. uint16_t reserved1;
  307. uint16_t reserved2;
  308. uint16_t command_length;
  309. };
  310. struct e1000_host_mng_command_info {
  311. struct e1000_host_mng_command_header command_header; /* Command Head/Command Result Head has 4 bytes */
  312. uint8_t command_data[E1000_HI_MAX_MNG_DATA_LENGTH]; /* Command data can length 0..0x658*/
  313. };
  314. #ifdef __BIG_ENDIAN
  315. struct e1000_host_mng_dhcp_cookie{
  316. uint32_t signature;
  317. uint16_t vlan_id;
  318. uint8_t reserved0;
  319. uint8_t status;
  320. uint32_t reserved1;
  321. uint8_t checksum;
  322. uint8_t reserved3;
  323. uint16_t reserved2;
  324. };
  325. #else
  326. struct e1000_host_mng_dhcp_cookie{
  327. uint32_t signature;
  328. uint8_t status;
  329. uint8_t reserved0;
  330. uint16_t vlan_id;
  331. uint32_t reserved1;
  332. uint16_t reserved2;
  333. uint8_t reserved3;
  334. uint8_t checksum;
  335. };
  336. #endif
  337. int32_t e1000_mng_write_dhcp_info(struct e1000_hw *hw, uint8_t *buffer,
  338. uint16_t length);
  339. boolean_t e1000_check_mng_mode(struct e1000_hw *hw);
  340. boolean_t e1000_enable_tx_pkt_filtering(struct e1000_hw *hw);
  341. int32_t e1000_read_eeprom(struct e1000_hw *hw, uint16_t reg, uint16_t words, uint16_t *data);
  342. int32_t e1000_validate_eeprom_checksum(struct e1000_hw *hw);
  343. int32_t e1000_update_eeprom_checksum(struct e1000_hw *hw);
  344. int32_t e1000_write_eeprom(struct e1000_hw *hw, uint16_t reg, uint16_t words, uint16_t *data);
  345. int32_t e1000_read_mac_addr(struct e1000_hw * hw);
  346. /* Filters (multicast, vlan, receive) */
  347. uint32_t e1000_hash_mc_addr(struct e1000_hw *hw, uint8_t * mc_addr);
  348. void e1000_mta_set(struct e1000_hw *hw, uint32_t hash_value);
  349. void e1000_rar_set(struct e1000_hw *hw, uint8_t * mc_addr, uint32_t rar_index);
  350. void e1000_write_vfta(struct e1000_hw *hw, uint32_t offset, uint32_t value);
  351. /* LED functions */
  352. int32_t e1000_setup_led(struct e1000_hw *hw);
  353. int32_t e1000_cleanup_led(struct e1000_hw *hw);
  354. int32_t e1000_led_on(struct e1000_hw *hw);
  355. int32_t e1000_led_off(struct e1000_hw *hw);
  356. int32_t e1000_blink_led_start(struct e1000_hw *hw);
  357. /* Adaptive IFS Functions */
  358. /* Everything else */
  359. void e1000_reset_adaptive(struct e1000_hw *hw);
  360. void e1000_update_adaptive(struct e1000_hw *hw);
  361. void e1000_tbi_adjust_stats(struct e1000_hw *hw, struct e1000_hw_stats *stats, uint32_t frame_len, uint8_t * mac_addr);
  362. void e1000_get_bus_info(struct e1000_hw *hw);
  363. void e1000_pci_set_mwi(struct e1000_hw *hw);
  364. void e1000_pci_clear_mwi(struct e1000_hw *hw);
  365. void e1000_read_pci_cfg(struct e1000_hw *hw, uint32_t reg, uint16_t * value);
  366. void e1000_write_pci_cfg(struct e1000_hw *hw, uint32_t reg, uint16_t * value);
  367. int32_t e1000_read_pcie_cap_reg(struct e1000_hw *hw, uint32_t reg, uint16_t *value);
  368. /* Port I/O is only supported on 82544 and newer */
  369. void e1000_io_write(struct e1000_hw *hw, unsigned long port, uint32_t value);
  370. int32_t e1000_disable_pciex_master(struct e1000_hw *hw);
  371. int32_t e1000_check_phy_reset_block(struct e1000_hw *hw);
  372. #define E1000_READ_REG_IO(a, reg) \
  373. e1000_read_reg_io((a), E1000_##reg)
  374. #define E1000_WRITE_REG_IO(a, reg, val) \
  375. e1000_write_reg_io((a), E1000_##reg, val)
  376. /* PCI Device IDs */
  377. #define E1000_DEV_ID_82542 0x1000
  378. #define E1000_DEV_ID_82543GC_FIBER 0x1001
  379. #define E1000_DEV_ID_82543GC_COPPER 0x1004
  380. #define E1000_DEV_ID_82544EI_COPPER 0x1008
  381. #define E1000_DEV_ID_82544EI_FIBER 0x1009
  382. #define E1000_DEV_ID_82544GC_COPPER 0x100C
  383. #define E1000_DEV_ID_82544GC_LOM 0x100D
  384. #define E1000_DEV_ID_82540EM 0x100E
  385. #define E1000_DEV_ID_82540EM_LOM 0x1015
  386. #define E1000_DEV_ID_82540EP_LOM 0x1016
  387. #define E1000_DEV_ID_82540EP 0x1017
  388. #define E1000_DEV_ID_82540EP_LP 0x101E
  389. #define E1000_DEV_ID_82545EM_COPPER 0x100F
  390. #define E1000_DEV_ID_82545EM_FIBER 0x1011
  391. #define E1000_DEV_ID_82545GM_COPPER 0x1026
  392. #define E1000_DEV_ID_82545GM_FIBER 0x1027
  393. #define E1000_DEV_ID_82545GM_SERDES 0x1028
  394. #define E1000_DEV_ID_82546EB_COPPER 0x1010
  395. #define E1000_DEV_ID_82546EB_FIBER 0x1012
  396. #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
  397. #define E1000_DEV_ID_82541EI 0x1013
  398. #define E1000_DEV_ID_82541EI_MOBILE 0x1018
  399. #define E1000_DEV_ID_82541ER_LOM 0x1014
  400. #define E1000_DEV_ID_82541ER 0x1078
  401. #define E1000_DEV_ID_82547GI 0x1075
  402. #define E1000_DEV_ID_82541GI 0x1076
  403. #define E1000_DEV_ID_82541GI_MOBILE 0x1077
  404. #define E1000_DEV_ID_82541GI_LF 0x107C
  405. #define E1000_DEV_ID_82546GB_COPPER 0x1079
  406. #define E1000_DEV_ID_82546GB_FIBER 0x107A
  407. #define E1000_DEV_ID_82546GB_SERDES 0x107B
  408. #define E1000_DEV_ID_82546GB_PCIE 0x108A
  409. #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
  410. #define E1000_DEV_ID_82547EI 0x1019
  411. #define E1000_DEV_ID_82547EI_MOBILE 0x101A
  412. #define E1000_DEV_ID_82571EB_COPPER 0x105E
  413. #define E1000_DEV_ID_82571EB_FIBER 0x105F
  414. #define E1000_DEV_ID_82571EB_SERDES 0x1060
  415. #define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
  416. #define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
  417. #define E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE 0x10BC
  418. #define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
  419. #define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
  420. #define E1000_DEV_ID_82572EI_COPPER 0x107D
  421. #define E1000_DEV_ID_82572EI_FIBER 0x107E
  422. #define E1000_DEV_ID_82572EI_SERDES 0x107F
  423. #define E1000_DEV_ID_82572EI 0x10B9
  424. #define E1000_DEV_ID_82573E 0x108B
  425. #define E1000_DEV_ID_82573E_IAMT 0x108C
  426. #define E1000_DEV_ID_82573L 0x109A
  427. #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
  428. #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
  429. #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
  430. #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
  431. #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
  432. #define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
  433. #define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
  434. #define E1000_DEV_ID_ICH8_IGP_C 0x104B
  435. #define E1000_DEV_ID_ICH8_IFE 0x104C
  436. #define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
  437. #define E1000_DEV_ID_ICH8_IFE_G 0x10C5
  438. #define E1000_DEV_ID_ICH8_IGP_M 0x104D
  439. #define NODE_ADDRESS_SIZE 6
  440. #define ETH_LENGTH_OF_ADDRESS 6
  441. /* MAC decode size is 128K - This is the size of BAR0 */
  442. #define MAC_DECODE_SIZE (128 * 1024)
  443. #define E1000_82542_2_0_REV_ID 2
  444. #define E1000_82542_2_1_REV_ID 3
  445. #define E1000_REVISION_0 0
  446. #define E1000_REVISION_1 1
  447. #define E1000_REVISION_2 2
  448. #define E1000_REVISION_3 3
  449. #define SPEED_10 10
  450. #define SPEED_100 100
  451. #define SPEED_1000 1000
  452. #define HALF_DUPLEX 1
  453. #define FULL_DUPLEX 2
  454. /* The sizes (in bytes) of a ethernet packet */
  455. #define ENET_HEADER_SIZE 14
  456. #define MAXIMUM_ETHERNET_FRAME_SIZE 1518 /* With FCS */
  457. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  458. #define ETHERNET_FCS_SIZE 4
  459. #define MAXIMUM_ETHERNET_PACKET_SIZE \
  460. (MAXIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
  461. #define MINIMUM_ETHERNET_PACKET_SIZE \
  462. (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
  463. #define CRC_LENGTH ETHERNET_FCS_SIZE
  464. #define MAX_JUMBO_FRAME_SIZE 0x3F00
  465. /* 802.1q VLAN Packet Sizes */
  466. #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */
  467. /* Ethertype field values */
  468. #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
  469. #define ETHERNET_IP_TYPE 0x0800 /* IP packets */
  470. #define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */
  471. /* Packet Header defines */
  472. #define IP_PROTOCOL_TCP 6
  473. #define IP_PROTOCOL_UDP 0x11
  474. /* This defines the bits that are set in the Interrupt Mask
  475. * Set/Read Register. Each bit is documented below:
  476. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  477. * o RXSEQ = Receive Sequence Error
  478. */
  479. #define POLL_IMS_ENABLE_MASK ( \
  480. E1000_IMS_RXDMT0 | \
  481. E1000_IMS_RXSEQ)
  482. /* This defines the bits that are set in the Interrupt Mask
  483. * Set/Read Register. Each bit is documented below:
  484. * o RXT0 = Receiver Timer Interrupt (ring 0)
  485. * o TXDW = Transmit Descriptor Written Back
  486. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  487. * o RXSEQ = Receive Sequence Error
  488. * o LSC = Link Status Change
  489. */
  490. #define IMS_ENABLE_MASK ( \
  491. E1000_IMS_RXT0 | \
  492. E1000_IMS_TXDW | \
  493. E1000_IMS_RXDMT0 | \
  494. E1000_IMS_RXSEQ | \
  495. E1000_IMS_LSC)
  496. /* Additional interrupts need to be handled for e1000_ich8lan:
  497. DSW = The FW changed the status of the DISSW bit in FWSM
  498. PHYINT = The LAN connected device generates an interrupt
  499. EPRST = Manageability reset event */
  500. #define IMS_ICH8LAN_ENABLE_MASK (\
  501. E1000_IMS_DSW | \
  502. E1000_IMS_PHYINT | \
  503. E1000_IMS_EPRST)
  504. /* Number of high/low register pairs in the RAR. The RAR (Receive Address
  505. * Registers) holds the directed and multicast addresses that we monitor. We
  506. * reserve one of these spots for our directed address, allowing us room for
  507. * E1000_RAR_ENTRIES - 1 multicast addresses.
  508. */
  509. #define E1000_RAR_ENTRIES 15
  510. #define E1000_RAR_ENTRIES_ICH8LAN 6
  511. #define MIN_NUMBER_OF_DESCRIPTORS 8
  512. #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8
  513. /* Receive Descriptor */
  514. struct e1000_rx_desc {
  515. uint64_t buffer_addr; /* Address of the descriptor's data buffer */
  516. uint16_t length; /* Length of data DMAed into data buffer */
  517. uint16_t csum; /* Packet checksum */
  518. uint8_t status; /* Descriptor status */
  519. uint8_t errors; /* Descriptor Errors */
  520. uint16_t special;
  521. };
  522. /* Receive Descriptor - Extended */
  523. union e1000_rx_desc_extended {
  524. struct {
  525. uint64_t buffer_addr;
  526. uint64_t reserved;
  527. } read;
  528. struct {
  529. struct {
  530. uint32_t mrq; /* Multiple Rx Queues */
  531. union {
  532. uint32_t rss; /* RSS Hash */
  533. struct {
  534. uint16_t ip_id; /* IP id */
  535. uint16_t csum; /* Packet Checksum */
  536. } csum_ip;
  537. } hi_dword;
  538. } lower;
  539. struct {
  540. uint32_t status_error; /* ext status/error */
  541. uint16_t length;
  542. uint16_t vlan; /* VLAN tag */
  543. } upper;
  544. } wb; /* writeback */
  545. };
  546. #define MAX_PS_BUFFERS 4
  547. /* Receive Descriptor - Packet Split */
  548. union e1000_rx_desc_packet_split {
  549. struct {
  550. /* one buffer for protocol header(s), three data buffers */
  551. uint64_t buffer_addr[MAX_PS_BUFFERS];
  552. } read;
  553. struct {
  554. struct {
  555. uint32_t mrq; /* Multiple Rx Queues */
  556. union {
  557. uint32_t rss; /* RSS Hash */
  558. struct {
  559. uint16_t ip_id; /* IP id */
  560. uint16_t csum; /* Packet Checksum */
  561. } csum_ip;
  562. } hi_dword;
  563. } lower;
  564. struct {
  565. uint32_t status_error; /* ext status/error */
  566. uint16_t length0; /* length of buffer 0 */
  567. uint16_t vlan; /* VLAN tag */
  568. } middle;
  569. struct {
  570. uint16_t header_status;
  571. uint16_t length[3]; /* length of buffers 1-3 */
  572. } upper;
  573. uint64_t reserved;
  574. } wb; /* writeback */
  575. };
  576. /* Receive Decriptor bit definitions */
  577. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  578. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  579. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  580. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  581. #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum caculated */
  582. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  583. #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
  584. #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */
  585. #define E1000_RXD_STAT_IPIDV 0x200 /* IP identification valid */
  586. #define E1000_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */
  587. #define E1000_RXD_STAT_ACK 0x8000 /* ACK Packet indication */
  588. #define E1000_RXD_ERR_CE 0x01 /* CRC Error */
  589. #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
  590. #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
  591. #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
  592. #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
  593. #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
  594. #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
  595. #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
  596. #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
  597. #define E1000_RXD_SPC_PRI_SHIFT 13
  598. #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */
  599. #define E1000_RXD_SPC_CFI_SHIFT 12
  600. #define E1000_RXDEXT_STATERR_CE 0x01000000
  601. #define E1000_RXDEXT_STATERR_SE 0x02000000
  602. #define E1000_RXDEXT_STATERR_SEQ 0x04000000
  603. #define E1000_RXDEXT_STATERR_CXE 0x10000000
  604. #define E1000_RXDEXT_STATERR_TCPE 0x20000000
  605. #define E1000_RXDEXT_STATERR_IPE 0x40000000
  606. #define E1000_RXDEXT_STATERR_RXE 0x80000000
  607. #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
  608. #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF
  609. /* mask to determine if packets should be dropped due to frame errors */
  610. #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
  611. E1000_RXD_ERR_CE | \
  612. E1000_RXD_ERR_SE | \
  613. E1000_RXD_ERR_SEQ | \
  614. E1000_RXD_ERR_CXE | \
  615. E1000_RXD_ERR_RXE)
  616. /* Same mask, but for extended and packet split descriptors */
  617. #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
  618. E1000_RXDEXT_STATERR_CE | \
  619. E1000_RXDEXT_STATERR_SE | \
  620. E1000_RXDEXT_STATERR_SEQ | \
  621. E1000_RXDEXT_STATERR_CXE | \
  622. E1000_RXDEXT_STATERR_RXE)
  623. /* Transmit Descriptor */
  624. struct e1000_tx_desc {
  625. uint64_t buffer_addr; /* Address of the descriptor's data buffer */
  626. union {
  627. uint32_t data;
  628. struct {
  629. uint16_t length; /* Data buffer length */
  630. uint8_t cso; /* Checksum offset */
  631. uint8_t cmd; /* Descriptor control */
  632. } flags;
  633. } lower;
  634. union {
  635. uint32_t data;
  636. struct {
  637. uint8_t status; /* Descriptor status */
  638. uint8_t css; /* Checksum start */
  639. uint16_t special;
  640. } fields;
  641. } upper;
  642. };
  643. /* Transmit Descriptor bit definitions */
  644. #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
  645. #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */
  646. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  647. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  648. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  649. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  650. #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
  651. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  652. #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
  653. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  654. #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
  655. #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
  656. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  657. #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
  658. #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
  659. #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
  660. #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
  661. #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
  662. #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
  663. #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
  664. /* Offload Context Descriptor */
  665. struct e1000_context_desc {
  666. union {
  667. uint32_t ip_config;
  668. struct {
  669. uint8_t ipcss; /* IP checksum start */
  670. uint8_t ipcso; /* IP checksum offset */
  671. uint16_t ipcse; /* IP checksum end */
  672. } ip_fields;
  673. } lower_setup;
  674. union {
  675. uint32_t tcp_config;
  676. struct {
  677. uint8_t tucss; /* TCP checksum start */
  678. uint8_t tucso; /* TCP checksum offset */
  679. uint16_t tucse; /* TCP checksum end */
  680. } tcp_fields;
  681. } upper_setup;
  682. uint32_t cmd_and_length; /* */
  683. union {
  684. uint32_t data;
  685. struct {
  686. uint8_t status; /* Descriptor status */
  687. uint8_t hdr_len; /* Header length */
  688. uint16_t mss; /* Maximum segment size */
  689. } fields;
  690. } tcp_seg_setup;
  691. };
  692. /* Offload data descriptor */
  693. struct e1000_data_desc {
  694. uint64_t buffer_addr; /* Address of the descriptor's buffer address */
  695. union {
  696. uint32_t data;
  697. struct {
  698. uint16_t length; /* Data buffer length */
  699. uint8_t typ_len_ext; /* */
  700. uint8_t cmd; /* */
  701. } flags;
  702. } lower;
  703. union {
  704. uint32_t data;
  705. struct {
  706. uint8_t status; /* Descriptor status */
  707. uint8_t popts; /* Packet Options */
  708. uint16_t special; /* */
  709. } fields;
  710. } upper;
  711. };
  712. /* Filters */
  713. #define E1000_NUM_UNICAST 16 /* Unicast filter entries */
  714. #define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */
  715. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  716. #define E1000_NUM_UNICAST_ICH8LAN 7
  717. #define E1000_MC_TBL_SIZE_ICH8LAN 32
  718. /* Receive Address Register */
  719. struct e1000_rar {
  720. volatile uint32_t low; /* receive address low */
  721. volatile uint32_t high; /* receive address high */
  722. };
  723. /* Number of entries in the Multicast Table Array (MTA). */
  724. #define E1000_NUM_MTA_REGISTERS 128
  725. #define E1000_NUM_MTA_REGISTERS_ICH8LAN 32
  726. /* IPv4 Address Table Entry */
  727. struct e1000_ipv4_at_entry {
  728. volatile uint32_t ipv4_addr; /* IP Address (RW) */
  729. volatile uint32_t reserved;
  730. };
  731. /* Four wakeup IP addresses are supported */
  732. #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
  733. #define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
  734. #define E1000_IP4AT_SIZE_ICH8LAN 3
  735. #define E1000_IP6AT_SIZE 1
  736. /* IPv6 Address Table Entry */
  737. struct e1000_ipv6_at_entry {
  738. volatile uint8_t ipv6_addr[16];
  739. };
  740. /* Flexible Filter Length Table Entry */
  741. struct e1000_fflt_entry {
  742. volatile uint32_t length; /* Flexible Filter Length (RW) */
  743. volatile uint32_t reserved;
  744. };
  745. /* Flexible Filter Mask Table Entry */
  746. struct e1000_ffmt_entry {
  747. volatile uint32_t mask; /* Flexible Filter Mask (RW) */
  748. volatile uint32_t reserved;
  749. };
  750. /* Flexible Filter Value Table Entry */
  751. struct e1000_ffvt_entry {
  752. volatile uint32_t value; /* Flexible Filter Value (RW) */
  753. volatile uint32_t reserved;
  754. };
  755. /* Four Flexible Filters are supported */
  756. #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
  757. /* Each Flexible Filter is at most 128 (0x80) bytes in length */
  758. #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128
  759. #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
  760. #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  761. #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  762. #define E1000_DISABLE_SERDES_LOOPBACK 0x0400
  763. /* Register Set. (82543, 82544)
  764. *
  765. * Registers are defined to be 32 bits and should be accessed as 32 bit values.
  766. * These registers are physically located on the NIC, but are mapped into the
  767. * host memory address space.
  768. *
  769. * RW - register is both readable and writable
  770. * RO - register is read only
  771. * WO - register is write only
  772. * R/clr - register is read only and is cleared when read
  773. * A - register array
  774. */
  775. #define E1000_CTRL 0x00000 /* Device Control - RW */
  776. #define E1000_CTRL_DUP 0x00004 /* Device Control Duplicate (Shadow) - RW */
  777. #define E1000_STATUS 0x00008 /* Device Status - RO */
  778. #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */
  779. #define E1000_EERD 0x00014 /* EEPROM Read - RW */
  780. #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */
  781. #define E1000_FLA 0x0001C /* Flash Access - RW */
  782. #define E1000_MDIC 0x00020 /* MDI Control - RW */
  783. #define E1000_SCTL 0x00024 /* SerDes Control - RW */
  784. #define E1000_FEXTNVM 0x00028 /* Future Extended NVM register */
  785. #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */
  786. #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */
  787. #define E1000_FCT 0x00030 /* Flow Control Type - RW */
  788. #define E1000_VET 0x00038 /* VLAN Ether Type - RW */
  789. #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */
  790. #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */
  791. #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */
  792. #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */
  793. #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */
  794. #define E1000_IAM 0x000E0 /* Interrupt Acknowledge Auto Mask */
  795. #define E1000_RCTL 0x00100 /* RX Control - RW */
  796. #define E1000_RDTR1 0x02820 /* RX Delay Timer (1) - RW */
  797. #define E1000_RDBAL1 0x02900 /* RX Descriptor Base Address Low (1) - RW */
  798. #define E1000_RDBAH1 0x02904 /* RX Descriptor Base Address High (1) - RW */
  799. #define E1000_RDLEN1 0x02908 /* RX Descriptor Length (1) - RW */
  800. #define E1000_RDH1 0x02910 /* RX Descriptor Head (1) - RW */
  801. #define E1000_RDT1 0x02918 /* RX Descriptor Tail (1) - RW */
  802. #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */
  803. #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */
  804. #define E1000_RXCW 0x00180 /* RX Configuration Word - RO */
  805. #define E1000_TCTL 0x00400 /* TX Control - RW */
  806. #define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */
  807. #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */
  808. #define E1000_TBT 0x00448 /* TX Burst Timer - RW */
  809. #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */
  810. #define E1000_LEDCTL 0x00E00 /* LED Control - RW */
  811. #define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */
  812. #define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */
  813. #define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */
  814. #define FEXTNVM_SW_CONFIG 0x0001
  815. #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */
  816. #define E1000_PBS 0x01008 /* Packet Buffer Size */
  817. #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */
  818. #define E1000_FLASH_UPDATES 1000
  819. #define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */
  820. #define E1000_FLASHT 0x01028 /* FLASH Timer Register */
  821. #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */
  822. #define E1000_FLSWCTL 0x01030 /* FLASH control register */
  823. #define E1000_FLSWDATA 0x01034 /* FLASH data register */
  824. #define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */
  825. #define E1000_FLOP 0x0103C /* FLASH Opcode Register */
  826. #define E1000_ERT 0x02008 /* Early Rx Threshold - RW */
  827. #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */
  828. #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */
  829. #define E1000_PSRCTL 0x02170 /* Packet Split Receive Control - RW */
  830. #define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */
  831. #define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */
  832. #define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */
  833. #define E1000_RDH 0x02810 /* RX Descriptor Head - RW */
  834. #define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */
  835. #define E1000_RDTR 0x02820 /* RX Delay Timer - RW */
  836. #define E1000_RDBAL0 E1000_RDBAL /* RX Desc Base Address Low (0) - RW */
  837. #define E1000_RDBAH0 E1000_RDBAH /* RX Desc Base Address High (0) - RW */
  838. #define E1000_RDLEN0 E1000_RDLEN /* RX Desc Length (0) - RW */
  839. #define E1000_RDH0 E1000_RDH /* RX Desc Head (0) - RW */
  840. #define E1000_RDT0 E1000_RDT /* RX Desc Tail (0) - RW */
  841. #define E1000_RDTR0 E1000_RDTR /* RX Delay Timer (0) - RW */
  842. #define E1000_RXDCTL 0x02828 /* RX Descriptor Control queue 0 - RW */
  843. #define E1000_RXDCTL1 0x02928 /* RX Descriptor Control queue 1 - RW */
  844. #define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */
  845. #define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */
  846. #define E1000_RAID 0x02C08 /* Receive Ack Interrupt Delay - RW */
  847. #define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */
  848. #define E1000_KABGTXD 0x03004 /* AFE Band Gap Transmit Ref Data */
  849. #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */
  850. #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */
  851. #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */
  852. #define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */
  853. #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */
  854. #define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */
  855. #define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */
  856. #define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */
  857. #define E1000_TDH 0x03810 /* TX Descriptor Head - RW */
  858. #define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */
  859. #define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */
  860. #define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */
  861. #define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */
  862. #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */
  863. #define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */
  864. #define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */
  865. #define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */
  866. #define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */
  867. #define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */
  868. #define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */
  869. #define E1000_TXDCTL1 0x03928 /* TX Descriptor Control (1) - RW */
  870. #define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */
  871. #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */
  872. #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */
  873. #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */
  874. #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */
  875. #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */
  876. #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */
  877. #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */
  878. #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */
  879. #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */
  880. #define E1000_COLC 0x04028 /* Collision Count - R/clr */
  881. #define E1000_DC 0x04030 /* Defer Count - R/clr */
  882. #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */
  883. #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */
  884. #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */
  885. #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */
  886. #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */
  887. #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */
  888. #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */
  889. #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */
  890. #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */
  891. #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */
  892. #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */
  893. #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */
  894. #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */
  895. #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */
  896. #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */
  897. #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */
  898. #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */
  899. #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */
  900. #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */
  901. #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */
  902. #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */
  903. #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */
  904. #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */
  905. #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */
  906. #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */
  907. #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */
  908. #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */
  909. #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */
  910. #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */
  911. #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */
  912. #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */
  913. #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */
  914. #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */
  915. #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */
  916. #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */
  917. #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */
  918. #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */
  919. #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */
  920. #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */
  921. #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */
  922. #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */
  923. #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */
  924. #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */
  925. #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */
  926. #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */
  927. #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */
  928. #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */
  929. #define E1000_IAC 0x04100 /* Interrupt Assertion Count */
  930. #define E1000_ICRXPTC 0x04104 /* Interrupt Cause Rx Packet Timer Expire Count */
  931. #define E1000_ICRXATC 0x04108 /* Interrupt Cause Rx Absolute Timer Expire Count */
  932. #define E1000_ICTXPTC 0x0410C /* Interrupt Cause Tx Packet Timer Expire Count */
  933. #define E1000_ICTXATC 0x04110 /* Interrupt Cause Tx Absolute Timer Expire Count */
  934. #define E1000_ICTXQEC 0x04118 /* Interrupt Cause Tx Queue Empty Count */
  935. #define E1000_ICTXQMTC 0x0411C /* Interrupt Cause Tx Queue Minimum Threshold Count */
  936. #define E1000_ICRXDMTC 0x04120 /* Interrupt Cause Rx Descriptor Minimum Threshold Count */
  937. #define E1000_ICRXOC 0x04124 /* Interrupt Cause Receiver Overrun Count */
  938. #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */
  939. #define E1000_RFCTL 0x05008 /* Receive Filter Control*/
  940. #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */
  941. #define E1000_RA 0x05400 /* Receive Address - RW Array */
  942. #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */
  943. #define E1000_WUC 0x05800 /* Wakeup Control - RW */
  944. #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */
  945. #define E1000_WUS 0x05810 /* Wakeup Status - RO */
  946. #define E1000_MANC 0x05820 /* Management Control - RW */
  947. #define E1000_IPAV 0x05838 /* IP Address Valid - RW */
  948. #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */
  949. #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */
  950. #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */
  951. #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */
  952. #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */
  953. #define E1000_HOST_IF 0x08800 /* Host Interface */
  954. #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */
  955. #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */
  956. #define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */
  957. #define E1000_MDPHYA 0x0003C /* PHY address - RW */
  958. #define E1000_MANC2H 0x05860 /* Managment Control To Host - RW */
  959. #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */
  960. #define E1000_GCR 0x05B00 /* PCI-Ex Control */
  961. #define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */
  962. #define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */
  963. #define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */
  964. #define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */
  965. #define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */
  966. #define E1000_SWSM 0x05B50 /* SW Semaphore */
  967. #define E1000_FWSM 0x05B54 /* FW Semaphore */
  968. #define E1000_FFLT_DBG 0x05F04 /* Debug Register */
  969. #define E1000_HICR 0x08F00 /* Host Inteface Control */
  970. /* RSS registers */
  971. #define E1000_CPUVEC 0x02C10 /* CPU Vector Register - RW */
  972. #define E1000_MRQC 0x05818 /* Multiple Receive Control - RW */
  973. #define E1000_RETA 0x05C00 /* Redirection Table - RW Array */
  974. #define E1000_RSSRK 0x05C80 /* RSS Random Key - RW Array */
  975. #define E1000_RSSIM 0x05864 /* RSS Interrupt Mask */
  976. #define E1000_RSSIR 0x05868 /* RSS Interrupt Request */
  977. /* Register Set (82542)
  978. *
  979. * Some of the 82542 registers are located at different offsets than they are
  980. * in more current versions of the 8254x. Despite the difference in location,
  981. * the registers function in the same manner.
  982. */
  983. #define E1000_82542_CTRL E1000_CTRL
  984. #define E1000_82542_CTRL_DUP E1000_CTRL_DUP
  985. #define E1000_82542_STATUS E1000_STATUS
  986. #define E1000_82542_EECD E1000_EECD
  987. #define E1000_82542_EERD E1000_EERD
  988. #define E1000_82542_CTRL_EXT E1000_CTRL_EXT
  989. #define E1000_82542_FLA E1000_FLA
  990. #define E1000_82542_MDIC E1000_MDIC
  991. #define E1000_82542_SCTL E1000_SCTL
  992. #define E1000_82542_FEXTNVM E1000_FEXTNVM
  993. #define E1000_82542_FCAL E1000_FCAL
  994. #define E1000_82542_FCAH E1000_FCAH
  995. #define E1000_82542_FCT E1000_FCT
  996. #define E1000_82542_VET E1000_VET
  997. #define E1000_82542_RA 0x00040
  998. #define E1000_82542_ICR E1000_ICR
  999. #define E1000_82542_ITR E1000_ITR
  1000. #define E1000_82542_ICS E1000_ICS
  1001. #define E1000_82542_IMS E1000_IMS
  1002. #define E1000_82542_IMC E1000_IMC
  1003. #define E1000_82542_RCTL E1000_RCTL
  1004. #define E1000_82542_RDTR 0x00108
  1005. #define E1000_82542_RDBAL 0x00110
  1006. #define E1000_82542_RDBAH 0x00114
  1007. #define E1000_82542_RDLEN 0x00118
  1008. #define E1000_82542_RDH 0x00120
  1009. #define E1000_82542_RDT 0x00128
  1010. #define E1000_82542_RDTR0 E1000_82542_RDTR
  1011. #define E1000_82542_RDBAL0 E1000_82542_RDBAL
  1012. #define E1000_82542_RDBAH0 E1000_82542_RDBAH
  1013. #define E1000_82542_RDLEN0 E1000_82542_RDLEN
  1014. #define E1000_82542_RDH0 E1000_82542_RDH
  1015. #define E1000_82542_RDT0 E1000_82542_RDT
  1016. #define E1000_82542_SRRCTL(_n) (0x280C + ((_n) << 8)) /* Split and Replication
  1017. * RX Control - RW */
  1018. #define E1000_82542_DCA_RXCTRL(_n) (0x02814 + ((_n) << 8))
  1019. #define E1000_82542_RDBAH3 0x02B04 /* RX Desc Base High Queue 3 - RW */
  1020. #define E1000_82542_RDBAL3 0x02B00 /* RX Desc Low Queue 3 - RW */
  1021. #define E1000_82542_RDLEN3 0x02B08 /* RX Desc Length Queue 3 - RW */
  1022. #define E1000_82542_RDH3 0x02B10 /* RX Desc Head Queue 3 - RW */
  1023. #define E1000_82542_RDT3 0x02B18 /* RX Desc Tail Queue 3 - RW */
  1024. #define E1000_82542_RDBAL2 0x02A00 /* RX Desc Base Low Queue 2 - RW */
  1025. #define E1000_82542_RDBAH2 0x02A04 /* RX Desc Base High Queue 2 - RW */
  1026. #define E1000_82542_RDLEN2 0x02A08 /* RX Desc Length Queue 2 - RW */
  1027. #define E1000_82542_RDH2 0x02A10 /* RX Desc Head Queue 2 - RW */
  1028. #define E1000_82542_RDT2 0x02A18 /* RX Desc Tail Queue 2 - RW */
  1029. #define E1000_82542_RDTR1 0x00130
  1030. #define E1000_82542_RDBAL1 0x00138
  1031. #define E1000_82542_RDBAH1 0x0013C
  1032. #define E1000_82542_RDLEN1 0x00140
  1033. #define E1000_82542_RDH1 0x00148
  1034. #define E1000_82542_RDT1 0x00150
  1035. #define E1000_82542_FCRTH 0x00160
  1036. #define E1000_82542_FCRTL 0x00168
  1037. #define E1000_82542_FCTTV E1000_FCTTV
  1038. #define E1000_82542_TXCW E1000_TXCW
  1039. #define E1000_82542_RXCW E1000_RXCW
  1040. #define E1000_82542_MTA 0x00200
  1041. #define E1000_82542_TCTL E1000_TCTL
  1042. #define E1000_82542_TCTL_EXT E1000_TCTL_EXT
  1043. #define E1000_82542_TIPG E1000_TIPG
  1044. #define E1000_82542_TDBAL 0x00420
  1045. #define E1000_82542_TDBAH 0x00424
  1046. #define E1000_82542_TDLEN 0x00428
  1047. #define E1000_82542_TDH 0x00430
  1048. #define E1000_82542_TDT 0x00438
  1049. #define E1000_82542_TIDV 0x00440
  1050. #define E1000_82542_TBT E1000_TBT
  1051. #define E1000_82542_AIT E1000_AIT
  1052. #define E1000_82542_VFTA 0x00600
  1053. #define E1000_82542_LEDCTL E1000_LEDCTL
  1054. #define E1000_82542_PBA E1000_PBA
  1055. #define E1000_82542_PBS E1000_PBS
  1056. #define E1000_82542_EEMNGCTL E1000_EEMNGCTL
  1057. #define E1000_82542_EEARBC E1000_EEARBC
  1058. #define E1000_82542_FLASHT E1000_FLASHT
  1059. #define E1000_82542_EEWR E1000_EEWR
  1060. #define E1000_82542_FLSWCTL E1000_FLSWCTL
  1061. #define E1000_82542_FLSWDATA E1000_FLSWDATA
  1062. #define E1000_82542_FLSWCNT E1000_FLSWCNT
  1063. #define E1000_82542_FLOP E1000_FLOP
  1064. #define E1000_82542_EXTCNF_CTRL E1000_EXTCNF_CTRL
  1065. #define E1000_82542_EXTCNF_SIZE E1000_EXTCNF_SIZE
  1066. #define E1000_82542_PHY_CTRL E1000_PHY_CTRL
  1067. #define E1000_82542_ERT E1000_ERT
  1068. #define E1000_82542_RXDCTL E1000_RXDCTL
  1069. #define E1000_82542_RXDCTL1 E1000_RXDCTL1
  1070. #define E1000_82542_RADV E1000_RADV
  1071. #define E1000_82542_RSRPD E1000_RSRPD
  1072. #define E1000_82542_TXDMAC E1000_TXDMAC
  1073. #define E1000_82542_KABGTXD E1000_KABGTXD
  1074. #define E1000_82542_TDFHS E1000_TDFHS
  1075. #define E1000_82542_TDFTS E1000_TDFTS
  1076. #define E1000_82542_TDFPC E1000_TDFPC
  1077. #define E1000_82542_TXDCTL E1000_TXDCTL
  1078. #define E1000_82542_TADV E1000_TADV
  1079. #define E1000_82542_TSPMT E1000_TSPMT
  1080. #define E1000_82542_CRCERRS E1000_CRCERRS
  1081. #define E1000_82542_ALGNERRC E1000_ALGNERRC
  1082. #define E1000_82542_SYMERRS E1000_SYMERRS
  1083. #define E1000_82542_RXERRC E1000_RXERRC
  1084. #define E1000_82542_MPC E1000_MPC
  1085. #define E1000_82542_SCC E1000_SCC
  1086. #define E1000_82542_ECOL E1000_ECOL
  1087. #define E1000_82542_MCC E1000_MCC
  1088. #define E1000_82542_LATECOL E1000_LATECOL
  1089. #define E1000_82542_COLC E1000_COLC
  1090. #define E1000_82542_DC E1000_DC
  1091. #define E1000_82542_TNCRS E1000_TNCRS
  1092. #define E1000_82542_SEC E1000_SEC
  1093. #define E1000_82542_CEXTERR E1000_CEXTERR
  1094. #define E1000_82542_RLEC E1000_RLEC
  1095. #define E1000_82542_XONRXC E1000_XONRXC
  1096. #define E1000_82542_XONTXC E1000_XONTXC
  1097. #define E1000_82542_XOFFRXC E1000_XOFFRXC
  1098. #define E1000_82542_XOFFTXC E1000_XOFFTXC
  1099. #define E1000_82542_FCRUC E1000_FCRUC
  1100. #define E1000_82542_PRC64 E1000_PRC64
  1101. #define E1000_82542_PRC127 E1000_PRC127
  1102. #define E1000_82542_PRC255 E1000_PRC255
  1103. #define E1000_82542_PRC511 E1000_PRC511
  1104. #define E1000_82542_PRC1023 E1000_PRC1023
  1105. #define E1000_82542_PRC1522 E1000_PRC1522
  1106. #define E1000_82542_GPRC E1000_GPRC
  1107. #define E1000_82542_BPRC E1000_BPRC
  1108. #define E1000_82542_MPRC E1000_MPRC
  1109. #define E1000_82542_GPTC E1000_GPTC
  1110. #define E1000_82542_GORCL E1000_GORCL
  1111. #define E1000_82542_GORCH E1000_GORCH
  1112. #define E1000_82542_GOTCL E1000_GOTCL
  1113. #define E1000_82542_GOTCH E1000_GOTCH
  1114. #define E1000_82542_RNBC E1000_RNBC
  1115. #define E1000_82542_RUC E1000_RUC
  1116. #define E1000_82542_RFC E1000_RFC
  1117. #define E1000_82542_ROC E1000_ROC
  1118. #define E1000_82542_RJC E1000_RJC
  1119. #define E1000_82542_MGTPRC E1000_MGTPRC
  1120. #define E1000_82542_MGTPDC E1000_MGTPDC
  1121. #define E1000_82542_MGTPTC E1000_MGTPTC
  1122. #define E1000_82542_TORL E1000_TORL
  1123. #define E1000_82542_TORH E1000_TORH
  1124. #define E1000_82542_TOTL E1000_TOTL
  1125. #define E1000_82542_TOTH E1000_TOTH
  1126. #define E1000_82542_TPR E1000_TPR
  1127. #define E1000_82542_TPT E1000_TPT
  1128. #define E1000_82542_PTC64 E1000_PTC64
  1129. #define E1000_82542_PTC127 E1000_PTC127
  1130. #define E1000_82542_PTC255 E1000_PTC255
  1131. #define E1000_82542_PTC511 E1000_PTC511
  1132. #define E1000_82542_PTC1023 E1000_PTC1023
  1133. #define E1000_82542_PTC1522 E1000_PTC1522
  1134. #define E1000_82542_MPTC E1000_MPTC
  1135. #define E1000_82542_BPTC E1000_BPTC
  1136. #define E1000_82542_TSCTC E1000_TSCTC
  1137. #define E1000_82542_TSCTFC E1000_TSCTFC
  1138. #define E1000_82542_RXCSUM E1000_RXCSUM
  1139. #define E1000_82542_WUC E1000_WUC
  1140. #define E1000_82542_WUFC E1000_WUFC
  1141. #define E1000_82542_WUS E1000_WUS
  1142. #define E1000_82542_MANC E1000_MANC
  1143. #define E1000_82542_IPAV E1000_IPAV
  1144. #define E1000_82542_IP4AT E1000_IP4AT
  1145. #define E1000_82542_IP6AT E1000_IP6AT
  1146. #define E1000_82542_WUPL E1000_WUPL
  1147. #define E1000_82542_WUPM E1000_WUPM
  1148. #define E1000_82542_FFLT E1000_FFLT
  1149. #define E1000_82542_TDFH 0x08010
  1150. #define E1000_82542_TDFT 0x08018
  1151. #define E1000_82542_FFMT E1000_FFMT
  1152. #define E1000_82542_FFVT E1000_FFVT
  1153. #define E1000_82542_HOST_IF E1000_HOST_IF
  1154. #define E1000_82542_IAM E1000_IAM
  1155. #define E1000_82542_EEMNGCTL E1000_EEMNGCTL
  1156. #define E1000_82542_PSRCTL E1000_PSRCTL
  1157. #define E1000_82542_RAID E1000_RAID
  1158. #define E1000_82542_TARC0 E1000_TARC0
  1159. #define E1000_82542_TDBAL1 E1000_TDBAL1
  1160. #define E1000_82542_TDBAH1 E1000_TDBAH1
  1161. #define E1000_82542_TDLEN1 E1000_TDLEN1
  1162. #define E1000_82542_TDH1 E1000_TDH1
  1163. #define E1000_82542_TDT1 E1000_TDT1
  1164. #define E1000_82542_TXDCTL1 E1000_TXDCTL1
  1165. #define E1000_82542_TARC1 E1000_TARC1
  1166. #define E1000_82542_RFCTL E1000_RFCTL
  1167. #define E1000_82542_GCR E1000_GCR
  1168. #define E1000_82542_GSCL_1 E1000_GSCL_1
  1169. #define E1000_82542_GSCL_2 E1000_GSCL_2
  1170. #define E1000_82542_GSCL_3 E1000_GSCL_3
  1171. #define E1000_82542_GSCL_4 E1000_GSCL_4
  1172. #define E1000_82542_FACTPS E1000_FACTPS
  1173. #define E1000_82542_SWSM E1000_SWSM
  1174. #define E1000_82542_FWSM E1000_FWSM
  1175. #define E1000_82542_FFLT_DBG E1000_FFLT_DBG
  1176. #define E1000_82542_IAC E1000_IAC
  1177. #define E1000_82542_ICRXPTC E1000_ICRXPTC
  1178. #define E1000_82542_ICRXATC E1000_ICRXATC
  1179. #define E1000_82542_ICTXPTC E1000_ICTXPTC
  1180. #define E1000_82542_ICTXATC E1000_ICTXATC
  1181. #define E1000_82542_ICTXQEC E1000_ICTXQEC
  1182. #define E1000_82542_ICTXQMTC E1000_ICTXQMTC
  1183. #define E1000_82542_ICRXDMTC E1000_ICRXDMTC
  1184. #define E1000_82542_ICRXOC E1000_ICRXOC
  1185. #define E1000_82542_HICR E1000_HICR
  1186. #define E1000_82542_CPUVEC E1000_CPUVEC
  1187. #define E1000_82542_MRQC E1000_MRQC
  1188. #define E1000_82542_RETA E1000_RETA
  1189. #define E1000_82542_RSSRK E1000_RSSRK
  1190. #define E1000_82542_RSSIM E1000_RSSIM
  1191. #define E1000_82542_RSSIR E1000_RSSIR
  1192. #define E1000_82542_KUMCTRLSTA E1000_KUMCTRLSTA
  1193. #define E1000_82542_SW_FW_SYNC E1000_SW_FW_SYNC
  1194. #define E1000_82542_MANC2H E1000_MANC2H
  1195. /* Statistics counters collected by the MAC */
  1196. struct e1000_hw_stats {
  1197. uint64_t crcerrs;
  1198. uint64_t algnerrc;
  1199. uint64_t symerrs;
  1200. uint64_t rxerrc;
  1201. uint64_t txerrc;
  1202. uint64_t mpc;
  1203. uint64_t scc;
  1204. uint64_t ecol;
  1205. uint64_t mcc;
  1206. uint64_t latecol;
  1207. uint64_t colc;
  1208. uint64_t dc;
  1209. uint64_t tncrs;
  1210. uint64_t sec;
  1211. uint64_t cexterr;
  1212. uint64_t rlec;
  1213. uint64_t xonrxc;
  1214. uint64_t xontxc;
  1215. uint64_t xoffrxc;
  1216. uint64_t xofftxc;
  1217. uint64_t fcruc;
  1218. uint64_t prc64;
  1219. uint64_t prc127;
  1220. uint64_t prc255;
  1221. uint64_t prc511;
  1222. uint64_t prc1023;
  1223. uint64_t prc1522;
  1224. uint64_t gprc;
  1225. uint64_t bprc;
  1226. uint64_t mprc;
  1227. uint64_t gptc;
  1228. uint64_t gorcl;
  1229. uint64_t gorch;
  1230. uint64_t gotcl;
  1231. uint64_t gotch;
  1232. uint64_t rnbc;
  1233. uint64_t ruc;
  1234. uint64_t rfc;
  1235. uint64_t roc;
  1236. uint64_t rlerrc;
  1237. uint64_t rjc;
  1238. uint64_t mgprc;
  1239. uint64_t mgpdc;
  1240. uint64_t mgptc;
  1241. uint64_t torl;
  1242. uint64_t torh;
  1243. uint64_t totl;
  1244. uint64_t toth;
  1245. uint64_t tpr;
  1246. uint64_t tpt;
  1247. uint64_t ptc64;
  1248. uint64_t ptc127;
  1249. uint64_t ptc255;
  1250. uint64_t ptc511;
  1251. uint64_t ptc1023;
  1252. uint64_t ptc1522;
  1253. uint64_t mptc;
  1254. uint64_t bptc;
  1255. uint64_t tsctc;
  1256. uint64_t tsctfc;
  1257. uint64_t iac;
  1258. uint64_t icrxptc;
  1259. uint64_t icrxatc;
  1260. uint64_t ictxptc;
  1261. uint64_t ictxatc;
  1262. uint64_t ictxqec;
  1263. uint64_t ictxqmtc;
  1264. uint64_t icrxdmtc;
  1265. uint64_t icrxoc;
  1266. };
  1267. /* Structure containing variables used by the shared code (e1000_hw.c) */
  1268. struct e1000_hw {
  1269. uint8_t *hw_addr;
  1270. uint8_t *flash_address;
  1271. e1000_mac_type mac_type;
  1272. e1000_phy_type phy_type;
  1273. uint32_t phy_init_script;
  1274. e1000_media_type media_type;
  1275. void *back;
  1276. struct e1000_shadow_ram *eeprom_shadow_ram;
  1277. uint32_t flash_bank_size;
  1278. uint32_t flash_base_addr;
  1279. e1000_fc_type fc;
  1280. e1000_bus_speed bus_speed;
  1281. e1000_bus_width bus_width;
  1282. e1000_bus_type bus_type;
  1283. struct e1000_eeprom_info eeprom;
  1284. e1000_ms_type master_slave;
  1285. e1000_ms_type original_master_slave;
  1286. e1000_ffe_config ffe_config_state;
  1287. uint32_t asf_firmware_present;
  1288. uint32_t eeprom_semaphore_present;
  1289. uint32_t swfw_sync_present;
  1290. uint32_t swfwhw_semaphore_present;
  1291. unsigned long io_base;
  1292. uint32_t phy_id;
  1293. uint32_t phy_revision;
  1294. uint32_t phy_addr;
  1295. uint32_t original_fc;
  1296. uint32_t txcw;
  1297. uint32_t autoneg_failed;
  1298. uint32_t max_frame_size;
  1299. uint32_t min_frame_size;
  1300. uint32_t mc_filter_type;
  1301. uint32_t num_mc_addrs;
  1302. uint32_t collision_delta;
  1303. uint32_t tx_packet_delta;
  1304. uint32_t ledctl_default;
  1305. uint32_t ledctl_mode1;
  1306. uint32_t ledctl_mode2;
  1307. boolean_t tx_pkt_filtering;
  1308. struct e1000_host_mng_dhcp_cookie mng_cookie;
  1309. uint16_t phy_spd_default;
  1310. uint16_t autoneg_advertised;
  1311. uint16_t pci_cmd_word;
  1312. uint16_t fc_high_water;
  1313. uint16_t fc_low_water;
  1314. uint16_t fc_pause_time;
  1315. uint16_t current_ifs_val;
  1316. uint16_t ifs_min_val;
  1317. uint16_t ifs_max_val;
  1318. uint16_t ifs_step_size;
  1319. uint16_t ifs_ratio;
  1320. uint16_t device_id;
  1321. uint16_t vendor_id;
  1322. uint16_t subsystem_id;
  1323. uint16_t subsystem_vendor_id;
  1324. uint8_t revision_id;
  1325. uint8_t autoneg;
  1326. uint8_t mdix;
  1327. uint8_t forced_speed_duplex;
  1328. uint8_t wait_autoneg_complete;
  1329. uint8_t dma_fairness;
  1330. uint8_t mac_addr[NODE_ADDRESS_SIZE];
  1331. uint8_t perm_mac_addr[NODE_ADDRESS_SIZE];
  1332. boolean_t disable_polarity_correction;
  1333. boolean_t speed_downgraded;
  1334. e1000_smart_speed smart_speed;
  1335. e1000_dsp_config dsp_config_state;
  1336. boolean_t get_link_status;
  1337. boolean_t serdes_link_down;
  1338. boolean_t tbi_compatibility_en;
  1339. boolean_t tbi_compatibility_on;
  1340. boolean_t laa_is_present;
  1341. boolean_t phy_reset_disable;
  1342. boolean_t initialize_hw_bits_disable;
  1343. boolean_t fc_send_xon;
  1344. boolean_t fc_strict_ieee;
  1345. boolean_t report_tx_early;
  1346. boolean_t adaptive_ifs;
  1347. boolean_t ifs_params_forced;
  1348. boolean_t in_ifs_mode;
  1349. boolean_t mng_reg_access_disabled;
  1350. boolean_t leave_av_bit_off;
  1351. boolean_t kmrn_lock_loss_workaround_disabled;
  1352. boolean_t bad_tx_carr_stats_fd;
  1353. boolean_t has_manc2h;
  1354. boolean_t rx_needs_kicking;
  1355. boolean_t has_smbus;
  1356. };
  1357. #define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */
  1358. #define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */
  1359. #define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM read/write registers */
  1360. #define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
  1361. #define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start operation */
  1362. #define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
  1363. #define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write complete */
  1364. #define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */
  1365. /* Register Bit Masks */
  1366. /* Device Control */
  1367. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  1368. #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */
  1369. #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */
  1370. #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
  1371. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  1372. #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */
  1373. #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */
  1374. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  1375. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  1376. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  1377. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  1378. #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
  1379. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  1380. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  1381. #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */
  1382. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  1383. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  1384. #define E1000_CTRL_D_UD_EN 0x00002000 /* Dock/Undock enable */
  1385. #define E1000_CTRL_D_UD_POLARITY 0x00004000 /* Defined polarity of Dock/Undock indication in SDP[0] */
  1386. #define E1000_CTRL_FORCE_PHY_RESET 0x00008000 /* Reset both PHY ports, through PHYRST_N pin */
  1387. #define E1000_CTRL_EXT_LINK_EN 0x00010000 /* enable link status from external LINK_0 and LINK_1 pins */
  1388. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  1389. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  1390. #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */
  1391. #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */
  1392. #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
  1393. #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */
  1394. #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */
  1395. #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */
  1396. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  1397. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  1398. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  1399. #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */
  1400. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  1401. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  1402. #define E1000_CTRL_SW2FW_INT 0x02000000 /* Initiate an interrupt to manageability engine */
  1403. /* Device Status */
  1404. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  1405. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  1406. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  1407. #define E1000_STATUS_FUNC_SHIFT 2
  1408. #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */
  1409. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  1410. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  1411. #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */
  1412. #define E1000_STATUS_SPEED_MASK 0x000000C0
  1413. #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
  1414. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  1415. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  1416. #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion
  1417. by EEPROM/Flash */
  1418. #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */
  1419. #define E1000_STATUS_DOCK_CI 0x00000800 /* Change in Dock/Undock state. Clear on write '0'. */
  1420. #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Status of Master requests. */
  1421. #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */
  1422. #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */
  1423. #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */
  1424. #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */
  1425. #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */
  1426. #define E1000_STATUS_BMC_SKU_0 0x00100000 /* BMC USB redirect disabled */
  1427. #define E1000_STATUS_BMC_SKU_1 0x00200000 /* BMC SRAM disabled */
  1428. #define E1000_STATUS_BMC_SKU_2 0x00400000 /* BMC SDRAM disabled */
  1429. #define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */
  1430. #define E1000_STATUS_BMC_LITE 0x01000000 /* BMC external code execution disabled */
  1431. #define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */
  1432. #define E1000_STATUS_FUSE_8 0x04000000
  1433. #define E1000_STATUS_FUSE_9 0x08000000
  1434. #define E1000_STATUS_SERDES0_DIS 0x10000000 /* SERDES disabled on port 0 */
  1435. #define E1000_STATUS_SERDES1_DIS 0x20000000 /* SERDES disabled on port 1 */
  1436. /* Constants used to intrepret the masked PCI-X bus speed. */
  1437. #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */
  1438. #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */
  1439. #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */
  1440. /* EEPROM/Flash Control */
  1441. #define E1000_EECD_SK 0x00000001 /* EEPROM Clock */
  1442. #define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */
  1443. #define E1000_EECD_DI 0x00000004 /* EEPROM Data In */
  1444. #define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */
  1445. #define E1000_EECD_FWE_MASK 0x00000030
  1446. #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */
  1447. #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */
  1448. #define E1000_EECD_FWE_SHIFT 4
  1449. #define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */
  1450. #define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */
  1451. #define E1000_EECD_PRES 0x00000100 /* EEPROM Present */
  1452. #define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */
  1453. #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type
  1454. * (0-small, 1-large) */
  1455. #define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */
  1456. #ifndef E1000_EEPROM_GRANT_ATTEMPTS
  1457. #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
  1458. #endif
  1459. #define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */
  1460. #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */
  1461. #define E1000_EECD_SIZE_EX_SHIFT 11
  1462. #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */
  1463. #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */
  1464. #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */
  1465. #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
  1466. #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
  1467. #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */
  1468. #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
  1469. #define E1000_EECD_SECVAL_SHIFT 22
  1470. #define E1000_STM_OPCODE 0xDB00
  1471. #define E1000_HICR_FW_RESET 0xC0
  1472. #define E1000_SHADOW_RAM_WORDS 2048
  1473. #define E1000_ICH_NVM_SIG_WORD 0x13
  1474. #define E1000_ICH_NVM_SIG_MASK 0xC0
  1475. /* EEPROM Read */
  1476. #define E1000_EERD_START 0x00000001 /* Start Read */
  1477. #define E1000_EERD_DONE 0x00000010 /* Read Done */
  1478. #define E1000_EERD_ADDR_SHIFT 8
  1479. #define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */
  1480. #define E1000_EERD_DATA_SHIFT 16
  1481. #define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */
  1482. /* SPI EEPROM Status Register */
  1483. #define EEPROM_STATUS_RDY_SPI 0x01
  1484. #define EEPROM_STATUS_WEN_SPI 0x02
  1485. #define EEPROM_STATUS_BP0_SPI 0x04
  1486. #define EEPROM_STATUS_BP1_SPI 0x08
  1487. #define EEPROM_STATUS_WPEN_SPI 0x80
  1488. /* Extended Device Control */
  1489. #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */
  1490. #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */
  1491. #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
  1492. #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */
  1493. #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */
  1494. #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable Pin 4 */
  1495. #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable Pin 5 */
  1496. #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA
  1497. #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */
  1498. #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */
  1499. #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */
  1500. #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */
  1501. #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */
  1502. #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */
  1503. #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */
  1504. #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
  1505. #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */
  1506. #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
  1507. #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
  1508. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  1509. #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
  1510. #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000
  1511. #define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000
  1512. #define E1000_CTRL_EXT_LINK_MODE_SERDES 0x00C00000
  1513. #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
  1514. #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000
  1515. #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000
  1516. #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000
  1517. #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000
  1518. #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000
  1519. #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
  1520. #define E1000_CTRL_EXT_IAME 0x08000000 /* Interrupt acknowledge Auto-mask */
  1521. #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers after IMS clear */
  1522. #define E1000_CRTL_EXT_PB_PAREN 0x01000000 /* packet buffer parity error detection enabled */
  1523. #define E1000_CTRL_EXT_DF_PAREN 0x02000000 /* descriptor FIFO parity error detection enable */
  1524. #define E1000_CTRL_EXT_GHOST_PAREN 0x40000000
  1525. /* MDI Control */
  1526. #define E1000_MDIC_DATA_MASK 0x0000FFFF
  1527. #define E1000_MDIC_REG_MASK 0x001F0000
  1528. #define E1000_MDIC_REG_SHIFT 16
  1529. #define E1000_MDIC_PHY_MASK 0x03E00000
  1530. #define E1000_MDIC_PHY_SHIFT 21
  1531. #define E1000_MDIC_OP_WRITE 0x04000000
  1532. #define E1000_MDIC_OP_READ 0x08000000
  1533. #define E1000_MDIC_READY 0x10000000
  1534. #define E1000_MDIC_INT_EN 0x20000000
  1535. #define E1000_MDIC_ERROR 0x40000000
  1536. #define E1000_KUMCTRLSTA_MASK 0x0000FFFF
  1537. #define E1000_KUMCTRLSTA_OFFSET 0x001F0000
  1538. #define E1000_KUMCTRLSTA_OFFSET_SHIFT 16
  1539. #define E1000_KUMCTRLSTA_REN 0x00200000
  1540. #define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000
  1541. #define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001
  1542. #define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002
  1543. #define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003
  1544. #define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004
  1545. #define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009
  1546. #define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010
  1547. #define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E
  1548. #define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F
  1549. /* FIFO Control */
  1550. #define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008
  1551. #define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800
  1552. /* In-Band Control */
  1553. #define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500
  1554. #define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010
  1555. /* Half-Duplex Control */
  1556. #define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004
  1557. #define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000
  1558. #define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E
  1559. #define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000
  1560. #define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000
  1561. #define E1000_KUMCTRLSTA_K0S_100_EN 0x2000
  1562. #define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000
  1563. #define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003
  1564. #define E1000_KABGTXD_BGSQLBIAS 0x00050000
  1565. #define E1000_PHY_CTRL_SPD_EN 0x00000001
  1566. #define E1000_PHY_CTRL_D0A_LPLU 0x00000002
  1567. #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
  1568. #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
  1569. #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
  1570. #define E1000_PHY_CTRL_B2B_EN 0x00000080
  1571. /* LED Control */
  1572. #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
  1573. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  1574. #define E1000_LEDCTL_LED0_BLINK_RATE 0x0000020
  1575. #define E1000_LEDCTL_LED0_IVRT 0x00000040
  1576. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  1577. #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00
  1578. #define E1000_LEDCTL_LED1_MODE_SHIFT 8
  1579. #define E1000_LEDCTL_LED1_BLINK_RATE 0x0002000
  1580. #define E1000_LEDCTL_LED1_IVRT 0x00004000
  1581. #define E1000_LEDCTL_LED1_BLINK 0x00008000
  1582. #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000
  1583. #define E1000_LEDCTL_LED2_MODE_SHIFT 16
  1584. #define E1000_LEDCTL_LED2_BLINK_RATE 0x00200000
  1585. #define E1000_LEDCTL_LED2_IVRT 0x00400000
  1586. #define E1000_LEDCTL_LED2_BLINK 0x00800000
  1587. #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000
  1588. #define E1000_LEDCTL_LED3_MODE_SHIFT 24
  1589. #define E1000_LEDCTL_LED3_BLINK_RATE 0x20000000
  1590. #define E1000_LEDCTL_LED3_IVRT 0x40000000
  1591. #define E1000_LEDCTL_LED3_BLINK 0x80000000
  1592. #define E1000_LEDCTL_MODE_LINK_10_1000 0x0
  1593. #define E1000_LEDCTL_MODE_LINK_100_1000 0x1
  1594. #define E1000_LEDCTL_MODE_LINK_UP 0x2
  1595. #define E1000_LEDCTL_MODE_ACTIVITY 0x3
  1596. #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
  1597. #define E1000_LEDCTL_MODE_LINK_10 0x5
  1598. #define E1000_LEDCTL_MODE_LINK_100 0x6
  1599. #define E1000_LEDCTL_MODE_LINK_1000 0x7
  1600. #define E1000_LEDCTL_MODE_PCIX_MODE 0x8
  1601. #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9
  1602. #define E1000_LEDCTL_MODE_COLLISION 0xA
  1603. #define E1000_LEDCTL_MODE_BUS_SPEED 0xB
  1604. #define E1000_LEDCTL_MODE_BUS_SIZE 0xC
  1605. #define E1000_LEDCTL_MODE_PAUSED 0xD
  1606. #define E1000_LEDCTL_MODE_LED_ON 0xE
  1607. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  1608. /* Receive Address */
  1609. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  1610. /* Interrupt Cause Read */
  1611. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  1612. #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */
  1613. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  1614. #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
  1615. #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
  1616. #define E1000_ICR_RXO 0x00000040 /* rx overrun */
  1617. #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
  1618. #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */
  1619. #define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */
  1620. #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */
  1621. #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */
  1622. #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */
  1623. #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */
  1624. #define E1000_ICR_TXD_LOW 0x00008000
  1625. #define E1000_ICR_SRPD 0x00010000
  1626. #define E1000_ICR_ACK 0x00020000 /* Receive Ack frame */
  1627. #define E1000_ICR_MNG 0x00040000 /* Manageability event */
  1628. #define E1000_ICR_DOCK 0x00080000 /* Dock/Undock */
  1629. #define E1000_ICR_INT_ASSERTED 0x80000000 /* If this bit asserted, the driver should claim the interrupt */
  1630. #define E1000_ICR_RXD_FIFO_PAR0 0x00100000 /* queue 0 Rx descriptor FIFO parity error */
  1631. #define E1000_ICR_TXD_FIFO_PAR0 0x00200000 /* queue 0 Tx descriptor FIFO parity error */
  1632. #define E1000_ICR_HOST_ARB_PAR 0x00400000 /* host arb read buffer parity error */
  1633. #define E1000_ICR_PB_PAR 0x00800000 /* packet buffer parity error */
  1634. #define E1000_ICR_RXD_FIFO_PAR1 0x01000000 /* queue 1 Rx descriptor FIFO parity error */
  1635. #define E1000_ICR_TXD_FIFO_PAR1 0x02000000 /* queue 1 Tx descriptor FIFO parity error */
  1636. #define E1000_ICR_ALL_PARITY 0x03F00000 /* all parity error bits */
  1637. #define E1000_ICR_DSW 0x00000020 /* FW changed the status of DISSW bit in the FWSM */
  1638. #define E1000_ICR_PHYINT 0x00001000 /* LAN connected device generates an interrupt */
  1639. #define E1000_ICR_EPRST 0x00100000 /* ME handware reset occurs */
  1640. /* Interrupt Cause Set */
  1641. #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1642. #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1643. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  1644. #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1645. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1646. #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */
  1647. #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1648. #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1649. #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1650. #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1651. #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1652. #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1653. #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1654. #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW
  1655. #define E1000_ICS_SRPD E1000_ICR_SRPD
  1656. #define E1000_ICS_ACK E1000_ICR_ACK /* Receive Ack frame */
  1657. #define E1000_ICS_MNG E1000_ICR_MNG /* Manageability event */
  1658. #define E1000_ICS_DOCK E1000_ICR_DOCK /* Dock/Undock */
  1659. #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
  1660. #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
  1661. #define E1000_ICS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */
  1662. #define E1000_ICS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */
  1663. #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
  1664. #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
  1665. #define E1000_ICS_DSW E1000_ICR_DSW
  1666. #define E1000_ICS_PHYINT E1000_ICR_PHYINT
  1667. #define E1000_ICS_EPRST E1000_ICR_EPRST
  1668. /* Interrupt Mask Set */
  1669. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1670. #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1671. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  1672. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1673. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1674. #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */
  1675. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1676. #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1677. #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1678. #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1679. #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1680. #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1681. #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1682. #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW
  1683. #define E1000_IMS_SRPD E1000_ICR_SRPD
  1684. #define E1000_IMS_ACK E1000_ICR_ACK /* Receive Ack frame */
  1685. #define E1000_IMS_MNG E1000_ICR_MNG /* Manageability event */
  1686. #define E1000_IMS_DOCK E1000_ICR_DOCK /* Dock/Undock */
  1687. #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
  1688. #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
  1689. #define E1000_IMS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */
  1690. #define E1000_IMS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */
  1691. #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
  1692. #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
  1693. #define E1000_IMS_DSW E1000_ICR_DSW
  1694. #define E1000_IMS_PHYINT E1000_ICR_PHYINT
  1695. #define E1000_IMS_EPRST E1000_ICR_EPRST
  1696. /* Interrupt Mask Clear */
  1697. #define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1698. #define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1699. #define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */
  1700. #define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1701. #define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1702. #define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */
  1703. #define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1704. #define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1705. #define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1706. #define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1707. #define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1708. #define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1709. #define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1710. #define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW
  1711. #define E1000_IMC_SRPD E1000_ICR_SRPD
  1712. #define E1000_IMC_ACK E1000_ICR_ACK /* Receive Ack frame */
  1713. #define E1000_IMC_MNG E1000_ICR_MNG /* Manageability event */
  1714. #define E1000_IMC_DOCK E1000_ICR_DOCK /* Dock/Undock */
  1715. #define E1000_IMC_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
  1716. #define E1000_IMC_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
  1717. #define E1000_IMC_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */
  1718. #define E1000_IMC_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */
  1719. #define E1000_IMC_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
  1720. #define E1000_IMC_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
  1721. #define E1000_IMC_DSW E1000_ICR_DSW
  1722. #define E1000_IMC_PHYINT E1000_ICR_PHYINT
  1723. #define E1000_IMC_EPRST E1000_ICR_EPRST
  1724. /* Receive Control */
  1725. #define E1000_RCTL_RST 0x00000001 /* Software reset */
  1726. #define E1000_RCTL_EN 0x00000002 /* enable */
  1727. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  1728. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  1729. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  1730. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  1731. #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
  1732. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  1733. #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */
  1734. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  1735. #define E1000_RCTL_DTYP_MASK 0x00000C00 /* Descriptor type mask */
  1736. #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */
  1737. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
  1738. #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */
  1739. #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */
  1740. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  1741. #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */
  1742. #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */
  1743. #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */
  1744. #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
  1745. #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */
  1746. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  1747. /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
  1748. #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */
  1749. #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */
  1750. #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
  1751. #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
  1752. /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
  1753. #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */
  1754. #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */
  1755. #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */
  1756. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  1757. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  1758. #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
  1759. #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */
  1760. #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
  1761. #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
  1762. #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
  1763. #define E1000_RCTL_FLXBUF_MASK 0x78000000 /* Flexible buffer size */
  1764. #define E1000_RCTL_FLXBUF_SHIFT 27 /* Flexible buffer shift */
  1765. /* Use byte values for the following shift parameters
  1766. * Usage:
  1767. * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
  1768. * E1000_PSRCTL_BSIZE0_MASK) |
  1769. * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
  1770. * E1000_PSRCTL_BSIZE1_MASK) |
  1771. * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
  1772. * E1000_PSRCTL_BSIZE2_MASK) |
  1773. * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
  1774. * E1000_PSRCTL_BSIZE3_MASK))
  1775. * where value0 = [128..16256], default=256
  1776. * value1 = [1024..64512], default=4096
  1777. * value2 = [0..64512], default=4096
  1778. * value3 = [0..64512], default=0
  1779. */
  1780. #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
  1781. #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
  1782. #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
  1783. #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
  1784. #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
  1785. #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
  1786. #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
  1787. #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
  1788. /* SW_W_SYNC definitions */
  1789. #define E1000_SWFW_EEP_SM 0x0001
  1790. #define E1000_SWFW_PHY0_SM 0x0002
  1791. #define E1000_SWFW_PHY1_SM 0x0004
  1792. #define E1000_SWFW_MAC_CSR_SM 0x0008
  1793. /* Receive Descriptor */
  1794. #define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */
  1795. #define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */
  1796. #define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */
  1797. #define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */
  1798. #define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */
  1799. /* Flow Control */
  1800. #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
  1801. #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */
  1802. #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
  1803. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  1804. /* Header split receive */
  1805. #define E1000_RFCTL_ISCSI_DIS 0x00000001
  1806. #define E1000_RFCTL_ISCSI_DWC_MASK 0x0000003E
  1807. #define E1000_RFCTL_ISCSI_DWC_SHIFT 1
  1808. #define E1000_RFCTL_NFSW_DIS 0x00000040
  1809. #define E1000_RFCTL_NFSR_DIS 0x00000080
  1810. #define E1000_RFCTL_NFS_VER_MASK 0x00000300
  1811. #define E1000_RFCTL_NFS_VER_SHIFT 8
  1812. #define E1000_RFCTL_IPV6_DIS 0x00000400
  1813. #define E1000_RFCTL_IPV6_XSUM_DIS 0x00000800
  1814. #define E1000_RFCTL_ACK_DIS 0x00001000
  1815. #define E1000_RFCTL_ACKD_DIS 0x00002000
  1816. #define E1000_RFCTL_IPFRSP_DIS 0x00004000
  1817. #define E1000_RFCTL_EXTEN 0x00008000
  1818. #define E1000_RFCTL_IPV6_EX_DIS 0x00010000
  1819. #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
  1820. /* Receive Descriptor Control */
  1821. #define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */
  1822. #define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */
  1823. #define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */
  1824. #define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */
  1825. /* Transmit Descriptor Control */
  1826. #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
  1827. #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
  1828. #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
  1829. #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
  1830. #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */
  1831. #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
  1832. #define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc.
  1833. still to be processed. */
  1834. /* Transmit Configuration Word */
  1835. #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
  1836. #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */
  1837. #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
  1838. #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
  1839. #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
  1840. #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */
  1841. #define E1000_TXCW_NP 0x00008000 /* TXCW next page */
  1842. #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */
  1843. #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */
  1844. #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
  1845. /* Receive Configuration Word */
  1846. #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
  1847. #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */
  1848. #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
  1849. #define E1000_RXCW_CC 0x10000000 /* Receive config change */
  1850. #define E1000_RXCW_C 0x20000000 /* Receive config */
  1851. #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
  1852. #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */
  1853. /* Transmit Control */
  1854. #define E1000_TCTL_RST 0x00000001 /* software reset */
  1855. #define E1000_TCTL_EN 0x00000002 /* enable tx */
  1856. #define E1000_TCTL_BCE 0x00000004 /* busy check enable */
  1857. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  1858. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  1859. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  1860. #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */
  1861. #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */
  1862. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  1863. #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */
  1864. #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
  1865. /* Extended Transmit Control */
  1866. #define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */
  1867. #define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */
  1868. #define DEFAULT_80003ES2LAN_TCTL_EXT_GCEX 0x00010000
  1869. /* Receive Checksum Control */
  1870. #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */
  1871. #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
  1872. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  1873. #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */
  1874. #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
  1875. #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
  1876. /* Multiple Receive Queue Control */
  1877. #define E1000_MRQC_ENABLE_MASK 0x00000003
  1878. #define E1000_MRQC_ENABLE_RSS_2Q 0x00000001
  1879. #define E1000_MRQC_ENABLE_RSS_INT 0x00000004
  1880. #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
  1881. #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
  1882. #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
  1883. #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
  1884. #define E1000_MRQC_RSS_FIELD_IPV6_EX 0x00080000
  1885. #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
  1886. #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
  1887. /* Definitions for power management and wakeup registers */
  1888. /* Wake Up Control */
  1889. #define E1000_WUC_APME 0x00000001 /* APM Enable */
  1890. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  1891. #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */
  1892. #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
  1893. #define E1000_WUC_SPM 0x80000000 /* Enable SPM */
  1894. /* Wake Up Filter Control */
  1895. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  1896. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  1897. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  1898. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  1899. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  1900. #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
  1901. #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
  1902. #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */
  1903. #define E1000_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */
  1904. #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */
  1905. #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */
  1906. #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */
  1907. #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */
  1908. #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */
  1909. #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */
  1910. #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1911. /* Wake Up Status */
  1912. #define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */
  1913. #define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */
  1914. #define E1000_WUS_EX 0x00000004 /* Directed Exact Received */
  1915. #define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */
  1916. #define E1000_WUS_BC 0x00000010 /* Broadcast Received */
  1917. #define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */
  1918. #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */
  1919. #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */
  1920. #define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */
  1921. #define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */
  1922. #define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */
  1923. #define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */
  1924. #define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1925. /* Management Control */
  1926. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  1927. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  1928. #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */
  1929. #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */
  1930. #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */
  1931. #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */
  1932. #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */
  1933. #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */
  1934. #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
  1935. #define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery
  1936. * Filtering */
  1937. #define E1000_MANC_ARP_RES_EN 0x00008000 /* Enable ARP response Filtering */
  1938. #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */
  1939. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  1940. #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */
  1941. #define E1000_MANC_RCV_ALL 0x00080000 /* Receive All Enabled */
  1942. #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
  1943. #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 /* Enable MAC address
  1944. * filtering */
  1945. #define E1000_MANC_EN_MNG2HOST 0x00200000 /* Enable MNG packets to host
  1946. * memory */
  1947. #define E1000_MANC_EN_IP_ADDR_FILTER 0x00400000 /* Enable IP address
  1948. * filtering */
  1949. #define E1000_MANC_EN_XSUM_FILTER 0x00800000 /* Enable checksum filtering */
  1950. #define E1000_MANC_BR_EN 0x01000000 /* Enable broadcast filtering */
  1951. #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */
  1952. #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */
  1953. #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */
  1954. #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */
  1955. #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */
  1956. #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */
  1957. #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */
  1958. #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */
  1959. /* SW Semaphore Register */
  1960. #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
  1961. #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
  1962. #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */
  1963. #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
  1964. /* FW Semaphore Register */
  1965. #define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */
  1966. #define E1000_FWSM_MODE_SHIFT 1
  1967. #define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */
  1968. #define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */
  1969. #define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */
  1970. #define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */
  1971. #define E1000_FWSM_SKUEL_SHIFT 29
  1972. #define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */
  1973. #define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */
  1974. #define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */
  1975. #define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */
  1976. /* FFLT Debug Register */
  1977. #define E1000_FFLT_DBG_INVC 0x00100000 /* Invalid /C/ code handling */
  1978. typedef enum {
  1979. e1000_mng_mode_none = 0,
  1980. e1000_mng_mode_asf,
  1981. e1000_mng_mode_pt,
  1982. e1000_mng_mode_ipmi,
  1983. e1000_mng_mode_host_interface_only
  1984. } e1000_mng_mode;
  1985. /* Host Inteface Control Register */
  1986. #define E1000_HICR_EN 0x00000001 /* Enable Bit - RO */
  1987. #define E1000_HICR_C 0x00000002 /* Driver sets this bit when done
  1988. * to put command in RAM */
  1989. #define E1000_HICR_SV 0x00000004 /* Status Validity */
  1990. #define E1000_HICR_FWR 0x00000080 /* FW reset. Set by the Host */
  1991. /* Host Interface Command Interface - Address range 0x8800-0x8EFF */
  1992. #define E1000_HI_MAX_DATA_LENGTH 252 /* Host Interface data length */
  1993. #define E1000_HI_MAX_BLOCK_BYTE_LENGTH 1792 /* Number of bytes in range */
  1994. #define E1000_HI_MAX_BLOCK_DWORD_LENGTH 448 /* Number of dwords in range */
  1995. #define E1000_HI_COMMAND_TIMEOUT 500 /* Time in ms to process HI command */
  1996. struct e1000_host_command_header {
  1997. uint8_t command_id;
  1998. uint8_t command_length;
  1999. uint8_t command_options; /* I/F bits for command, status for return */
  2000. uint8_t checksum;
  2001. };
  2002. struct e1000_host_command_info {
  2003. struct e1000_host_command_header command_header; /* Command Head/Command Result Head has 4 bytes */
  2004. uint8_t command_data[E1000_HI_MAX_DATA_LENGTH]; /* Command data can length 0..252 */
  2005. };
  2006. /* Host SMB register #0 */
  2007. #define E1000_HSMC0R_CLKIN 0x00000001 /* SMB Clock in */
  2008. #define E1000_HSMC0R_DATAIN 0x00000002 /* SMB Data in */
  2009. #define E1000_HSMC0R_DATAOUT 0x00000004 /* SMB Data out */
  2010. #define E1000_HSMC0R_CLKOUT 0x00000008 /* SMB Clock out */
  2011. /* Host SMB register #1 */
  2012. #define E1000_HSMC1R_CLKIN E1000_HSMC0R_CLKIN
  2013. #define E1000_HSMC1R_DATAIN E1000_HSMC0R_DATAIN
  2014. #define E1000_HSMC1R_DATAOUT E1000_HSMC0R_DATAOUT
  2015. #define E1000_HSMC1R_CLKOUT E1000_HSMC0R_CLKOUT
  2016. /* FW Status Register */
  2017. #define E1000_FWSTS_FWS_MASK 0x000000FF /* FW Status */
  2018. /* Wake Up Packet Length */
  2019. #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */
  2020. #define E1000_MDALIGN 4096
  2021. /* PCI-Ex registers*/
  2022. /* PCI-Ex Control Register */
  2023. #define E1000_GCR_RXD_NO_SNOOP 0x00000001
  2024. #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
  2025. #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
  2026. #define E1000_GCR_TXD_NO_SNOOP 0x00000008
  2027. #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
  2028. #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
  2029. #define PCI_EX_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
  2030. E1000_GCR_RXDSCW_NO_SNOOP | \
  2031. E1000_GCR_RXDSCR_NO_SNOOP | \
  2032. E1000_GCR_TXD_NO_SNOOP | \
  2033. E1000_GCR_TXDSCW_NO_SNOOP | \
  2034. E1000_GCR_TXDSCR_NO_SNOOP)
  2035. #define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL
  2036. #define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000
  2037. /* Function Active and Power State to MNG */
  2038. #define E1000_FACTPS_FUNC0_POWER_STATE_MASK 0x00000003
  2039. #define E1000_FACTPS_LAN0_VALID 0x00000004
  2040. #define E1000_FACTPS_FUNC0_AUX_EN 0x00000008
  2041. #define E1000_FACTPS_FUNC1_POWER_STATE_MASK 0x000000C0
  2042. #define E1000_FACTPS_FUNC1_POWER_STATE_SHIFT 6
  2043. #define E1000_FACTPS_LAN1_VALID 0x00000100
  2044. #define E1000_FACTPS_FUNC1_AUX_EN 0x00000200
  2045. #define E1000_FACTPS_FUNC2_POWER_STATE_MASK 0x00003000
  2046. #define E1000_FACTPS_FUNC2_POWER_STATE_SHIFT 12
  2047. #define E1000_FACTPS_IDE_ENABLE 0x00004000
  2048. #define E1000_FACTPS_FUNC2_AUX_EN 0x00008000
  2049. #define E1000_FACTPS_FUNC3_POWER_STATE_MASK 0x000C0000
  2050. #define E1000_FACTPS_FUNC3_POWER_STATE_SHIFT 18
  2051. #define E1000_FACTPS_SP_ENABLE 0x00100000
  2052. #define E1000_FACTPS_FUNC3_AUX_EN 0x00200000
  2053. #define E1000_FACTPS_FUNC4_POWER_STATE_MASK 0x03000000
  2054. #define E1000_FACTPS_FUNC4_POWER_STATE_SHIFT 24
  2055. #define E1000_FACTPS_IPMI_ENABLE 0x04000000
  2056. #define E1000_FACTPS_FUNC4_AUX_EN 0x08000000
  2057. #define E1000_FACTPS_MNGCG 0x20000000
  2058. #define E1000_FACTPS_LAN_FUNC_SEL 0x40000000
  2059. #define E1000_FACTPS_PM_STATE_CHANGED 0x80000000
  2060. /* PCI-Ex Config Space */
  2061. #define PCI_EX_LINK_STATUS 0x12
  2062. #define PCI_EX_LINK_WIDTH_MASK 0x3F0
  2063. #define PCI_EX_LINK_WIDTH_SHIFT 4
  2064. /* EEPROM Commands - Microwire */
  2065. #define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */
  2066. #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */
  2067. #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */
  2068. #define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */
  2069. #define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erast/write disable */
  2070. /* EEPROM Commands - SPI */
  2071. #define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  2072. #define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */
  2073. #define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */
  2074. #define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
  2075. #define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */
  2076. #define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */
  2077. #define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */
  2078. #define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */
  2079. #define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */
  2080. #define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */
  2081. #define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */
  2082. /* EEPROM Size definitions */
  2083. #define EEPROM_WORD_SIZE_SHIFT 6
  2084. #define EEPROM_SIZE_SHIFT 10
  2085. #define EEPROM_SIZE_MASK 0x1C00
  2086. /* EEPROM Word Offsets */
  2087. #define EEPROM_COMPAT 0x0003
  2088. #define EEPROM_ID_LED_SETTINGS 0x0004
  2089. #define EEPROM_VERSION 0x0005
  2090. #define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude adjustment. */
  2091. #define EEPROM_PHY_CLASS_WORD 0x0007
  2092. #define EEPROM_INIT_CONTROL1_REG 0x000A
  2093. #define EEPROM_INIT_CONTROL2_REG 0x000F
  2094. #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
  2095. #define EEPROM_INIT_CONTROL3_PORT_B 0x0014
  2096. #define EEPROM_INIT_3GIO_3 0x001A
  2097. #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
  2098. #define EEPROM_INIT_CONTROL3_PORT_A 0x0024
  2099. #define EEPROM_CFG 0x0012
  2100. #define EEPROM_FLASH_VERSION 0x0032
  2101. #define EEPROM_CHECKSUM_REG 0x003F
  2102. #define E1000_EEPROM_CFG_DONE 0x00040000 /* MNG config cycle done */
  2103. #define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000 /* ...for second port */
  2104. /* Word definitions for ID LED Settings */
  2105. #define ID_LED_RESERVED_0000 0x0000
  2106. #define ID_LED_RESERVED_FFFF 0xFFFF
  2107. #define ID_LED_RESERVED_82573 0xF746
  2108. #define ID_LED_DEFAULT_82573 0x1811
  2109. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  2110. (ID_LED_OFF1_OFF2 << 8) | \
  2111. (ID_LED_DEF1_DEF2 << 4) | \
  2112. (ID_LED_DEF1_DEF2))
  2113. #define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
  2114. (ID_LED_DEF1_OFF2 << 8) | \
  2115. (ID_LED_DEF1_ON2 << 4) | \
  2116. (ID_LED_DEF1_DEF2))
  2117. #define ID_LED_DEF1_DEF2 0x1
  2118. #define ID_LED_DEF1_ON2 0x2
  2119. #define ID_LED_DEF1_OFF2 0x3
  2120. #define ID_LED_ON1_DEF2 0x4
  2121. #define ID_LED_ON1_ON2 0x5
  2122. #define ID_LED_ON1_OFF2 0x6
  2123. #define ID_LED_OFF1_DEF2 0x7
  2124. #define ID_LED_OFF1_ON2 0x8
  2125. #define ID_LED_OFF1_OFF2 0x9
  2126. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  2127. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  2128. #define IGP_LED3_MODE 0x07000000
  2129. /* Mask bits for SERDES amplitude adjustment in Word 6 of the EEPROM */
  2130. #define EEPROM_SERDES_AMPLITUDE_MASK 0x000F
  2131. /* Mask bit for PHY class in Word 7 of the EEPROM */
  2132. #define EEPROM_PHY_CLASS_A 0x8000
  2133. /* Mask bits for fields in Word 0x0a of the EEPROM */
  2134. #define EEPROM_WORD0A_ILOS 0x0010
  2135. #define EEPROM_WORD0A_SWDPIO 0x01E0
  2136. #define EEPROM_WORD0A_LRST 0x0200
  2137. #define EEPROM_WORD0A_FD 0x0400
  2138. #define EEPROM_WORD0A_66MHZ 0x0800
  2139. /* Mask bits for fields in Word 0x0f of the EEPROM */
  2140. #define EEPROM_WORD0F_PAUSE_MASK 0x3000
  2141. #define EEPROM_WORD0F_PAUSE 0x1000
  2142. #define EEPROM_WORD0F_ASM_DIR 0x2000
  2143. #define EEPROM_WORD0F_ANE 0x0800
  2144. #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
  2145. #define EEPROM_WORD0F_LPLU 0x0001
  2146. /* Mask bits for fields in Word 0x10/0x20 of the EEPROM */
  2147. #define EEPROM_WORD1020_GIGA_DISABLE 0x0010
  2148. #define EEPROM_WORD1020_GIGA_DISABLE_NON_D0A 0x0008
  2149. /* Mask bits for fields in Word 0x1a of the EEPROM */
  2150. #define EEPROM_WORD1A_ASPM_MASK 0x000C
  2151. /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
  2152. #define EEPROM_SUM 0xBABA
  2153. /* EEPROM Map defines (WORD OFFSETS)*/
  2154. #define EEPROM_NODE_ADDRESS_BYTE_0 0
  2155. #define EEPROM_PBA_BYTE_1 8
  2156. #define EEPROM_RESERVED_WORD 0xFFFF
  2157. /* EEPROM Map Sizes (Byte Counts) */
  2158. #define PBA_SIZE 4
  2159. /* Collision related configuration parameters */
  2160. #define E1000_COLLISION_THRESHOLD 15
  2161. #define E1000_CT_SHIFT 4
  2162. /* Collision distance is a 0-based value that applies to
  2163. * half-duplex-capable hardware only. */
  2164. #define E1000_COLLISION_DISTANCE 63
  2165. #define E1000_COLLISION_DISTANCE_82542 64
  2166. #define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  2167. #define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  2168. #define E1000_COLD_SHIFT 12
  2169. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  2170. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  2171. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  2172. /* Default values for the transmit IPG register */
  2173. #define DEFAULT_82542_TIPG_IPGT 10
  2174. #define DEFAULT_82543_TIPG_IPGT_FIBER 9
  2175. #define DEFAULT_82543_TIPG_IPGT_COPPER 8
  2176. #define E1000_TIPG_IPGT_MASK 0x000003FF
  2177. #define E1000_TIPG_IPGR1_MASK 0x000FFC00
  2178. #define E1000_TIPG_IPGR2_MASK 0x3FF00000
  2179. #define DEFAULT_82542_TIPG_IPGR1 2
  2180. #define DEFAULT_82543_TIPG_IPGR1 8
  2181. #define E1000_TIPG_IPGR1_SHIFT 10
  2182. #define DEFAULT_82542_TIPG_IPGR2 10
  2183. #define DEFAULT_82543_TIPG_IPGR2 6
  2184. #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
  2185. #define E1000_TIPG_IPGR2_SHIFT 20
  2186. #define DEFAULT_80003ES2LAN_TIPG_IPGT_10_100 0x00000009
  2187. #define DEFAULT_80003ES2LAN_TIPG_IPGT_1000 0x00000008
  2188. #define E1000_TXDMAC_DPP 0x00000001
  2189. /* Adaptive IFS defines */
  2190. #define TX_THRESHOLD_START 8
  2191. #define TX_THRESHOLD_INCREMENT 10
  2192. #define TX_THRESHOLD_DECREMENT 1
  2193. #define TX_THRESHOLD_STOP 190
  2194. #define TX_THRESHOLD_DISABLE 0
  2195. #define TX_THRESHOLD_TIMER_MS 10000
  2196. #define MIN_NUM_XMITS 1000
  2197. #define IFS_MAX 80
  2198. #define IFS_STEP 10
  2199. #define IFS_MIN 40
  2200. #define IFS_RATIO 4
  2201. /* Extended Configuration Control and Size */
  2202. #define E1000_EXTCNF_CTRL_PCIE_WRITE_ENABLE 0x00000001
  2203. #define E1000_EXTCNF_CTRL_PHY_WRITE_ENABLE 0x00000002
  2204. #define E1000_EXTCNF_CTRL_D_UD_ENABLE 0x00000004
  2205. #define E1000_EXTCNF_CTRL_D_UD_LATENCY 0x00000008
  2206. #define E1000_EXTCNF_CTRL_D_UD_OWNER 0x00000010
  2207. #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
  2208. #define E1000_EXTCNF_CTRL_MDIO_HW_OWNERSHIP 0x00000040
  2209. #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER 0x0FFF0000
  2210. #define E1000_EXTCNF_SIZE_EXT_PHY_LENGTH 0x000000FF
  2211. #define E1000_EXTCNF_SIZE_EXT_DOCK_LENGTH 0x0000FF00
  2212. #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH 0x00FF0000
  2213. #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
  2214. #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
  2215. /* PBA constants */
  2216. #define E1000_PBA_8K 0x0008 /* 8KB, default Rx allocation */
  2217. #define E1000_PBA_12K 0x000C /* 12KB, default Rx allocation */
  2218. #define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */
  2219. #define E1000_PBA_20K 0x0014
  2220. #define E1000_PBA_22K 0x0016
  2221. #define E1000_PBA_24K 0x0018
  2222. #define E1000_PBA_30K 0x001E
  2223. #define E1000_PBA_32K 0x0020
  2224. #define E1000_PBA_34K 0x0022
  2225. #define E1000_PBA_38K 0x0026
  2226. #define E1000_PBA_40K 0x0028
  2227. #define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */
  2228. #define E1000_PBS_16K E1000_PBA_16K
  2229. /* Flow Control Constants */
  2230. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  2231. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  2232. #define FLOW_CONTROL_TYPE 0x8808
  2233. /* The historical defaults for the flow control values are given below. */
  2234. #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */
  2235. #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */
  2236. #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */
  2237. /* PCIX Config space */
  2238. #define PCIX_COMMAND_REGISTER 0xE6
  2239. #define PCIX_STATUS_REGISTER_LO 0xE8
  2240. #define PCIX_STATUS_REGISTER_HI 0xEA
  2241. #define PCIX_COMMAND_MMRBC_MASK 0x000C
  2242. #define PCIX_COMMAND_MMRBC_SHIFT 0x2
  2243. #define PCIX_STATUS_HI_MMRBC_MASK 0x0060
  2244. #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5
  2245. #define PCIX_STATUS_HI_MMRBC_4K 0x3
  2246. #define PCIX_STATUS_HI_MMRBC_2K 0x2
  2247. /* Number of bits required to shift right the "pause" bits from the
  2248. * EEPROM (bits 13:12) to the "pause" (bits 8:7) field in the TXCW register.
  2249. */
  2250. #define PAUSE_SHIFT 5
  2251. /* Number of bits required to shift left the "SWDPIO" bits from the
  2252. * EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field in the CTRL register.
  2253. */
  2254. #define SWDPIO_SHIFT 17
  2255. /* Number of bits required to shift left the "SWDPIO_EXT" bits from the
  2256. * EEPROM word F (bits 7:4) to the bits 11:8 of The Extended CTRL register.
  2257. */
  2258. #define SWDPIO__EXT_SHIFT 4
  2259. /* Number of bits required to shift left the "ILOS" bit from the EEPROM
  2260. * (bit 4) to the "ILOS" (bit 7) field in the CTRL register.
  2261. */
  2262. #define ILOS_SHIFT 3
  2263. #define RECEIVE_BUFFER_ALIGN_SIZE (256)
  2264. /* Number of milliseconds we wait for auto-negotiation to complete */
  2265. #define LINK_UP_TIMEOUT 500
  2266. /* Number of 100 microseconds we wait for PCI Express master disable */
  2267. #define MASTER_DISABLE_TIMEOUT 800
  2268. /* Number of milliseconds we wait for Eeprom auto read bit done after MAC reset */
  2269. #define AUTO_READ_DONE_TIMEOUT 10
  2270. /* Number of milliseconds we wait for PHY configuration done after MAC reset */
  2271. #define PHY_CFG_TIMEOUT 100
  2272. #define E1000_TX_BUFFER_SIZE ((uint32_t)1514)
  2273. /* The carrier extension symbol, as received by the NIC. */
  2274. #define CARRIER_EXTENSION 0x0F
  2275. /* TBI_ACCEPT macro definition:
  2276. *
  2277. * This macro requires:
  2278. * adapter = a pointer to struct e1000_hw
  2279. * status = the 8 bit status field of the RX descriptor with EOP set
  2280. * error = the 8 bit error field of the RX descriptor with EOP set
  2281. * length = the sum of all the length fields of the RX descriptors that
  2282. * make up the current frame
  2283. * last_byte = the last byte of the frame DMAed by the hardware
  2284. * max_frame_length = the maximum frame length we want to accept.
  2285. * min_frame_length = the minimum frame length we want to accept.
  2286. *
  2287. * This macro is a conditional that should be used in the interrupt
  2288. * handler's Rx processing routine when RxErrors have been detected.
  2289. *
  2290. * Typical use:
  2291. * ...
  2292. * if (TBI_ACCEPT) {
  2293. * accept_frame = TRUE;
  2294. * e1000_tbi_adjust_stats(adapter, MacAddress);
  2295. * frame_length--;
  2296. * } else {
  2297. * accept_frame = FALSE;
  2298. * }
  2299. * ...
  2300. */
  2301. #define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
  2302. ((adapter)->tbi_compatibility_on && \
  2303. (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
  2304. ((last_byte) == CARRIER_EXTENSION) && \
  2305. (((status) & E1000_RXD_STAT_VP) ? \
  2306. (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
  2307. ((length) <= ((adapter)->max_frame_size + 1))) : \
  2308. (((length) > (adapter)->min_frame_size) && \
  2309. ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
  2310. /* Structures, enums, and macros for the PHY */
  2311. /* Bit definitions for the Management Data IO (MDIO) and Management Data
  2312. * Clock (MDC) pins in the Device Control Register.
  2313. */
  2314. #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0
  2315. #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0
  2316. #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2
  2317. #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2
  2318. #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3
  2319. #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3
  2320. #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
  2321. #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA
  2322. /* PHY 1000 MII Register/Bit Definitions */
  2323. /* PHY Registers defined by IEEE */
  2324. #define PHY_CTRL 0x00 /* Control Register */
  2325. #define PHY_STATUS 0x01 /* Status Regiser */
  2326. #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
  2327. #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
  2328. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  2329. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  2330. #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */
  2331. #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
  2332. #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
  2333. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
  2334. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
  2335. #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */
  2336. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  2337. #define MAX_PHY_MULTI_PAGE_REG 0xF /* Registers equal on all pages */
  2338. /* M88E1000 Specific Registers */
  2339. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  2340. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  2341. #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */
  2342. #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */
  2343. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  2344. #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */
  2345. #define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */
  2346. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  2347. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  2348. #define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */
  2349. #define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */
  2350. #define IGP01E1000_IEEE_REGS_PAGE 0x0000
  2351. #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
  2352. #define IGP01E1000_IEEE_FORCE_GIGA 0x0140
  2353. /* IGP01E1000 Specific Registers */
  2354. #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */
  2355. #define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */
  2356. #define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */
  2357. #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */
  2358. #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */
  2359. #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */
  2360. #define IGP02E1000_PHY_POWER_MGMT 0x19
  2361. #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */
  2362. /* IGP01E1000 AGC Registers - stores the cable length values*/
  2363. #define IGP01E1000_PHY_AGC_A 0x1172
  2364. #define IGP01E1000_PHY_AGC_B 0x1272
  2365. #define IGP01E1000_PHY_AGC_C 0x1472
  2366. #define IGP01E1000_PHY_AGC_D 0x1872
  2367. /* IGP02E1000 AGC Registers for cable length values */
  2368. #define IGP02E1000_PHY_AGC_A 0x11B1
  2369. #define IGP02E1000_PHY_AGC_B 0x12B1
  2370. #define IGP02E1000_PHY_AGC_C 0x14B1
  2371. #define IGP02E1000_PHY_AGC_D 0x18B1
  2372. /* IGP01E1000 DSP Reset Register */
  2373. #define IGP01E1000_PHY_DSP_RESET 0x1F33
  2374. #define IGP01E1000_PHY_DSP_SET 0x1F71
  2375. #define IGP01E1000_PHY_DSP_FFE 0x1F35
  2376. #define IGP01E1000_PHY_CHANNEL_NUM 4
  2377. #define IGP02E1000_PHY_CHANNEL_NUM 4
  2378. #define IGP01E1000_PHY_AGC_PARAM_A 0x1171
  2379. #define IGP01E1000_PHY_AGC_PARAM_B 0x1271
  2380. #define IGP01E1000_PHY_AGC_PARAM_C 0x1471
  2381. #define IGP01E1000_PHY_AGC_PARAM_D 0x1871
  2382. #define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000
  2383. #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
  2384. #define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890
  2385. #define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000
  2386. #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004
  2387. #define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069
  2388. #define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A
  2389. /* IGP01E1000 PCS Initialization register - stores the polarity status when
  2390. * speed = 1000 Mbps. */
  2391. #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
  2392. #define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5
  2393. #define IGP01E1000_ANALOG_REGS_PAGE 0x20C0
  2394. /* Bits...
  2395. * 15-5: page
  2396. * 4-0: register offset
  2397. */
  2398. #define GG82563_PAGE_SHIFT 5
  2399. #define GG82563_REG(page, reg) \
  2400. (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
  2401. #define GG82563_MIN_ALT_REG 30
  2402. /* GG82563 Specific Registers */
  2403. #define GG82563_PHY_SPEC_CTRL \
  2404. GG82563_REG(0, 16) /* PHY Specific Control */
  2405. #define GG82563_PHY_SPEC_STATUS \
  2406. GG82563_REG(0, 17) /* PHY Specific Status */
  2407. #define GG82563_PHY_INT_ENABLE \
  2408. GG82563_REG(0, 18) /* Interrupt Enable */
  2409. #define GG82563_PHY_SPEC_STATUS_2 \
  2410. GG82563_REG(0, 19) /* PHY Specific Status 2 */
  2411. #define GG82563_PHY_RX_ERR_CNTR \
  2412. GG82563_REG(0, 21) /* Receive Error Counter */
  2413. #define GG82563_PHY_PAGE_SELECT \
  2414. GG82563_REG(0, 22) /* Page Select */
  2415. #define GG82563_PHY_SPEC_CTRL_2 \
  2416. GG82563_REG(0, 26) /* PHY Specific Control 2 */
  2417. #define GG82563_PHY_PAGE_SELECT_ALT \
  2418. GG82563_REG(0, 29) /* Alternate Page Select */
  2419. #define GG82563_PHY_TEST_CLK_CTRL \
  2420. GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */
  2421. #define GG82563_PHY_MAC_SPEC_CTRL \
  2422. GG82563_REG(2, 21) /* MAC Specific Control Register */
  2423. #define GG82563_PHY_MAC_SPEC_CTRL_2 \
  2424. GG82563_REG(2, 26) /* MAC Specific Control 2 */
  2425. #define GG82563_PHY_DSP_DISTANCE \
  2426. GG82563_REG(5, 26) /* DSP Distance */
  2427. /* Page 193 - Port Control Registers */
  2428. #define GG82563_PHY_KMRN_MODE_CTRL \
  2429. GG82563_REG(193, 16) /* Kumeran Mode Control */
  2430. #define GG82563_PHY_PORT_RESET \
  2431. GG82563_REG(193, 17) /* Port Reset */
  2432. #define GG82563_PHY_REVISION_ID \
  2433. GG82563_REG(193, 18) /* Revision ID */
  2434. #define GG82563_PHY_DEVICE_ID \
  2435. GG82563_REG(193, 19) /* Device ID */
  2436. #define GG82563_PHY_PWR_MGMT_CTRL \
  2437. GG82563_REG(193, 20) /* Power Management Control */
  2438. #define GG82563_PHY_RATE_ADAPT_CTRL \
  2439. GG82563_REG(193, 25) /* Rate Adaptation Control */
  2440. /* Page 194 - KMRN Registers */
  2441. #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \
  2442. GG82563_REG(194, 16) /* FIFO's Control/Status */
  2443. #define GG82563_PHY_KMRN_CTRL \
  2444. GG82563_REG(194, 17) /* Control */
  2445. #define GG82563_PHY_INBAND_CTRL \
  2446. GG82563_REG(194, 18) /* Inband Control */
  2447. #define GG82563_PHY_KMRN_DIAGNOSTIC \
  2448. GG82563_REG(194, 19) /* Diagnostic */
  2449. #define GG82563_PHY_ACK_TIMEOUTS \
  2450. GG82563_REG(194, 20) /* Acknowledge Timeouts */
  2451. #define GG82563_PHY_ADV_ABILITY \
  2452. GG82563_REG(194, 21) /* Advertised Ability */
  2453. #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \
  2454. GG82563_REG(194, 23) /* Link Partner Advertised Ability */
  2455. #define GG82563_PHY_ADV_NEXT_PAGE \
  2456. GG82563_REG(194, 24) /* Advertised Next Page */
  2457. #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \
  2458. GG82563_REG(194, 25) /* Link Partner Advertised Next page */
  2459. #define GG82563_PHY_KMRN_MISC \
  2460. GG82563_REG(194, 26) /* Misc. */
  2461. /* PHY Control Register */
  2462. #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
  2463. #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
  2464. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  2465. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  2466. #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
  2467. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  2468. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  2469. #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
  2470. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  2471. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  2472. /* PHY Status Register */
  2473. #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
  2474. #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
  2475. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  2476. #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
  2477. #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
  2478. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  2479. #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
  2480. #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
  2481. #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
  2482. #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
  2483. #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
  2484. #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
  2485. #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
  2486. #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
  2487. #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
  2488. /* Autoneg Advertisement Register */
  2489. #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */
  2490. #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
  2491. #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
  2492. #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
  2493. #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
  2494. #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */
  2495. #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
  2496. #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
  2497. #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */
  2498. #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  2499. /* Link Partner Ability Register (Base Page) */
  2500. #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */
  2501. #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */
  2502. #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */
  2503. #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */
  2504. #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */
  2505. #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */
  2506. #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
  2507. #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
  2508. #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */
  2509. #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */
  2510. #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  2511. /* Autoneg Expansion Register */
  2512. #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */
  2513. #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */
  2514. #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */
  2515. #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */
  2516. #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */
  2517. /* Next Page TX Register */
  2518. #define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  2519. #define NPTX_TOGGLE 0x0800 /* Toggles between exchanges
  2520. * of different NP
  2521. */
  2522. #define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  2523. * 0 = cannot comply with msg
  2524. */
  2525. #define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  2526. #define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  2527. * 0 = sending last NP
  2528. */
  2529. /* Link Partner Next Page Register */
  2530. #define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  2531. #define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges
  2532. * of different NP
  2533. */
  2534. #define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  2535. * 0 = cannot comply with msg
  2536. */
  2537. #define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  2538. #define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */
  2539. #define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  2540. * 0 = sending last NP
  2541. */
  2542. /* 1000BASE-T Control Register */
  2543. #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */
  2544. #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
  2545. #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
  2546. #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */
  2547. /* 0=DTE device */
  2548. #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
  2549. /* 0=Configure PHY as Slave */
  2550. #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
  2551. /* 0=Automatic Master/Slave config */
  2552. #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  2553. #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  2554. #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  2555. #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  2556. #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  2557. /* 1000BASE-T Status Register */
  2558. #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */
  2559. #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */
  2560. #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */
  2561. #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */
  2562. #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
  2563. #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
  2564. #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */
  2565. #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */
  2566. #define SR_1000T_REMOTE_RX_STATUS_SHIFT 12
  2567. #define SR_1000T_LOCAL_RX_STATUS_SHIFT 13
  2568. #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5
  2569. #define FFE_IDLE_ERR_COUNT_TIMEOUT_20 20
  2570. #define FFE_IDLE_ERR_COUNT_TIMEOUT_100 100
  2571. /* Extended Status Register */
  2572. #define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */
  2573. #define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */
  2574. #define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */
  2575. #define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */
  2576. #define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */
  2577. #define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */
  2578. #define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */
  2579. /* (0=enable, 1=disable) */
  2580. /* M88E1000 PHY Specific Control Register */
  2581. #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */
  2582. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  2583. #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */
  2584. #define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low,
  2585. * 0=CLK125 toggling
  2586. */
  2587. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  2588. /* Manual MDI configuration */
  2589. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  2590. #define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover,
  2591. * 100BASE-TX/10BASE-T:
  2592. * MDI Mode
  2593. */
  2594. #define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled
  2595. * all speeds.
  2596. */
  2597. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
  2598. /* 1=Enable Extended 10BASE-T distance
  2599. * (Lower 10BASE-T RX Threshold)
  2600. * 0=Normal 10BASE-T RX Threshold */
  2601. #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100
  2602. /* 1=5-Bit interface in 100BASE-TX
  2603. * 0=MII interface in 100BASE-TX */
  2604. #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */
  2605. #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */
  2606. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  2607. #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1
  2608. #define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5
  2609. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
  2610. /* M88E1000 PHY Specific Status Register */
  2611. #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */
  2612. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  2613. #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
  2614. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  2615. #define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M;
  2616. * 3=110-140M;4=>140M */
  2617. #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */
  2618. #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  2619. #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */
  2620. #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  2621. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  2622. #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */
  2623. #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */
  2624. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  2625. #define M88E1000_PSSR_REV_POLARITY_SHIFT 1
  2626. #define M88E1000_PSSR_DOWNSHIFT_SHIFT 5
  2627. #define M88E1000_PSSR_MDIX_SHIFT 6
  2628. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  2629. /* M88E1000 Extended PHY Specific Control Register */
  2630. #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */
  2631. #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled.
  2632. * Will assert lost lock and bring
  2633. * link down if idle not seen
  2634. * within 1ms in 1000BASE-T
  2635. */
  2636. /* Number of times we will attempt to autonegotiate before downshifting if we
  2637. * are the master */
  2638. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  2639. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  2640. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400
  2641. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800
  2642. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00
  2643. /* Number of times we will attempt to autonegotiate before downshifting if we
  2644. * are the slave */
  2645. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  2646. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000
  2647. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  2648. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200
  2649. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300
  2650. #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */
  2651. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  2652. #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */
  2653. /* M88EC018 Rev 2 specific DownShift settings */
  2654. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
  2655. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000
  2656. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200
  2657. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400
  2658. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600
  2659. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
  2660. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00
  2661. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00
  2662. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00
  2663. /* IGP01E1000 Specific Port Config Register - R/W */
  2664. #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010
  2665. #define IGP01E1000_PSCFR_PRE_EN 0x0020
  2666. #define IGP01E1000_PSCFR_SMART_SPEED 0x0080
  2667. #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100
  2668. #define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400
  2669. #define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000
  2670. /* IGP01E1000 Specific Port Status Register - R/O */
  2671. #define IGP01E1000_PSSR_AUTONEG_FAILED 0x0001 /* RO LH SC */
  2672. #define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
  2673. #define IGP01E1000_PSSR_CABLE_LENGTH 0x007C
  2674. #define IGP01E1000_PSSR_FULL_DUPLEX 0x0200
  2675. #define IGP01E1000_PSSR_LINK_UP 0x0400
  2676. #define IGP01E1000_PSSR_MDIX 0x0800
  2677. #define IGP01E1000_PSSR_SPEED_MASK 0xC000 /* speed bits mask */
  2678. #define IGP01E1000_PSSR_SPEED_10MBPS 0x4000
  2679. #define IGP01E1000_PSSR_SPEED_100MBPS 0x8000
  2680. #define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
  2681. #define IGP01E1000_PSSR_CABLE_LENGTH_SHIFT 0x0002 /* shift right 2 */
  2682. #define IGP01E1000_PSSR_MDIX_SHIFT 0x000B /* shift right 11 */
  2683. /* IGP01E1000 Specific Port Control Register - R/W */
  2684. #define IGP01E1000_PSCR_TP_LOOPBACK 0x0010
  2685. #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200
  2686. #define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400
  2687. #define IGP01E1000_PSCR_FLIP_CHIP 0x0800
  2688. #define IGP01E1000_PSCR_AUTO_MDIX 0x1000
  2689. #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */
  2690. /* IGP01E1000 Specific Port Link Health Register */
  2691. #define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
  2692. #define IGP01E1000_PLHR_GIG_SCRAMBLER_ERROR 0x4000
  2693. #define IGP01E1000_PLHR_MASTER_FAULT 0x2000
  2694. #define IGP01E1000_PLHR_MASTER_RESOLUTION 0x1000
  2695. #define IGP01E1000_PLHR_GIG_REM_RCVR_NOK 0x0800 /* LH */
  2696. #define IGP01E1000_PLHR_IDLE_ERROR_CNT_OFLOW 0x0400 /* LH */
  2697. #define IGP01E1000_PLHR_DATA_ERR_1 0x0200 /* LH */
  2698. #define IGP01E1000_PLHR_DATA_ERR_0 0x0100
  2699. #define IGP01E1000_PLHR_AUTONEG_FAULT 0x0040
  2700. #define IGP01E1000_PLHR_AUTONEG_ACTIVE 0x0010
  2701. #define IGP01E1000_PLHR_VALID_CHANNEL_D 0x0008
  2702. #define IGP01E1000_PLHR_VALID_CHANNEL_C 0x0004
  2703. #define IGP01E1000_PLHR_VALID_CHANNEL_B 0x0002
  2704. #define IGP01E1000_PLHR_VALID_CHANNEL_A 0x0001
  2705. /* IGP01E1000 Channel Quality Register */
  2706. #define IGP01E1000_MSE_CHANNEL_D 0x000F
  2707. #define IGP01E1000_MSE_CHANNEL_C 0x00F0
  2708. #define IGP01E1000_MSE_CHANNEL_B 0x0F00
  2709. #define IGP01E1000_MSE_CHANNEL_A 0xF000
  2710. #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
  2711. #define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in non-D0a modes */
  2712. #define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in D0a mode */
  2713. /* IGP01E1000 DSP reset macros */
  2714. #define DSP_RESET_ENABLE 0x0
  2715. #define DSP_RESET_DISABLE 0x2
  2716. #define E1000_MAX_DSP_RESETS 10
  2717. /* IGP01E1000 & IGP02E1000 AGC Registers */
  2718. #define IGP01E1000_AGC_LENGTH_SHIFT 7 /* Coarse - 13:11, Fine - 10:7 */
  2719. #define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Coarse - 15:13, Fine - 12:9 */
  2720. /* IGP02E1000 AGC Register Length 9-bit mask */
  2721. #define IGP02E1000_AGC_LENGTH_MASK 0x7F
  2722. /* 7 bits (3 Coarse + 4 Fine) --> 128 optional values */
  2723. #define IGP01E1000_AGC_LENGTH_TABLE_SIZE 128
  2724. #define IGP02E1000_AGC_LENGTH_TABLE_SIZE 113
  2725. /* The precision error of the cable length is +/- 10 meters */
  2726. #define IGP01E1000_AGC_RANGE 10
  2727. #define IGP02E1000_AGC_RANGE 15
  2728. /* IGP01E1000 PCS Initialization register */
  2729. /* bits 3:6 in the PCS registers stores the channels polarity */
  2730. #define IGP01E1000_PHY_POLARITY_MASK 0x0078
  2731. /* IGP01E1000 GMII FIFO Register */
  2732. #define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed
  2733. * on Link-Up */
  2734. #define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */
  2735. /* IGP01E1000 Analog Register */
  2736. #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1
  2737. #define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0
  2738. #define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC
  2739. #define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE
  2740. #define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000
  2741. #define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80
  2742. #define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070
  2743. #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100
  2744. #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002
  2745. #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040
  2746. #define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010
  2747. #define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080
  2748. #define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500
  2749. /* GG82563 PHY Specific Status Register (Page 0, Register 16 */
  2750. #define GG82563_PSCR_DISABLE_JABBER 0x0001 /* 1=Disable Jabber */
  2751. #define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002 /* 1=Polarity Reversal Disabled */
  2752. #define GG82563_PSCR_POWER_DOWN 0x0004 /* 1=Power Down */
  2753. #define GG82563_PSCR_COPPER_TRANSMITER_DISABLE 0x0008 /* 1=Transmitter Disabled */
  2754. #define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060
  2755. #define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000 /* 00=Manual MDI configuration */
  2756. #define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020 /* 01=Manual MDIX configuration */
  2757. #define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060 /* 11=Automatic crossover */
  2758. #define GG82563_PSCR_ENALBE_EXTENDED_DISTANCE 0x0080 /* 1=Enable Extended Distance */
  2759. #define GG82563_PSCR_ENERGY_DETECT_MASK 0x0300
  2760. #define GG82563_PSCR_ENERGY_DETECT_OFF 0x0000 /* 00,01=Off */
  2761. #define GG82563_PSCR_ENERGY_DETECT_RX 0x0200 /* 10=Sense on Rx only (Energy Detect) */
  2762. #define GG82563_PSCR_ENERGY_DETECT_RX_TM 0x0300 /* 11=Sense and Tx NLP */
  2763. #define GG82563_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force Link Good */
  2764. #define GG82563_PSCR_DOWNSHIFT_ENABLE 0x0800 /* 1=Enable Downshift */
  2765. #define GG82563_PSCR_DOWNSHIFT_COUNTER_MASK 0x7000
  2766. #define GG82563_PSCR_DOWNSHIFT_COUNTER_SHIFT 12
  2767. /* PHY Specific Status Register (Page 0, Register 17) */
  2768. #define GG82563_PSSR_JABBER 0x0001 /* 1=Jabber */
  2769. #define GG82563_PSSR_POLARITY 0x0002 /* 1=Polarity Reversed */
  2770. #define GG82563_PSSR_LINK 0x0008 /* 1=Link is Up */
  2771. #define GG82563_PSSR_ENERGY_DETECT 0x0010 /* 1=Sleep, 0=Active */
  2772. #define GG82563_PSSR_DOWNSHIFT 0x0020 /* 1=Downshift */
  2773. #define GG82563_PSSR_CROSSOVER_STATUS 0x0040 /* 1=MDIX, 0=MDI */
  2774. #define GG82563_PSSR_RX_PAUSE_ENABLED 0x0100 /* 1=Receive Pause Enabled */
  2775. #define GG82563_PSSR_TX_PAUSE_ENABLED 0x0200 /* 1=Transmit Pause Enabled */
  2776. #define GG82563_PSSR_LINK_UP 0x0400 /* 1=Link Up */
  2777. #define GG82563_PSSR_SPEED_DUPLEX_RESOLVED 0x0800 /* 1=Resolved */
  2778. #define GG82563_PSSR_PAGE_RECEIVED 0x1000 /* 1=Page Received */
  2779. #define GG82563_PSSR_DUPLEX 0x2000 /* 1-Full-Duplex */
  2780. #define GG82563_PSSR_SPEED_MASK 0xC000
  2781. #define GG82563_PSSR_SPEED_10MBPS 0x0000 /* 00=10Mbps */
  2782. #define GG82563_PSSR_SPEED_100MBPS 0x4000 /* 01=100Mbps */
  2783. #define GG82563_PSSR_SPEED_1000MBPS 0x8000 /* 10=1000Mbps */
  2784. /* PHY Specific Status Register 2 (Page 0, Register 19) */
  2785. #define GG82563_PSSR2_JABBER 0x0001 /* 1=Jabber */
  2786. #define GG82563_PSSR2_POLARITY_CHANGED 0x0002 /* 1=Polarity Changed */
  2787. #define GG82563_PSSR2_ENERGY_DETECT_CHANGED 0x0010 /* 1=Energy Detect Changed */
  2788. #define GG82563_PSSR2_DOWNSHIFT_INTERRUPT 0x0020 /* 1=Downshift Detected */
  2789. #define GG82563_PSSR2_MDI_CROSSOVER_CHANGE 0x0040 /* 1=Crossover Changed */
  2790. #define GG82563_PSSR2_FALSE_CARRIER 0x0100 /* 1=False Carrier */
  2791. #define GG82563_PSSR2_SYMBOL_ERROR 0x0200 /* 1=Symbol Error */
  2792. #define GG82563_PSSR2_LINK_STATUS_CHANGED 0x0400 /* 1=Link Status Changed */
  2793. #define GG82563_PSSR2_AUTO_NEG_COMPLETED 0x0800 /* 1=Auto-Neg Completed */
  2794. #define GG82563_PSSR2_PAGE_RECEIVED 0x1000 /* 1=Page Received */
  2795. #define GG82563_PSSR2_DUPLEX_CHANGED 0x2000 /* 1=Duplex Changed */
  2796. #define GG82563_PSSR2_SPEED_CHANGED 0x4000 /* 1=Speed Changed */
  2797. #define GG82563_PSSR2_AUTO_NEG_ERROR 0x8000 /* 1=Auto-Neg Error */
  2798. /* PHY Specific Control Register 2 (Page 0, Register 26) */
  2799. #define GG82563_PSCR2_10BT_POLARITY_FORCE 0x0002 /* 1=Force Negative Polarity */
  2800. #define GG82563_PSCR2_1000MB_TEST_SELECT_MASK 0x000C
  2801. #define GG82563_PSCR2_1000MB_TEST_SELECT_NORMAL 0x0000 /* 00,01=Normal Operation */
  2802. #define GG82563_PSCR2_1000MB_TEST_SELECT_112NS 0x0008 /* 10=Select 112ns Sequence */
  2803. #define GG82563_PSCR2_1000MB_TEST_SELECT_16NS 0x000C /* 11=Select 16ns Sequence */
  2804. #define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000 /* 1=Reverse Auto-Negotiation */
  2805. #define GG82563_PSCR2_1000BT_DISABLE 0x4000 /* 1=Disable 1000BASE-T */
  2806. #define GG82563_PSCR2_TRANSMITER_TYPE_MASK 0x8000
  2807. #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_B 0x0000 /* 0=Class B */
  2808. #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_A 0x8000 /* 1=Class A */
  2809. /* MAC Specific Control Register (Page 2, Register 21) */
  2810. /* Tx clock speed for Link Down and 1000BASE-T for the following speeds */
  2811. #define GG82563_MSCR_TX_CLK_MASK 0x0007
  2812. #define GG82563_MSCR_TX_CLK_10MBPS_2_5MHZ 0x0004
  2813. #define GG82563_MSCR_TX_CLK_100MBPS_25MHZ 0x0005
  2814. #define GG82563_MSCR_TX_CLK_1000MBPS_2_5MHZ 0x0006
  2815. #define GG82563_MSCR_TX_CLK_1000MBPS_25MHZ 0x0007
  2816. #define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010 /* 1=Assert */
  2817. /* DSP Distance Register (Page 5, Register 26) */
  2818. #define GG82563_DSPD_CABLE_LENGTH 0x0007 /* 0 = <50M;
  2819. 1 = 50-80M;
  2820. 2 = 80-110M;
  2821. 3 = 110-140M;
  2822. 4 = >140M */
  2823. /* Kumeran Mode Control Register (Page 193, Register 16) */
  2824. #define GG82563_KMCR_PHY_LEDS_EN 0x0020 /* 1=PHY LEDs, 0=Kumeran Inband LEDs */
  2825. #define GG82563_KMCR_FORCE_LINK_UP 0x0040 /* 1=Force Link Up */
  2826. #define GG82563_KMCR_SUPPRESS_SGMII_EPD_EXT 0x0080
  2827. #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT_MASK 0x0400
  2828. #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT 0x0400 /* 1=6.25MHz, 0=0.8MHz */
  2829. #define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800
  2830. /* Power Management Control Register (Page 193, Register 20) */
  2831. #define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001 /* 1=Enalbe SERDES Electrical Idle */
  2832. #define GG82563_PMCR_DISABLE_PORT 0x0002 /* 1=Disable Port */
  2833. #define GG82563_PMCR_DISABLE_SERDES 0x0004 /* 1=Disable SERDES */
  2834. #define GG82563_PMCR_REVERSE_AUTO_NEG 0x0008 /* 1=Enable Reverse Auto-Negotiation */
  2835. #define GG82563_PMCR_DISABLE_1000_NON_D0 0x0010 /* 1=Disable 1000Mbps Auto-Neg in non D0 */
  2836. #define GG82563_PMCR_DISABLE_1000 0x0020 /* 1=Disable 1000Mbps Auto-Neg Always */
  2837. #define GG82563_PMCR_REVERSE_AUTO_NEG_D0A 0x0040 /* 1=Enable D0a Reverse Auto-Negotiation */
  2838. #define GG82563_PMCR_FORCE_POWER_STATE 0x0080 /* 1=Force Power State */
  2839. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_MASK 0x0300
  2840. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_DR 0x0000 /* 00=Dr */
  2841. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0U 0x0100 /* 01=D0u */
  2842. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0A 0x0200 /* 10=D0a */
  2843. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D3 0x0300 /* 11=D3 */
  2844. /* In-Band Control Register (Page 194, Register 18) */
  2845. #define GG82563_ICR_DIS_PADDING 0x0010 /* Disable Padding Use */
  2846. /* Bit definitions for valid PHY IDs. */
  2847. /* I = Integrated
  2848. * E = External
  2849. */
  2850. #define M88_VENDOR 0x0141
  2851. #define M88E1000_E_PHY_ID 0x01410C50
  2852. #define M88E1000_I_PHY_ID 0x01410C30
  2853. #define M88E1011_I_PHY_ID 0x01410C20
  2854. #define IGP01E1000_I_PHY_ID 0x02A80380
  2855. #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
  2856. #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
  2857. #define M88E1011_I_REV_4 0x04
  2858. #define M88E1111_I_PHY_ID 0x01410CC0
  2859. #define L1LXT971A_PHY_ID 0x001378E0
  2860. #define GG82563_E_PHY_ID 0x01410CA0
  2861. /* Bits...
  2862. * 15-5: page
  2863. * 4-0: register offset
  2864. */
  2865. #define PHY_PAGE_SHIFT 5
  2866. #define PHY_REG(page, reg) \
  2867. (((page) << PHY_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
  2868. #define IGP3_PHY_PORT_CTRL \
  2869. PHY_REG(769, 17) /* Port General Configuration */
  2870. #define IGP3_PHY_RATE_ADAPT_CTRL \
  2871. PHY_REG(769, 25) /* Rate Adapter Control Register */
  2872. #define IGP3_KMRN_FIFO_CTRL_STATS \
  2873. PHY_REG(770, 16) /* KMRN FIFO's control/status register */
  2874. #define IGP3_KMRN_POWER_MNG_CTRL \
  2875. PHY_REG(770, 17) /* KMRN Power Management Control Register */
  2876. #define IGP3_KMRN_INBAND_CTRL \
  2877. PHY_REG(770, 18) /* KMRN Inband Control Register */
  2878. #define IGP3_KMRN_DIAG \
  2879. PHY_REG(770, 19) /* KMRN Diagnostic register */
  2880. #define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002 /* RX PCS is not synced */
  2881. #define IGP3_KMRN_ACK_TIMEOUT \
  2882. PHY_REG(770, 20) /* KMRN Acknowledge Timeouts register */
  2883. #define IGP3_VR_CTRL \
  2884. PHY_REG(776, 18) /* Voltage regulator control register */
  2885. #define IGP3_VR_CTRL_MODE_SHUT 0x0200 /* Enter powerdown, shutdown VRs */
  2886. #define IGP3_VR_CTRL_MODE_MASK 0x0300 /* Shutdown VR Mask */
  2887. #define IGP3_CAPABILITY \
  2888. PHY_REG(776, 19) /* IGP3 Capability Register */
  2889. /* Capabilities for SKU Control */
  2890. #define IGP3_CAP_INITIATE_TEAM 0x0001 /* Able to initiate a team */
  2891. #define IGP3_CAP_WFM 0x0002 /* Support WoL and PXE */
  2892. #define IGP3_CAP_ASF 0x0004 /* Support ASF */
  2893. #define IGP3_CAP_LPLU 0x0008 /* Support Low Power Link Up */
  2894. #define IGP3_CAP_DC_AUTO_SPEED 0x0010 /* Support AC/DC Auto Link Speed */
  2895. #define IGP3_CAP_SPD 0x0020 /* Support Smart Power Down */
  2896. #define IGP3_CAP_MULT_QUEUE 0x0040 /* Support 2 tx & 2 rx queues */
  2897. #define IGP3_CAP_RSS 0x0080 /* Support RSS */
  2898. #define IGP3_CAP_8021PQ 0x0100 /* Support 802.1Q & 802.1p */
  2899. #define IGP3_CAP_AMT_CB 0x0200 /* Support active manageability and circuit breaker */
  2900. #define IGP3_PPC_JORDAN_EN 0x0001
  2901. #define IGP3_PPC_JORDAN_GIGA_SPEED 0x0002
  2902. #define IGP3_KMRN_PMC_EE_IDLE_LINK_DIS 0x0001
  2903. #define IGP3_KMRN_PMC_K0S_ENTRY_LATENCY_MASK 0x001E
  2904. #define IGP3_KMRN_PMC_K0S_MODE1_EN_GIGA 0x0020
  2905. #define IGP3_KMRN_PMC_K0S_MODE1_EN_100 0x0040
  2906. #define IGP3E1000_PHY_MISC_CTRL 0x1B /* Misc. Ctrl register */
  2907. #define IGP3_PHY_MISC_DUPLEX_MANUAL_SET 0x1000 /* Duplex Manual Set */
  2908. #define IGP3_KMRN_EXT_CTRL PHY_REG(770, 18)
  2909. #define IGP3_KMRN_EC_DIS_INBAND 0x0080
  2910. #define IGP03E1000_E_PHY_ID 0x02A80390
  2911. #define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */
  2912. #define IFE_PLUS_E_PHY_ID 0x02A80320
  2913. #define IFE_C_E_PHY_ID 0x02A80310
  2914. #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status, Control and Address */
  2915. #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special control register */
  2916. #define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive False Carrier Counter */
  2917. #define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnet Counter */
  2918. #define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error Frame Counter */
  2919. #define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error Counter */
  2920. #define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive Premature End Of Frame Error Counter */
  2921. #define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of Frame Error Counter */
  2922. #define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber Detect Counter */
  2923. #define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and Status */
  2924. #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and LED configuration */
  2925. #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */
  2926. #define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control (HWI) */
  2927. #define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Defaut 1 = Disable auto reduced power down */
  2928. #define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power state of 100BASE-TX */
  2929. #define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power state of 10BASE-T */
  2930. #define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T polarity */
  2931. #define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY address */
  2932. #define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed result 1=100Mbs, 0=10Mbs */
  2933. #define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation duplex result 1=Full, 0=Half */
  2934. #define IFE_PESC_POLARITY_REVERSED_SHIFT 8
  2935. #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dyanmic Power Down disabled */
  2936. #define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity, 0=Normal */
  2937. #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity Disabled, 0=Enabled */
  2938. #define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled, 0=Normal Jabber Operation */
  2939. #define IFE_PSC_FORCE_POLARITY_SHIFT 5
  2940. #define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4
  2941. #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X feature, default 0=disabled */
  2942. #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X, 0=force MDI */
  2943. #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
  2944. #define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorithm is completed */
  2945. #define IFE_PMC_MDIX_MODE_SHIFT 6
  2946. #define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */
  2947. #define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI feature */
  2948. #define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed, 0=failed */
  2949. #define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses on the wire */
  2950. #define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */
  2951. #define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */
  2952. #define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication type of problem on the line */
  2953. #define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to the cable problem, in 80cm granularity */
  2954. #define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */
  2955. #define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */
  2956. #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */
  2957. #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
  2958. #define ICH_FLASH_COMMAND_TIMEOUT 5000 /* 5000 uSecs - adjusted */
  2959. #define ICH_FLASH_ERASE_TIMEOUT 3000000 /* Up to 3 seconds - worst case */
  2960. #define ICH_FLASH_CYCLE_REPEAT_COUNT 10 /* 10 cycles */
  2961. #define ICH_FLASH_SEG_SIZE_256 256
  2962. #define ICH_FLASH_SEG_SIZE_4K 4096
  2963. #define ICH_FLASH_SEG_SIZE_64K 65536
  2964. #define ICH_CYCLE_READ 0x0
  2965. #define ICH_CYCLE_RESERVED 0x1
  2966. #define ICH_CYCLE_WRITE 0x2
  2967. #define ICH_CYCLE_ERASE 0x3
  2968. #define ICH_FLASH_GFPREG 0x0000
  2969. #define ICH_FLASH_HSFSTS 0x0004
  2970. #define ICH_FLASH_HSFCTL 0x0006
  2971. #define ICH_FLASH_FADDR 0x0008
  2972. #define ICH_FLASH_FDATA0 0x0010
  2973. #define ICH_FLASH_FRACC 0x0050
  2974. #define ICH_FLASH_FREG0 0x0054
  2975. #define ICH_FLASH_FREG1 0x0058
  2976. #define ICH_FLASH_FREG2 0x005C
  2977. #define ICH_FLASH_FREG3 0x0060
  2978. #define ICH_FLASH_FPR0 0x0074
  2979. #define ICH_FLASH_FPR1 0x0078
  2980. #define ICH_FLASH_SSFSTS 0x0090
  2981. #define ICH_FLASH_SSFCTL 0x0092
  2982. #define ICH_FLASH_PREOP 0x0094
  2983. #define ICH_FLASH_OPTYPE 0x0096
  2984. #define ICH_FLASH_OPMENU 0x0098
  2985. #define ICH_FLASH_REG_MAPSIZE 0x00A0
  2986. #define ICH_FLASH_SECTOR_SIZE 4096
  2987. #define ICH_GFPREG_BASE_MASK 0x1FFF
  2988. #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
  2989. /* ICH8 GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
  2990. /* Offset 04h HSFSTS */
  2991. union ich8_hws_flash_status {
  2992. struct ich8_hsfsts {
  2993. #ifdef E1000_BIG_ENDIAN
  2994. uint16_t reserved2 :6;
  2995. uint16_t fldesvalid :1;
  2996. uint16_t flockdn :1;
  2997. uint16_t flcdone :1;
  2998. uint16_t flcerr :1;
  2999. uint16_t dael :1;
  3000. uint16_t berasesz :2;
  3001. uint16_t flcinprog :1;
  3002. uint16_t reserved1 :2;
  3003. #else
  3004. uint16_t flcdone :1; /* bit 0 Flash Cycle Done */
  3005. uint16_t flcerr :1; /* bit 1 Flash Cycle Error */
  3006. uint16_t dael :1; /* bit 2 Direct Access error Log */
  3007. uint16_t berasesz :2; /* bit 4:3 Block/Sector Erase Size */
  3008. uint16_t flcinprog :1; /* bit 5 flash SPI cycle in Progress */
  3009. uint16_t reserved1 :2; /* bit 13:6 Reserved */
  3010. uint16_t reserved2 :6; /* bit 13:6 Reserved */
  3011. uint16_t fldesvalid :1; /* bit 14 Flash Descriptor Valid */
  3012. uint16_t flockdn :1; /* bit 15 Flash Configuration Lock-Down */
  3013. #endif
  3014. } hsf_status;
  3015. uint16_t regval;
  3016. };
  3017. /* ICH8 GbE Flash Hardware Sequencing Flash control Register bit breakdown */
  3018. /* Offset 06h FLCTL */
  3019. union ich8_hws_flash_ctrl {
  3020. struct ich8_hsflctl {
  3021. #ifdef E1000_BIG_ENDIAN
  3022. uint16_t fldbcount :2;
  3023. uint16_t flockdn :6;
  3024. uint16_t flcgo :1;
  3025. uint16_t flcycle :2;
  3026. uint16_t reserved :5;
  3027. #else
  3028. uint16_t flcgo :1; /* 0 Flash Cycle Go */
  3029. uint16_t flcycle :2; /* 2:1 Flash Cycle */
  3030. uint16_t reserved :5; /* 7:3 Reserved */
  3031. uint16_t fldbcount :2; /* 9:8 Flash Data Byte Count */
  3032. uint16_t flockdn :6; /* 15:10 Reserved */
  3033. #endif
  3034. } hsf_ctrl;
  3035. uint16_t regval;
  3036. };
  3037. /* ICH8 Flash Region Access Permissions */
  3038. union ich8_hws_flash_regacc {
  3039. struct ich8_flracc {
  3040. #ifdef E1000_BIG_ENDIAN
  3041. uint32_t gmwag :8;
  3042. uint32_t gmrag :8;
  3043. uint32_t grwa :8;
  3044. uint32_t grra :8;
  3045. #else
  3046. uint32_t grra :8; /* 0:7 GbE region Read Access */
  3047. uint32_t grwa :8; /* 8:15 GbE region Write Access */
  3048. uint32_t gmrag :8; /* 23:16 GbE Master Read Access Grant */
  3049. uint32_t gmwag :8; /* 31:24 GbE Master Write Access Grant */
  3050. #endif
  3051. } hsf_flregacc;
  3052. uint16_t regval;
  3053. };
  3054. /* Miscellaneous PHY bit definitions. */
  3055. #define PHY_PREAMBLE 0xFFFFFFFF
  3056. #define PHY_SOF 0x01
  3057. #define PHY_OP_READ 0x02
  3058. #define PHY_OP_WRITE 0x01
  3059. #define PHY_TURNAROUND 0x02
  3060. #define PHY_PREAMBLE_SIZE 32
  3061. #define MII_CR_SPEED_1000 0x0040
  3062. #define MII_CR_SPEED_100 0x2000
  3063. #define MII_CR_SPEED_10 0x0000
  3064. #define E1000_PHY_ADDRESS 0x01
  3065. #define PHY_AUTO_NEG_TIME 45 /* 4.5 Seconds */
  3066. #define PHY_FORCE_TIME 20 /* 2.0 Seconds */
  3067. #define PHY_REVISION_MASK 0xFFFFFFF0
  3068. #define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */
  3069. #define REG4_SPEED_MASK 0x01E0
  3070. #define REG9_SPEED_MASK 0x0300
  3071. #define ADVERTISE_10_HALF 0x0001
  3072. #define ADVERTISE_10_FULL 0x0002
  3073. #define ADVERTISE_100_HALF 0x0004
  3074. #define ADVERTISE_100_FULL 0x0008
  3075. #define ADVERTISE_1000_HALF 0x0010
  3076. #define ADVERTISE_1000_FULL 0x0020
  3077. #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */
  3078. #define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds*/
  3079. #define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds*/
  3080. #endif /* _E1000_HW_H_ */
  3081. /*
  3082. * Local variables:
  3083. * c-basic-offset: 8
  3084. * c-indent-level: 8
  3085. * tab-width: 8
  3086. * End:
  3087. */