You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

ath5k_initvals.c 67KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. /*
  2. * Initial register settings functions
  3. *
  4. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  5. * Copyright (c) 2006-2009 Nick Kossifidis <mickflemm@gmail.com>
  6. * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
  7. *
  8. * Lightly modified for iPXE, July 2009, by Joshua Oreman <oremanj@rwcr.net>.
  9. *
  10. * Permission to use, copy, modify, and distribute this software for any
  11. * purpose with or without fee is hereby granted, provided that the above
  12. * copyright notice and this permission notice appear in all copies.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  15. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  16. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  17. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  18. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  19. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  20. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  21. *
  22. */
  23. FILE_LICENCE ( MIT );
  24. #include <unistd.h>
  25. #include "ath5k.h"
  26. #include "reg.h"
  27. #include "base.h"
  28. /*
  29. * Mode-independent initial register writes
  30. */
  31. struct ath5k_ini {
  32. u16 ini_register;
  33. u32 ini_value;
  34. enum {
  35. AR5K_INI_WRITE = 0, /* Default */
  36. AR5K_INI_READ = 1, /* Cleared on read */
  37. } ini_mode;
  38. };
  39. /*
  40. * Mode specific initial register values
  41. */
  42. struct ath5k_ini_mode {
  43. u16 mode_register;
  44. u32 mode_value[5];
  45. };
  46. /* Initial register settings for AR5210 */
  47. static const struct ath5k_ini ar5210_ini[] = {
  48. /* PCU and MAC registers */
  49. { AR5K_NOQCU_TXDP0, 0, AR5K_INI_WRITE },
  50. { AR5K_NOQCU_TXDP1, 0, AR5K_INI_WRITE },
  51. { AR5K_RXDP, 0, AR5K_INI_WRITE },
  52. { AR5K_CR, 0, AR5K_INI_WRITE },
  53. { AR5K_ISR, 0, AR5K_INI_READ },
  54. { AR5K_IMR, 0, AR5K_INI_WRITE },
  55. { AR5K_IER, AR5K_IER_DISABLE, AR5K_INI_WRITE },
  56. { AR5K_BSR, 0, AR5K_INI_READ },
  57. { AR5K_TXCFG, AR5K_DMASIZE_128B, AR5K_INI_WRITE },
  58. { AR5K_RXCFG, AR5K_DMASIZE_128B, AR5K_INI_WRITE },
  59. { AR5K_CFG, AR5K_INIT_CFG, AR5K_INI_WRITE },
  60. { AR5K_TOPS, 8, AR5K_INI_WRITE },
  61. { AR5K_RXNOFRM, 8, AR5K_INI_WRITE },
  62. { AR5K_RPGTO, 0, AR5K_INI_WRITE },
  63. { AR5K_TXNOFRM, 0, AR5K_INI_WRITE },
  64. { AR5K_SFR, 0, AR5K_INI_WRITE },
  65. { AR5K_MIBC, 0, AR5K_INI_WRITE },
  66. { AR5K_MISC, 0, AR5K_INI_WRITE },
  67. { AR5K_RX_FILTER_5210, 0, AR5K_INI_WRITE },
  68. { AR5K_MCAST_FILTER0_5210, 0, AR5K_INI_WRITE },
  69. { AR5K_MCAST_FILTER1_5210, 0, AR5K_INI_WRITE },
  70. { AR5K_TX_MASK0, 0, AR5K_INI_WRITE },
  71. { AR5K_TX_MASK1, 0, AR5K_INI_WRITE },
  72. { AR5K_CLR_TMASK, 0, AR5K_INI_WRITE },
  73. { AR5K_TRIG_LVL, AR5K_TUNE_MIN_TX_FIFO_THRES, AR5K_INI_WRITE },
  74. { AR5K_DIAG_SW_5210, 0, AR5K_INI_WRITE },
  75. { AR5K_RSSI_THR, AR5K_TUNE_RSSI_THRES, AR5K_INI_WRITE },
  76. { AR5K_TSF_L32_5210, 0, AR5K_INI_WRITE },
  77. { AR5K_TIMER0_5210, 0, AR5K_INI_WRITE },
  78. { AR5K_TIMER1_5210, 0xffffffff, AR5K_INI_WRITE },
  79. { AR5K_TIMER2_5210, 0xffffffff, AR5K_INI_WRITE },
  80. { AR5K_TIMER3_5210, 1, AR5K_INI_WRITE },
  81. { AR5K_CFP_DUR_5210, 0, AR5K_INI_WRITE },
  82. { AR5K_CFP_PERIOD_5210, 0, AR5K_INI_WRITE },
  83. /* PHY registers */
  84. { AR5K_PHY(0), 0x00000047, AR5K_INI_WRITE },
  85. { AR5K_PHY_AGC, 0x00000000, AR5K_INI_WRITE },
  86. { AR5K_PHY(3), 0x09848ea6, AR5K_INI_WRITE },
  87. { AR5K_PHY(4), 0x3d32e000, AR5K_INI_WRITE },
  88. { AR5K_PHY(5), 0x0000076b, AR5K_INI_WRITE },
  89. { AR5K_PHY_ACT, AR5K_PHY_ACT_DISABLE, AR5K_INI_WRITE },
  90. { AR5K_PHY(8), 0x02020200, AR5K_INI_WRITE },
  91. { AR5K_PHY(9), 0x00000e0e, AR5K_INI_WRITE },
  92. { AR5K_PHY(10), 0x0a020201, AR5K_INI_WRITE },
  93. { AR5K_PHY(11), 0x00036ffc, AR5K_INI_WRITE },
  94. { AR5K_PHY(12), 0x00000000, AR5K_INI_WRITE },
  95. { AR5K_PHY(13), 0x00000e0e, AR5K_INI_WRITE },
  96. { AR5K_PHY(14), 0x00000007, AR5K_INI_WRITE },
  97. { AR5K_PHY(15), 0x00020100, AR5K_INI_WRITE },
  98. { AR5K_PHY(16), 0x89630000, AR5K_INI_WRITE },
  99. { AR5K_PHY(17), 0x1372169c, AR5K_INI_WRITE },
  100. { AR5K_PHY(18), 0x0018b633, AR5K_INI_WRITE },
  101. { AR5K_PHY(19), 0x1284613c, AR5K_INI_WRITE },
  102. { AR5K_PHY(20), 0x0de8b8e0, AR5K_INI_WRITE },
  103. { AR5K_PHY(21), 0x00074859, AR5K_INI_WRITE },
  104. { AR5K_PHY(22), 0x7e80beba, AR5K_INI_WRITE },
  105. { AR5K_PHY(23), 0x313a665e, AR5K_INI_WRITE },
  106. { AR5K_PHY_AGCCTL, 0x00001d08, AR5K_INI_WRITE },
  107. { AR5K_PHY(25), 0x0001ce00, AR5K_INI_WRITE },
  108. { AR5K_PHY(26), 0x409a4190, AR5K_INI_WRITE },
  109. { AR5K_PHY(28), 0x0000000f, AR5K_INI_WRITE },
  110. { AR5K_PHY(29), 0x00000080, AR5K_INI_WRITE },
  111. { AR5K_PHY(30), 0x00000004, AR5K_INI_WRITE },
  112. { AR5K_PHY(31), 0x00000018, AR5K_INI_WRITE }, /* 0x987c */
  113. { AR5K_PHY(64), 0x00000000, AR5K_INI_WRITE }, /* 0x9900 */
  114. { AR5K_PHY(65), 0x00000000, AR5K_INI_WRITE },
  115. { AR5K_PHY(66), 0x00000000, AR5K_INI_WRITE },
  116. { AR5K_PHY(67), 0x00800000, AR5K_INI_WRITE },
  117. { AR5K_PHY(68), 0x00000003, AR5K_INI_WRITE },
  118. /* BB gain table (64bytes) */
  119. { AR5K_BB_GAIN(0), 0x00000000, AR5K_INI_WRITE },
  120. { AR5K_BB_GAIN(1), 0x00000020, AR5K_INI_WRITE },
  121. { AR5K_BB_GAIN(2), 0x00000010, AR5K_INI_WRITE },
  122. { AR5K_BB_GAIN(3), 0x00000030, AR5K_INI_WRITE },
  123. { AR5K_BB_GAIN(4), 0x00000008, AR5K_INI_WRITE },
  124. { AR5K_BB_GAIN(5), 0x00000028, AR5K_INI_WRITE },
  125. { AR5K_BB_GAIN(6), 0x00000028, AR5K_INI_WRITE },
  126. { AR5K_BB_GAIN(7), 0x00000004, AR5K_INI_WRITE },
  127. { AR5K_BB_GAIN(8), 0x00000024, AR5K_INI_WRITE },
  128. { AR5K_BB_GAIN(9), 0x00000014, AR5K_INI_WRITE },
  129. { AR5K_BB_GAIN(10), 0x00000034, AR5K_INI_WRITE },
  130. { AR5K_BB_GAIN(11), 0x0000000c, AR5K_INI_WRITE },
  131. { AR5K_BB_GAIN(12), 0x0000002c, AR5K_INI_WRITE },
  132. { AR5K_BB_GAIN(13), 0x00000002, AR5K_INI_WRITE },
  133. { AR5K_BB_GAIN(14), 0x00000022, AR5K_INI_WRITE },
  134. { AR5K_BB_GAIN(15), 0x00000012, AR5K_INI_WRITE },
  135. { AR5K_BB_GAIN(16), 0x00000032, AR5K_INI_WRITE },
  136. { AR5K_BB_GAIN(17), 0x0000000a, AR5K_INI_WRITE },
  137. { AR5K_BB_GAIN(18), 0x0000002a, AR5K_INI_WRITE },
  138. { AR5K_BB_GAIN(19), 0x00000001, AR5K_INI_WRITE },
  139. { AR5K_BB_GAIN(20), 0x00000021, AR5K_INI_WRITE },
  140. { AR5K_BB_GAIN(21), 0x00000011, AR5K_INI_WRITE },
  141. { AR5K_BB_GAIN(22), 0x00000031, AR5K_INI_WRITE },
  142. { AR5K_BB_GAIN(23), 0x00000009, AR5K_INI_WRITE },
  143. { AR5K_BB_GAIN(24), 0x00000029, AR5K_INI_WRITE },
  144. { AR5K_BB_GAIN(25), 0x00000005, AR5K_INI_WRITE },
  145. { AR5K_BB_GAIN(26), 0x00000025, AR5K_INI_WRITE },
  146. { AR5K_BB_GAIN(27), 0x00000015, AR5K_INI_WRITE },
  147. { AR5K_BB_GAIN(28), 0x00000035, AR5K_INI_WRITE },
  148. { AR5K_BB_GAIN(29), 0x0000000d, AR5K_INI_WRITE },
  149. { AR5K_BB_GAIN(30), 0x0000002d, AR5K_INI_WRITE },
  150. { AR5K_BB_GAIN(31), 0x00000003, AR5K_INI_WRITE },
  151. { AR5K_BB_GAIN(32), 0x00000023, AR5K_INI_WRITE },
  152. { AR5K_BB_GAIN(33), 0x00000013, AR5K_INI_WRITE },
  153. { AR5K_BB_GAIN(34), 0x00000033, AR5K_INI_WRITE },
  154. { AR5K_BB_GAIN(35), 0x0000000b, AR5K_INI_WRITE },
  155. { AR5K_BB_GAIN(36), 0x0000002b, AR5K_INI_WRITE },
  156. { AR5K_BB_GAIN(37), 0x00000007, AR5K_INI_WRITE },
  157. { AR5K_BB_GAIN(38), 0x00000027, AR5K_INI_WRITE },
  158. { AR5K_BB_GAIN(39), 0x00000017, AR5K_INI_WRITE },
  159. { AR5K_BB_GAIN(40), 0x00000037, AR5K_INI_WRITE },
  160. { AR5K_BB_GAIN(41), 0x0000000f, AR5K_INI_WRITE },
  161. { AR5K_BB_GAIN(42), 0x0000002f, AR5K_INI_WRITE },
  162. { AR5K_BB_GAIN(43), 0x0000002f, AR5K_INI_WRITE },
  163. { AR5K_BB_GAIN(44), 0x0000002f, AR5K_INI_WRITE },
  164. { AR5K_BB_GAIN(45), 0x0000002f, AR5K_INI_WRITE },
  165. { AR5K_BB_GAIN(46), 0x0000002f, AR5K_INI_WRITE },
  166. { AR5K_BB_GAIN(47), 0x0000002f, AR5K_INI_WRITE },
  167. { AR5K_BB_GAIN(48), 0x0000002f, AR5K_INI_WRITE },
  168. { AR5K_BB_GAIN(49), 0x0000002f, AR5K_INI_WRITE },
  169. { AR5K_BB_GAIN(50), 0x0000002f, AR5K_INI_WRITE },
  170. { AR5K_BB_GAIN(51), 0x0000002f, AR5K_INI_WRITE },
  171. { AR5K_BB_GAIN(52), 0x0000002f, AR5K_INI_WRITE },
  172. { AR5K_BB_GAIN(53), 0x0000002f, AR5K_INI_WRITE },
  173. { AR5K_BB_GAIN(54), 0x0000002f, AR5K_INI_WRITE },
  174. { AR5K_BB_GAIN(55), 0x0000002f, AR5K_INI_WRITE },
  175. { AR5K_BB_GAIN(56), 0x0000002f, AR5K_INI_WRITE },
  176. { AR5K_BB_GAIN(57), 0x0000002f, AR5K_INI_WRITE },
  177. { AR5K_BB_GAIN(58), 0x0000002f, AR5K_INI_WRITE },
  178. { AR5K_BB_GAIN(59), 0x0000002f, AR5K_INI_WRITE },
  179. { AR5K_BB_GAIN(60), 0x0000002f, AR5K_INI_WRITE },
  180. { AR5K_BB_GAIN(61), 0x0000002f, AR5K_INI_WRITE },
  181. { AR5K_BB_GAIN(62), 0x0000002f, AR5K_INI_WRITE },
  182. { AR5K_BB_GAIN(63), 0x0000002f, AR5K_INI_WRITE },
  183. /* 5110 RF gain table (64btes) */
  184. { AR5K_RF_GAIN(0), 0x0000001d, AR5K_INI_WRITE },
  185. { AR5K_RF_GAIN(1), 0x0000005d, AR5K_INI_WRITE },
  186. { AR5K_RF_GAIN(2), 0x0000009d, AR5K_INI_WRITE },
  187. { AR5K_RF_GAIN(3), 0x000000dd, AR5K_INI_WRITE },
  188. { AR5K_RF_GAIN(4), 0x0000011d, AR5K_INI_WRITE },
  189. { AR5K_RF_GAIN(5), 0x00000021, AR5K_INI_WRITE },
  190. { AR5K_RF_GAIN(6), 0x00000061, AR5K_INI_WRITE },
  191. { AR5K_RF_GAIN(7), 0x000000a1, AR5K_INI_WRITE },
  192. { AR5K_RF_GAIN(8), 0x000000e1, AR5K_INI_WRITE },
  193. { AR5K_RF_GAIN(9), 0x00000031, AR5K_INI_WRITE },
  194. { AR5K_RF_GAIN(10), 0x00000071, AR5K_INI_WRITE },
  195. { AR5K_RF_GAIN(11), 0x000000b1, AR5K_INI_WRITE },
  196. { AR5K_RF_GAIN(12), 0x0000001c, AR5K_INI_WRITE },
  197. { AR5K_RF_GAIN(13), 0x0000005c, AR5K_INI_WRITE },
  198. { AR5K_RF_GAIN(14), 0x00000029, AR5K_INI_WRITE },
  199. { AR5K_RF_GAIN(15), 0x00000069, AR5K_INI_WRITE },
  200. { AR5K_RF_GAIN(16), 0x000000a9, AR5K_INI_WRITE },
  201. { AR5K_RF_GAIN(17), 0x00000020, AR5K_INI_WRITE },
  202. { AR5K_RF_GAIN(18), 0x00000019, AR5K_INI_WRITE },
  203. { AR5K_RF_GAIN(19), 0x00000059, AR5K_INI_WRITE },
  204. { AR5K_RF_GAIN(20), 0x00000099, AR5K_INI_WRITE },
  205. { AR5K_RF_GAIN(21), 0x00000030, AR5K_INI_WRITE },
  206. { AR5K_RF_GAIN(22), 0x00000005, AR5K_INI_WRITE },
  207. { AR5K_RF_GAIN(23), 0x00000025, AR5K_INI_WRITE },
  208. { AR5K_RF_GAIN(24), 0x00000065, AR5K_INI_WRITE },
  209. { AR5K_RF_GAIN(25), 0x000000a5, AR5K_INI_WRITE },
  210. { AR5K_RF_GAIN(26), 0x00000028, AR5K_INI_WRITE },
  211. { AR5K_RF_GAIN(27), 0x00000068, AR5K_INI_WRITE },
  212. { AR5K_RF_GAIN(28), 0x0000001f, AR5K_INI_WRITE },
  213. { AR5K_RF_GAIN(29), 0x0000001e, AR5K_INI_WRITE },
  214. { AR5K_RF_GAIN(30), 0x00000018, AR5K_INI_WRITE },
  215. { AR5K_RF_GAIN(31), 0x00000058, AR5K_INI_WRITE },
  216. { AR5K_RF_GAIN(32), 0x00000098, AR5K_INI_WRITE },
  217. { AR5K_RF_GAIN(33), 0x00000003, AR5K_INI_WRITE },
  218. { AR5K_RF_GAIN(34), 0x00000004, AR5K_INI_WRITE },
  219. { AR5K_RF_GAIN(35), 0x00000044, AR5K_INI_WRITE },
  220. { AR5K_RF_GAIN(36), 0x00000084, AR5K_INI_WRITE },
  221. { AR5K_RF_GAIN(37), 0x00000013, AR5K_INI_WRITE },
  222. { AR5K_RF_GAIN(38), 0x00000012, AR5K_INI_WRITE },
  223. { AR5K_RF_GAIN(39), 0x00000052, AR5K_INI_WRITE },
  224. { AR5K_RF_GAIN(40), 0x00000092, AR5K_INI_WRITE },
  225. { AR5K_RF_GAIN(41), 0x000000d2, AR5K_INI_WRITE },
  226. { AR5K_RF_GAIN(42), 0x0000002b, AR5K_INI_WRITE },
  227. { AR5K_RF_GAIN(43), 0x0000002a, AR5K_INI_WRITE },
  228. { AR5K_RF_GAIN(44), 0x0000006a, AR5K_INI_WRITE },
  229. { AR5K_RF_GAIN(45), 0x000000aa, AR5K_INI_WRITE },
  230. { AR5K_RF_GAIN(46), 0x0000001b, AR5K_INI_WRITE },
  231. { AR5K_RF_GAIN(47), 0x0000001a, AR5K_INI_WRITE },
  232. { AR5K_RF_GAIN(48), 0x0000005a, AR5K_INI_WRITE },
  233. { AR5K_RF_GAIN(49), 0x0000009a, AR5K_INI_WRITE },
  234. { AR5K_RF_GAIN(50), 0x000000da, AR5K_INI_WRITE },
  235. { AR5K_RF_GAIN(51), 0x00000006, AR5K_INI_WRITE },
  236. { AR5K_RF_GAIN(52), 0x00000006, AR5K_INI_WRITE },
  237. { AR5K_RF_GAIN(53), 0x00000006, AR5K_INI_WRITE },
  238. { AR5K_RF_GAIN(54), 0x00000006, AR5K_INI_WRITE },
  239. { AR5K_RF_GAIN(55), 0x00000006, AR5K_INI_WRITE },
  240. { AR5K_RF_GAIN(56), 0x00000006, AR5K_INI_WRITE },
  241. { AR5K_RF_GAIN(57), 0x00000006, AR5K_INI_WRITE },
  242. { AR5K_RF_GAIN(58), 0x00000006, AR5K_INI_WRITE },
  243. { AR5K_RF_GAIN(59), 0x00000006, AR5K_INI_WRITE },
  244. { AR5K_RF_GAIN(60), 0x00000006, AR5K_INI_WRITE },
  245. { AR5K_RF_GAIN(61), 0x00000006, AR5K_INI_WRITE },
  246. { AR5K_RF_GAIN(62), 0x00000006, AR5K_INI_WRITE },
  247. { AR5K_RF_GAIN(63), 0x00000006, AR5K_INI_WRITE },
  248. /* PHY activation */
  249. { AR5K_PHY(53), 0x00000020, AR5K_INI_WRITE },
  250. { AR5K_PHY(51), 0x00000004, AR5K_INI_WRITE },
  251. { AR5K_PHY(50), 0x00060106, AR5K_INI_WRITE },
  252. { AR5K_PHY(39), 0x0000006d, AR5K_INI_WRITE },
  253. { AR5K_PHY(48), 0x00000000, AR5K_INI_WRITE },
  254. { AR5K_PHY(52), 0x00000014, AR5K_INI_WRITE },
  255. { AR5K_PHY_ACT, AR5K_PHY_ACT_ENABLE, AR5K_INI_WRITE },
  256. };
  257. /* Initial register settings for AR5211 */
  258. static const struct ath5k_ini ar5211_ini[] = {
  259. { AR5K_RXDP, 0x00000000, AR5K_INI_WRITE },
  260. { AR5K_RTSD0, 0x84849c9c, AR5K_INI_WRITE },
  261. { AR5K_RTSD1, 0x7c7c7c7c, AR5K_INI_WRITE },
  262. { AR5K_RXCFG, 0x00000005, AR5K_INI_WRITE },
  263. { AR5K_MIBC, 0x00000000, AR5K_INI_WRITE },
  264. { AR5K_TOPS, 0x00000008, AR5K_INI_WRITE },
  265. { AR5K_RXNOFRM, 0x00000008, AR5K_INI_WRITE },
  266. { AR5K_TXNOFRM, 0x00000010, AR5K_INI_WRITE },
  267. { AR5K_RPGTO, 0x00000000, AR5K_INI_WRITE },
  268. { AR5K_RFCNT, 0x0000001f, AR5K_INI_WRITE },
  269. { AR5K_QUEUE_TXDP(0), 0x00000000, AR5K_INI_WRITE },
  270. { AR5K_QUEUE_TXDP(1), 0x00000000, AR5K_INI_WRITE },
  271. { AR5K_QUEUE_TXDP(2), 0x00000000, AR5K_INI_WRITE },
  272. { AR5K_QUEUE_TXDP(3), 0x00000000, AR5K_INI_WRITE },
  273. { AR5K_QUEUE_TXDP(4), 0x00000000, AR5K_INI_WRITE },
  274. { AR5K_QUEUE_TXDP(5), 0x00000000, AR5K_INI_WRITE },
  275. { AR5K_QUEUE_TXDP(6), 0x00000000, AR5K_INI_WRITE },
  276. { AR5K_QUEUE_TXDP(7), 0x00000000, AR5K_INI_WRITE },
  277. { AR5K_QUEUE_TXDP(8), 0x00000000, AR5K_INI_WRITE },
  278. { AR5K_QUEUE_TXDP(9), 0x00000000, AR5K_INI_WRITE },
  279. { AR5K_DCU_FP, 0x00000000, AR5K_INI_WRITE },
  280. { AR5K_STA_ID1, 0x00000000, AR5K_INI_WRITE },
  281. { AR5K_BSS_ID0, 0x00000000, AR5K_INI_WRITE },
  282. { AR5K_BSS_ID1, 0x00000000, AR5K_INI_WRITE },
  283. { AR5K_RSSI_THR, 0x00000000, AR5K_INI_WRITE },
  284. { AR5K_CFP_PERIOD_5211, 0x00000000, AR5K_INI_WRITE },
  285. { AR5K_TIMER0_5211, 0x00000030, AR5K_INI_WRITE },
  286. { AR5K_TIMER1_5211, 0x0007ffff, AR5K_INI_WRITE },
  287. { AR5K_TIMER2_5211, 0x01ffffff, AR5K_INI_WRITE },
  288. { AR5K_TIMER3_5211, 0x00000031, AR5K_INI_WRITE },
  289. { AR5K_CFP_DUR_5211, 0x00000000, AR5K_INI_WRITE },
  290. { AR5K_RX_FILTER_5211, 0x00000000, AR5K_INI_WRITE },
  291. { AR5K_MCAST_FILTER0_5211, 0x00000000, AR5K_INI_WRITE },
  292. { AR5K_MCAST_FILTER1_5211, 0x00000002, AR5K_INI_WRITE },
  293. { AR5K_DIAG_SW_5211, 0x00000000, AR5K_INI_WRITE },
  294. { AR5K_ADDAC_TEST, 0x00000000, AR5K_INI_WRITE },
  295. { AR5K_DEFAULT_ANTENNA, 0x00000000, AR5K_INI_WRITE },
  296. /* PHY registers */
  297. { AR5K_PHY_AGC, 0x00000000, AR5K_INI_WRITE },
  298. { AR5K_PHY(3), 0x2d849093, AR5K_INI_WRITE },
  299. { AR5K_PHY(4), 0x7d32e000, AR5K_INI_WRITE },
  300. { AR5K_PHY(5), 0x00000f6b, AR5K_INI_WRITE },
  301. { AR5K_PHY_ACT, 0x00000000, AR5K_INI_WRITE },
  302. { AR5K_PHY(11), 0x00026ffe, AR5K_INI_WRITE },
  303. { AR5K_PHY(12), 0x00000000, AR5K_INI_WRITE },
  304. { AR5K_PHY(15), 0x00020100, AR5K_INI_WRITE },
  305. { AR5K_PHY(16), 0x206a017a, AR5K_INI_WRITE },
  306. { AR5K_PHY(19), 0x1284613c, AR5K_INI_WRITE },
  307. { AR5K_PHY(21), 0x00000859, AR5K_INI_WRITE },
  308. { AR5K_PHY(26), 0x409a4190, AR5K_INI_WRITE }, /* 0x9868 */
  309. { AR5K_PHY(27), 0x050cb081, AR5K_INI_WRITE },
  310. { AR5K_PHY(28), 0x0000000f, AR5K_INI_WRITE },
  311. { AR5K_PHY(29), 0x00000080, AR5K_INI_WRITE },
  312. { AR5K_PHY(30), 0x0000000c, AR5K_INI_WRITE },
  313. { AR5K_PHY(64), 0x00000000, AR5K_INI_WRITE },
  314. { AR5K_PHY(65), 0x00000000, AR5K_INI_WRITE },
  315. { AR5K_PHY(66), 0x00000000, AR5K_INI_WRITE },
  316. { AR5K_PHY(67), 0x00800000, AR5K_INI_WRITE },
  317. { AR5K_PHY(68), 0x00000001, AR5K_INI_WRITE },
  318. { AR5K_PHY(71), 0x0000092a, AR5K_INI_WRITE },
  319. { AR5K_PHY_IQ, 0x00000000, AR5K_INI_WRITE },
  320. { AR5K_PHY(73), 0x00058a05, AR5K_INI_WRITE },
  321. { AR5K_PHY(74), 0x00000001, AR5K_INI_WRITE },
  322. { AR5K_PHY(75), 0x00000000, AR5K_INI_WRITE },
  323. { AR5K_PHY_PAPD_PROBE, 0x00000000, AR5K_INI_WRITE },
  324. { AR5K_PHY(77), 0x00000000, AR5K_INI_WRITE }, /* 0x9934 */
  325. { AR5K_PHY(78), 0x00000000, AR5K_INI_WRITE }, /* 0x9938 */
  326. { AR5K_PHY(79), 0x0000003f, AR5K_INI_WRITE }, /* 0x993c */
  327. { AR5K_PHY(80), 0x00000004, AR5K_INI_WRITE },
  328. { AR5K_PHY(82), 0x00000000, AR5K_INI_WRITE },
  329. { AR5K_PHY(83), 0x00000000, AR5K_INI_WRITE },
  330. { AR5K_PHY(84), 0x00000000, AR5K_INI_WRITE },
  331. { AR5K_PHY_RADAR, 0x5d50f14c, AR5K_INI_WRITE },
  332. { AR5K_PHY(86), 0x00000018, AR5K_INI_WRITE },
  333. { AR5K_PHY(87), 0x004b6a8e, AR5K_INI_WRITE },
  334. /* Initial Power table (32bytes)
  335. * common on all cards/modes.
  336. * Note: Table is rewritten during
  337. * txpower setup later using calibration
  338. * data etc. so next write is non-common */
  339. { AR5K_PHY_PCDAC_TXPOWER(1), 0x06ff05ff, AR5K_INI_WRITE },
  340. { AR5K_PHY_PCDAC_TXPOWER(2), 0x07ff07ff, AR5K_INI_WRITE },
  341. { AR5K_PHY_PCDAC_TXPOWER(3), 0x08ff08ff, AR5K_INI_WRITE },
  342. { AR5K_PHY_PCDAC_TXPOWER(4), 0x09ff09ff, AR5K_INI_WRITE },
  343. { AR5K_PHY_PCDAC_TXPOWER(5), 0x0aff0aff, AR5K_INI_WRITE },
  344. { AR5K_PHY_PCDAC_TXPOWER(6), 0x0bff0bff, AR5K_INI_WRITE },
  345. { AR5K_PHY_PCDAC_TXPOWER(7), 0x0cff0cff, AR5K_INI_WRITE },
  346. { AR5K_PHY_PCDAC_TXPOWER(8), 0x0dff0dff, AR5K_INI_WRITE },
  347. { AR5K_PHY_PCDAC_TXPOWER(9), 0x0fff0eff, AR5K_INI_WRITE },
  348. { AR5K_PHY_PCDAC_TXPOWER(10), 0x12ff12ff, AR5K_INI_WRITE },
  349. { AR5K_PHY_PCDAC_TXPOWER(11), 0x14ff13ff, AR5K_INI_WRITE },
  350. { AR5K_PHY_PCDAC_TXPOWER(12), 0x16ff15ff, AR5K_INI_WRITE },
  351. { AR5K_PHY_PCDAC_TXPOWER(13), 0x19ff17ff, AR5K_INI_WRITE },
  352. { AR5K_PHY_PCDAC_TXPOWER(14), 0x1bff1aff, AR5K_INI_WRITE },
  353. { AR5K_PHY_PCDAC_TXPOWER(15), 0x1eff1dff, AR5K_INI_WRITE },
  354. { AR5K_PHY_PCDAC_TXPOWER(16), 0x23ff20ff, AR5K_INI_WRITE },
  355. { AR5K_PHY_PCDAC_TXPOWER(17), 0x27ff25ff, AR5K_INI_WRITE },
  356. { AR5K_PHY_PCDAC_TXPOWER(18), 0x2cff29ff, AR5K_INI_WRITE },
  357. { AR5K_PHY_PCDAC_TXPOWER(19), 0x31ff2fff, AR5K_INI_WRITE },
  358. { AR5K_PHY_PCDAC_TXPOWER(20), 0x37ff34ff, AR5K_INI_WRITE },
  359. { AR5K_PHY_PCDAC_TXPOWER(21), 0x3aff3aff, AR5K_INI_WRITE },
  360. { AR5K_PHY_PCDAC_TXPOWER(22), 0x3aff3aff, AR5K_INI_WRITE },
  361. { AR5K_PHY_PCDAC_TXPOWER(23), 0x3aff3aff, AR5K_INI_WRITE },
  362. { AR5K_PHY_PCDAC_TXPOWER(24), 0x3aff3aff, AR5K_INI_WRITE },
  363. { AR5K_PHY_PCDAC_TXPOWER(25), 0x3aff3aff, AR5K_INI_WRITE },
  364. { AR5K_PHY_PCDAC_TXPOWER(26), 0x3aff3aff, AR5K_INI_WRITE },
  365. { AR5K_PHY_PCDAC_TXPOWER(27), 0x3aff3aff, AR5K_INI_WRITE },
  366. { AR5K_PHY_PCDAC_TXPOWER(28), 0x3aff3aff, AR5K_INI_WRITE },
  367. { AR5K_PHY_PCDAC_TXPOWER(29), 0x3aff3aff, AR5K_INI_WRITE },
  368. { AR5K_PHY_PCDAC_TXPOWER(30), 0x3aff3aff, AR5K_INI_WRITE },
  369. { AR5K_PHY_PCDAC_TXPOWER(31), 0x3aff3aff, AR5K_INI_WRITE },
  370. { AR5K_PHY_CCKTXCTL, 0x00000000, AR5K_INI_WRITE },
  371. { AR5K_PHY(642), 0x503e4646, AR5K_INI_WRITE },
  372. { AR5K_PHY_GAIN_2GHZ, 0x6480416c, AR5K_INI_WRITE },
  373. { AR5K_PHY(644), 0x0199a003, AR5K_INI_WRITE },
  374. { AR5K_PHY(645), 0x044cd610, AR5K_INI_WRITE },
  375. { AR5K_PHY(646), 0x13800040, AR5K_INI_WRITE },
  376. { AR5K_PHY(647), 0x1be00060, AR5K_INI_WRITE },
  377. { AR5K_PHY(648), 0x0c53800a, AR5K_INI_WRITE },
  378. { AR5K_PHY(649), 0x0014df3b, AR5K_INI_WRITE },
  379. { AR5K_PHY(650), 0x000001b5, AR5K_INI_WRITE },
  380. { AR5K_PHY(651), 0x00000020, AR5K_INI_WRITE },
  381. };
  382. /* Initial mode-specific settings for AR5211
  383. * 5211 supports OFDM-only g (draft g) but we
  384. * need to test it !
  385. */
  386. static const struct ath5k_ini_mode ar5211_ini_mode[] = {
  387. { AR5K_TXCFG,
  388. /* a aTurbo b g (OFDM) */
  389. { 0x00000015, 0x00000015, 0x0000001d, 0x00000015 } },
  390. { AR5K_QUEUE_DFS_LOCAL_IFS(0),
  391. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  392. { AR5K_QUEUE_DFS_LOCAL_IFS(1),
  393. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  394. { AR5K_QUEUE_DFS_LOCAL_IFS(2),
  395. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  396. { AR5K_QUEUE_DFS_LOCAL_IFS(3),
  397. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  398. { AR5K_QUEUE_DFS_LOCAL_IFS(4),
  399. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  400. { AR5K_QUEUE_DFS_LOCAL_IFS(5),
  401. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  402. { AR5K_QUEUE_DFS_LOCAL_IFS(6),
  403. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  404. { AR5K_QUEUE_DFS_LOCAL_IFS(7),
  405. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  406. { AR5K_QUEUE_DFS_LOCAL_IFS(8),
  407. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  408. { AR5K_QUEUE_DFS_LOCAL_IFS(9),
  409. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f } },
  410. { AR5K_DCU_GBL_IFS_SLOT,
  411. { 0x00000168, 0x000001e0, 0x000001b8, 0x00000168 } },
  412. { AR5K_DCU_GBL_IFS_SIFS,
  413. { 0x00000230, 0x000001e0, 0x000000b0, 0x00000230 } },
  414. { AR5K_DCU_GBL_IFS_EIFS,
  415. { 0x00000d98, 0x00001180, 0x00001f48, 0x00000d98 } },
  416. { AR5K_DCU_GBL_IFS_MISC,
  417. { 0x0000a0e0, 0x00014068, 0x00005880, 0x0000a0e0 } },
  418. { AR5K_TIME_OUT,
  419. { 0x04000400, 0x08000800, 0x20003000, 0x04000400 } },
  420. { AR5K_USEC_5211,
  421. { 0x0e8d8fa7, 0x0e8d8fcf, 0x01608f95, 0x0e8d8fa7 } },
  422. { AR5K_PHY_TURBO,
  423. { 0x00000000, 0x00000003, 0x00000000, 0x00000000 } },
  424. { AR5K_PHY(8),
  425. { 0x02020200, 0x02020200, 0x02010200, 0x02020200 } },
  426. { AR5K_PHY(9),
  427. { 0x00000e0e, 0x00000e0e, 0x00000707, 0x00000e0e } },
  428. { AR5K_PHY(10),
  429. { 0x0a020001, 0x0a020001, 0x05010000, 0x0a020001 } },
  430. { AR5K_PHY(13),
  431. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  432. { AR5K_PHY(14),
  433. { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b } },
  434. { AR5K_PHY(17),
  435. { 0x1372169c, 0x137216a5, 0x137216a8, 0x1372169c } },
  436. { AR5K_PHY(18),
  437. { 0x0018ba67, 0x0018ba67, 0x0018ba69, 0x0018ba69 } },
  438. { AR5K_PHY(20),
  439. { 0x0c28b4e0, 0x0c28b4e0, 0x0c28b4e0, 0x0c28b4e0 } },
  440. { AR5K_PHY_SIG,
  441. { 0x7e800d2e, 0x7e800d2e, 0x7ec00d2e, 0x7e800d2e } },
  442. { AR5K_PHY_AGCCOARSE,
  443. { 0x31375d5e, 0x31375d5e, 0x313a5d5e, 0x31375d5e } },
  444. { AR5K_PHY_AGCCTL,
  445. { 0x0000bd10, 0x0000bd10, 0x0000bd38, 0x0000bd10 } },
  446. { AR5K_PHY_NF,
  447. { 0x0001ce00, 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
  448. { AR5K_PHY_RX_DELAY,
  449. { 0x00002710, 0x00002710, 0x0000157c, 0x00002710 } },
  450. { AR5K_PHY(70),
  451. { 0x00000190, 0x00000190, 0x00000084, 0x00000190 } },
  452. { AR5K_PHY_FRAME_CTL_5211,
  453. { 0x6fe01020, 0x6fe01020, 0x6fe00920, 0x6fe01020 } },
  454. { AR5K_PHY_PCDAC_TXPOWER_BASE,
  455. { 0x05ff14ff, 0x05ff14ff, 0x05ff14ff, 0x05ff19ff } },
  456. { AR5K_RF_BUFFER_CONTROL_4,
  457. { 0x00000010, 0x00000014, 0x00000010, 0x00000010 } },
  458. };
  459. /* Initial register settings for AR5212 */
  460. static const struct ath5k_ini ar5212_ini_common_start[] = {
  461. { AR5K_RXDP, 0x00000000, AR5K_INI_WRITE },
  462. { AR5K_RXCFG, 0x00000005, AR5K_INI_WRITE },
  463. { AR5K_MIBC, 0x00000000, AR5K_INI_WRITE },
  464. { AR5K_TOPS, 0x00000008, AR5K_INI_WRITE },
  465. { AR5K_RXNOFRM, 0x00000008, AR5K_INI_WRITE },
  466. { AR5K_TXNOFRM, 0x00000010, AR5K_INI_WRITE },
  467. { AR5K_RPGTO, 0x00000000, AR5K_INI_WRITE },
  468. { AR5K_RFCNT, 0x0000001f, AR5K_INI_WRITE },
  469. { AR5K_QUEUE_TXDP(0), 0x00000000, AR5K_INI_WRITE },
  470. { AR5K_QUEUE_TXDP(1), 0x00000000, AR5K_INI_WRITE },
  471. { AR5K_QUEUE_TXDP(2), 0x00000000, AR5K_INI_WRITE },
  472. { AR5K_QUEUE_TXDP(3), 0x00000000, AR5K_INI_WRITE },
  473. { AR5K_QUEUE_TXDP(4), 0x00000000, AR5K_INI_WRITE },
  474. { AR5K_QUEUE_TXDP(5), 0x00000000, AR5K_INI_WRITE },
  475. { AR5K_QUEUE_TXDP(6), 0x00000000, AR5K_INI_WRITE },
  476. { AR5K_QUEUE_TXDP(7), 0x00000000, AR5K_INI_WRITE },
  477. { AR5K_QUEUE_TXDP(8), 0x00000000, AR5K_INI_WRITE },
  478. { AR5K_QUEUE_TXDP(9), 0x00000000, AR5K_INI_WRITE },
  479. { AR5K_DCU_FP, 0x00000000, AR5K_INI_WRITE },
  480. { AR5K_DCU_TXP, 0x00000000, AR5K_INI_WRITE },
  481. /* Tx filter table 0 (32 entries) */
  482. { AR5K_DCU_TX_FILTER_0(0), 0x00000000, AR5K_INI_WRITE }, /* DCU 0 */
  483. { AR5K_DCU_TX_FILTER_0(1), 0x00000000, AR5K_INI_WRITE },
  484. { AR5K_DCU_TX_FILTER_0(2), 0x00000000, AR5K_INI_WRITE },
  485. { AR5K_DCU_TX_FILTER_0(3), 0x00000000, AR5K_INI_WRITE },
  486. { AR5K_DCU_TX_FILTER_0(4), 0x00000000, AR5K_INI_WRITE }, /* DCU 1 */
  487. { AR5K_DCU_TX_FILTER_0(5), 0x00000000, AR5K_INI_WRITE },
  488. { AR5K_DCU_TX_FILTER_0(6), 0x00000000, AR5K_INI_WRITE },
  489. { AR5K_DCU_TX_FILTER_0(7), 0x00000000, AR5K_INI_WRITE },
  490. { AR5K_DCU_TX_FILTER_0(8), 0x00000000, AR5K_INI_WRITE }, /* DCU 2 */
  491. { AR5K_DCU_TX_FILTER_0(9), 0x00000000, AR5K_INI_WRITE },
  492. { AR5K_DCU_TX_FILTER_0(10), 0x00000000, AR5K_INI_WRITE },
  493. { AR5K_DCU_TX_FILTER_0(11), 0x00000000, AR5K_INI_WRITE },
  494. { AR5K_DCU_TX_FILTER_0(12), 0x00000000, AR5K_INI_WRITE }, /* DCU 3 */
  495. { AR5K_DCU_TX_FILTER_0(13), 0x00000000, AR5K_INI_WRITE },
  496. { AR5K_DCU_TX_FILTER_0(14), 0x00000000, AR5K_INI_WRITE },
  497. { AR5K_DCU_TX_FILTER_0(15), 0x00000000, AR5K_INI_WRITE },
  498. { AR5K_DCU_TX_FILTER_0(16), 0x00000000, AR5K_INI_WRITE }, /* DCU 4 */
  499. { AR5K_DCU_TX_FILTER_0(17), 0x00000000, AR5K_INI_WRITE },
  500. { AR5K_DCU_TX_FILTER_0(18), 0x00000000, AR5K_INI_WRITE },
  501. { AR5K_DCU_TX_FILTER_0(19), 0x00000000, AR5K_INI_WRITE },
  502. { AR5K_DCU_TX_FILTER_0(20), 0x00000000, AR5K_INI_WRITE }, /* DCU 5 */
  503. { AR5K_DCU_TX_FILTER_0(21), 0x00000000, AR5K_INI_WRITE },
  504. { AR5K_DCU_TX_FILTER_0(22), 0x00000000, AR5K_INI_WRITE },
  505. { AR5K_DCU_TX_FILTER_0(23), 0x00000000, AR5K_INI_WRITE },
  506. { AR5K_DCU_TX_FILTER_0(24), 0x00000000, AR5K_INI_WRITE }, /* DCU 6 */
  507. { AR5K_DCU_TX_FILTER_0(25), 0x00000000, AR5K_INI_WRITE },
  508. { AR5K_DCU_TX_FILTER_0(26), 0x00000000, AR5K_INI_WRITE },
  509. { AR5K_DCU_TX_FILTER_0(27), 0x00000000, AR5K_INI_WRITE },
  510. { AR5K_DCU_TX_FILTER_0(28), 0x00000000, AR5K_INI_WRITE }, /* DCU 7 */
  511. { AR5K_DCU_TX_FILTER_0(29), 0x00000000, AR5K_INI_WRITE },
  512. { AR5K_DCU_TX_FILTER_0(30), 0x00000000, AR5K_INI_WRITE },
  513. { AR5K_DCU_TX_FILTER_0(31), 0x00000000, AR5K_INI_WRITE },
  514. /* Tx filter table 1 (16 entries) */
  515. { AR5K_DCU_TX_FILTER_1(0), 0x00000000, AR5K_INI_WRITE },
  516. { AR5K_DCU_TX_FILTER_1(1), 0x00000000, AR5K_INI_WRITE },
  517. { AR5K_DCU_TX_FILTER_1(2), 0x00000000, AR5K_INI_WRITE },
  518. { AR5K_DCU_TX_FILTER_1(3), 0x00000000, AR5K_INI_WRITE },
  519. { AR5K_DCU_TX_FILTER_1(4), 0x00000000, AR5K_INI_WRITE },
  520. { AR5K_DCU_TX_FILTER_1(5), 0x00000000, AR5K_INI_WRITE },
  521. { AR5K_DCU_TX_FILTER_1(6), 0x00000000, AR5K_INI_WRITE },
  522. { AR5K_DCU_TX_FILTER_1(7), 0x00000000, AR5K_INI_WRITE },
  523. { AR5K_DCU_TX_FILTER_1(8), 0x00000000, AR5K_INI_WRITE },
  524. { AR5K_DCU_TX_FILTER_1(9), 0x00000000, AR5K_INI_WRITE },
  525. { AR5K_DCU_TX_FILTER_1(10), 0x00000000, AR5K_INI_WRITE },
  526. { AR5K_DCU_TX_FILTER_1(11), 0x00000000, AR5K_INI_WRITE },
  527. { AR5K_DCU_TX_FILTER_1(12), 0x00000000, AR5K_INI_WRITE },
  528. { AR5K_DCU_TX_FILTER_1(13), 0x00000000, AR5K_INI_WRITE },
  529. { AR5K_DCU_TX_FILTER_1(14), 0x00000000, AR5K_INI_WRITE },
  530. { AR5K_DCU_TX_FILTER_1(15), 0x00000000, AR5K_INI_WRITE },
  531. { AR5K_DCU_TX_FILTER_CLR, 0x00000000, AR5K_INI_WRITE },
  532. { AR5K_DCU_TX_FILTER_SET, 0x00000000, AR5K_INI_WRITE },
  533. { AR5K_DCU_TX_FILTER_CLR, 0x00000000, AR5K_INI_WRITE },
  534. { AR5K_DCU_TX_FILTER_SET, 0x00000000, AR5K_INI_WRITE },
  535. { AR5K_STA_ID1, 0x00000000, AR5K_INI_WRITE },
  536. { AR5K_BSS_ID0, 0x00000000, AR5K_INI_WRITE },
  537. { AR5K_BSS_ID1, 0x00000000, AR5K_INI_WRITE },
  538. { AR5K_BEACON_5211, 0x00000000, AR5K_INI_WRITE },
  539. { AR5K_CFP_PERIOD_5211, 0x00000000, AR5K_INI_WRITE },
  540. { AR5K_TIMER0_5211, 0x00000030, AR5K_INI_WRITE },
  541. { AR5K_TIMER1_5211, 0x0007ffff, AR5K_INI_WRITE },
  542. { AR5K_TIMER2_5211, 0x01ffffff, AR5K_INI_WRITE },
  543. { AR5K_TIMER3_5211, 0x00000031, AR5K_INI_WRITE },
  544. { AR5K_CFP_DUR_5211, 0x00000000, AR5K_INI_WRITE },
  545. { AR5K_RX_FILTER_5211, 0x00000000, AR5K_INI_WRITE },
  546. { AR5K_DIAG_SW_5211, 0x00000000, AR5K_INI_WRITE },
  547. { AR5K_ADDAC_TEST, 0x00000000, AR5K_INI_WRITE },
  548. { AR5K_DEFAULT_ANTENNA, 0x00000000, AR5K_INI_WRITE },
  549. { AR5K_FRAME_CTL_QOSM, 0x000fc78f, AR5K_INI_WRITE },
  550. { AR5K_XRMODE, 0x2a82301a, AR5K_INI_WRITE },
  551. { AR5K_XRDELAY, 0x05dc01e0, AR5K_INI_WRITE },
  552. { AR5K_XRTIMEOUT, 0x1f402710, AR5K_INI_WRITE },
  553. { AR5K_XRCHIRP, 0x01f40000, AR5K_INI_WRITE },
  554. { AR5K_XRSTOMP, 0x00001e1c, AR5K_INI_WRITE },
  555. { AR5K_SLEEP0, 0x0002aaaa, AR5K_INI_WRITE },
  556. { AR5K_SLEEP1, 0x02005555, AR5K_INI_WRITE },
  557. { AR5K_SLEEP2, 0x00000000, AR5K_INI_WRITE },
  558. { AR5K_BSS_IDM0, 0xffffffff, AR5K_INI_WRITE },
  559. { AR5K_BSS_IDM1, 0x0000ffff, AR5K_INI_WRITE },
  560. { AR5K_TXPC, 0x00000000, AR5K_INI_WRITE },
  561. { AR5K_PROFCNT_TX, 0x00000000, AR5K_INI_WRITE },
  562. { AR5K_PROFCNT_RX, 0x00000000, AR5K_INI_WRITE },
  563. { AR5K_PROFCNT_RXCLR, 0x00000000, AR5K_INI_WRITE },
  564. { AR5K_PROFCNT_CYCLE, 0x00000000, AR5K_INI_WRITE },
  565. { AR5K_QUIET_CTL1, 0x00000088, AR5K_INI_WRITE },
  566. /* Initial rate duration table (32 entries )*/
  567. { AR5K_RATE_DUR(0), 0x00000000, AR5K_INI_WRITE },
  568. { AR5K_RATE_DUR(1), 0x0000008c, AR5K_INI_WRITE },
  569. { AR5K_RATE_DUR(2), 0x000000e4, AR5K_INI_WRITE },
  570. { AR5K_RATE_DUR(3), 0x000002d5, AR5K_INI_WRITE },
  571. { AR5K_RATE_DUR(4), 0x00000000, AR5K_INI_WRITE },
  572. { AR5K_RATE_DUR(5), 0x00000000, AR5K_INI_WRITE },
  573. { AR5K_RATE_DUR(6), 0x000000a0, AR5K_INI_WRITE },
  574. { AR5K_RATE_DUR(7), 0x000001c9, AR5K_INI_WRITE },
  575. { AR5K_RATE_DUR(8), 0x0000002c, AR5K_INI_WRITE },
  576. { AR5K_RATE_DUR(9), 0x0000002c, AR5K_INI_WRITE },
  577. { AR5K_RATE_DUR(10), 0x00000030, AR5K_INI_WRITE },
  578. { AR5K_RATE_DUR(11), 0x0000003c, AR5K_INI_WRITE },
  579. { AR5K_RATE_DUR(12), 0x0000002c, AR5K_INI_WRITE },
  580. { AR5K_RATE_DUR(13), 0x0000002c, AR5K_INI_WRITE },
  581. { AR5K_RATE_DUR(14), 0x00000030, AR5K_INI_WRITE },
  582. { AR5K_RATE_DUR(15), 0x0000003c, AR5K_INI_WRITE },
  583. { AR5K_RATE_DUR(16), 0x00000000, AR5K_INI_WRITE },
  584. { AR5K_RATE_DUR(17), 0x00000000, AR5K_INI_WRITE },
  585. { AR5K_RATE_DUR(18), 0x00000000, AR5K_INI_WRITE },
  586. { AR5K_RATE_DUR(19), 0x00000000, AR5K_INI_WRITE },
  587. { AR5K_RATE_DUR(20), 0x00000000, AR5K_INI_WRITE },
  588. { AR5K_RATE_DUR(21), 0x00000000, AR5K_INI_WRITE },
  589. { AR5K_RATE_DUR(22), 0x00000000, AR5K_INI_WRITE },
  590. { AR5K_RATE_DUR(23), 0x00000000, AR5K_INI_WRITE },
  591. { AR5K_RATE_DUR(24), 0x000000d5, AR5K_INI_WRITE },
  592. { AR5K_RATE_DUR(25), 0x000000df, AR5K_INI_WRITE },
  593. { AR5K_RATE_DUR(26), 0x00000102, AR5K_INI_WRITE },
  594. { AR5K_RATE_DUR(27), 0x0000013a, AR5K_INI_WRITE },
  595. { AR5K_RATE_DUR(28), 0x00000075, AR5K_INI_WRITE },
  596. { AR5K_RATE_DUR(29), 0x0000007f, AR5K_INI_WRITE },
  597. { AR5K_RATE_DUR(30), 0x000000a2, AR5K_INI_WRITE },
  598. { AR5K_RATE_DUR(31), 0x00000000, AR5K_INI_WRITE },
  599. { AR5K_QUIET_CTL2, 0x00010002, AR5K_INI_WRITE },
  600. { AR5K_TSF_PARM, 0x00000001, AR5K_INI_WRITE },
  601. { AR5K_QOS_NOACK, 0x000000c0, AR5K_INI_WRITE },
  602. { AR5K_PHY_ERR_FIL, 0x00000000, AR5K_INI_WRITE },
  603. { AR5K_XRLAT_TX, 0x00000168, AR5K_INI_WRITE },
  604. { AR5K_ACKSIFS, 0x00000000, AR5K_INI_WRITE },
  605. /* Rate -> db table
  606. * notice ...03<-02<-01<-00 ! */
  607. { AR5K_RATE2DB(0), 0x03020100, AR5K_INI_WRITE },
  608. { AR5K_RATE2DB(1), 0x07060504, AR5K_INI_WRITE },
  609. { AR5K_RATE2DB(2), 0x0b0a0908, AR5K_INI_WRITE },
  610. { AR5K_RATE2DB(3), 0x0f0e0d0c, AR5K_INI_WRITE },
  611. { AR5K_RATE2DB(4), 0x13121110, AR5K_INI_WRITE },
  612. { AR5K_RATE2DB(5), 0x17161514, AR5K_INI_WRITE },
  613. { AR5K_RATE2DB(6), 0x1b1a1918, AR5K_INI_WRITE },
  614. { AR5K_RATE2DB(7), 0x1f1e1d1c, AR5K_INI_WRITE },
  615. /* Db -> Rate table */
  616. { AR5K_DB2RATE(0), 0x03020100, AR5K_INI_WRITE },
  617. { AR5K_DB2RATE(1), 0x07060504, AR5K_INI_WRITE },
  618. { AR5K_DB2RATE(2), 0x0b0a0908, AR5K_INI_WRITE },
  619. { AR5K_DB2RATE(3), 0x0f0e0d0c, AR5K_INI_WRITE },
  620. { AR5K_DB2RATE(4), 0x13121110, AR5K_INI_WRITE },
  621. { AR5K_DB2RATE(5), 0x17161514, AR5K_INI_WRITE },
  622. { AR5K_DB2RATE(6), 0x1b1a1918, AR5K_INI_WRITE },
  623. { AR5K_DB2RATE(7), 0x1f1e1d1c, AR5K_INI_WRITE },
  624. /* PHY registers (Common settings
  625. * for all chips/modes) */
  626. { AR5K_PHY(3), 0xad848e19, AR5K_INI_WRITE },
  627. { AR5K_PHY(4), 0x7d28e000, AR5K_INI_WRITE },
  628. { AR5K_PHY_TIMING_3, 0x9c0a9f6b, AR5K_INI_WRITE },
  629. { AR5K_PHY_ACT, 0x00000000, AR5K_INI_WRITE },
  630. { AR5K_PHY(16), 0x206a017a, AR5K_INI_WRITE },
  631. { AR5K_PHY(21), 0x00000859, AR5K_INI_WRITE },
  632. { AR5K_PHY_BIN_MASK_1, 0x00000000, AR5K_INI_WRITE },
  633. { AR5K_PHY_BIN_MASK_2, 0x00000000, AR5K_INI_WRITE },
  634. { AR5K_PHY_BIN_MASK_3, 0x00000000, AR5K_INI_WRITE },
  635. { AR5K_PHY_BIN_MASK_CTL, 0x00800000, AR5K_INI_WRITE },
  636. { AR5K_PHY_ANT_CTL, 0x00000001, AR5K_INI_WRITE },
  637. /*{ AR5K_PHY(71), 0x0000092a, AR5K_INI_WRITE },*/ /* Old value */
  638. { AR5K_PHY_MAX_RX_LEN, 0x00000c80, AR5K_INI_WRITE },
  639. { AR5K_PHY_IQ, 0x05100000, AR5K_INI_WRITE },
  640. { AR5K_PHY_WARM_RESET, 0x00000001, AR5K_INI_WRITE },
  641. { AR5K_PHY_CTL, 0x00000004, AR5K_INI_WRITE },
  642. { AR5K_PHY_TXPOWER_RATE1, 0x1e1f2022, AR5K_INI_WRITE },
  643. { AR5K_PHY_TXPOWER_RATE2, 0x0a0b0c0d, AR5K_INI_WRITE },
  644. { AR5K_PHY_TXPOWER_RATE_MAX, 0x0000003f, AR5K_INI_WRITE },
  645. { AR5K_PHY(82), 0x9280b212, AR5K_INI_WRITE },
  646. { AR5K_PHY_RADAR, 0x5d50e188, AR5K_INI_WRITE },
  647. /*{ AR5K_PHY(86), 0x000000ff, AR5K_INI_WRITE },*/
  648. { AR5K_PHY(87), 0x004b6a8e, AR5K_INI_WRITE },
  649. { AR5K_PHY_NFTHRES, 0x000003ce, AR5K_INI_WRITE },
  650. { AR5K_PHY_RESTART, 0x192fb515, AR5K_INI_WRITE },
  651. { AR5K_PHY(94), 0x00000001, AR5K_INI_WRITE },
  652. { AR5K_PHY_RFBUS_REQ, 0x00000000, AR5K_INI_WRITE },
  653. /*{ AR5K_PHY(644), 0x0080a333, AR5K_INI_WRITE },*/ /* Old value */
  654. /*{ AR5K_PHY(645), 0x00206c10, AR5K_INI_WRITE },*/ /* Old value */
  655. { AR5K_PHY(644), 0x00806333, AR5K_INI_WRITE },
  656. { AR5K_PHY(645), 0x00106c10, AR5K_INI_WRITE },
  657. { AR5K_PHY(646), 0x009c4060, AR5K_INI_WRITE },
  658. /* { AR5K_PHY(647), 0x1483800a, AR5K_INI_WRITE }, */
  659. /* { AR5K_PHY(648), 0x01831061, AR5K_INI_WRITE }, */ /* Old value */
  660. { AR5K_PHY(648), 0x018830c6, AR5K_INI_WRITE },
  661. { AR5K_PHY(649), 0x00000400, AR5K_INI_WRITE },
  662. /*{ AR5K_PHY(650), 0x000001b5, AR5K_INI_WRITE },*/
  663. { AR5K_PHY(651), 0x00000000, AR5K_INI_WRITE },
  664. { AR5K_PHY_TXPOWER_RATE3, 0x20202020, AR5K_INI_WRITE },
  665. { AR5K_PHY_TXPOWER_RATE2, 0x20202020, AR5K_INI_WRITE },
  666. /*{ AR5K_PHY(655), 0x13c889af, AR5K_INI_WRITE },*/
  667. { AR5K_PHY(656), 0x38490a20, AR5K_INI_WRITE },
  668. { AR5K_PHY(657), 0x00007bb6, AR5K_INI_WRITE },
  669. { AR5K_PHY(658), 0x0fff3ffc, AR5K_INI_WRITE },
  670. };
  671. /* Initial mode-specific settings for AR5212 (Written before ar5212_ini) */
  672. static const struct ath5k_ini_mode ar5212_ini_mode_start[] = {
  673. { AR5K_QUEUE_DFS_LOCAL_IFS(0),
  674. /* a/XR aTurbo b g (DYN) gTurbo */
  675. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  676. { AR5K_QUEUE_DFS_LOCAL_IFS(1),
  677. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  678. { AR5K_QUEUE_DFS_LOCAL_IFS(2),
  679. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  680. { AR5K_QUEUE_DFS_LOCAL_IFS(3),
  681. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  682. { AR5K_QUEUE_DFS_LOCAL_IFS(4),
  683. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  684. { AR5K_QUEUE_DFS_LOCAL_IFS(5),
  685. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  686. { AR5K_QUEUE_DFS_LOCAL_IFS(6),
  687. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  688. { AR5K_QUEUE_DFS_LOCAL_IFS(7),
  689. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  690. { AR5K_QUEUE_DFS_LOCAL_IFS(8),
  691. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  692. { AR5K_QUEUE_DFS_LOCAL_IFS(9),
  693. { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
  694. { AR5K_DCU_GBL_IFS_SIFS,
  695. { 0x00000230, 0x000001e0, 0x000000b0, 0x00000160, 0x000001e0 } },
  696. { AR5K_DCU_GBL_IFS_SLOT,
  697. { 0x00000168, 0x000001e0, 0x000001b8, 0x0000018c, 0x000001e0 } },
  698. { AR5K_DCU_GBL_IFS_EIFS,
  699. { 0x00000e60, 0x00001180, 0x00001f1c, 0x00003e38, 0x00001180 } },
  700. { AR5K_DCU_GBL_IFS_MISC,
  701. { 0x0000a0e0, 0x00014068, 0x00005880, 0x0000b0e0, 0x00014068 } },
  702. { AR5K_TIME_OUT,
  703. { 0x03e803e8, 0x06e006e0, 0x04200420, 0x08400840, 0x06e006e0 } },
  704. { AR5K_PHY_TURBO,
  705. { 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x00000003 } },
  706. { AR5K_PHY(8),
  707. { 0x02020200, 0x02020200, 0x02010200, 0x02020200, 0x02020200 } },
  708. { AR5K_PHY_RF_CTL2,
  709. { 0x00000e0e, 0x00000e0e, 0x00000707, 0x00000e0e, 0x00000e0e } },
  710. { AR5K_PHY_SETTLING,
  711. { 0x1372161c, 0x13721c25, 0x13721722, 0x137216a2, 0x13721c25 } },
  712. { AR5K_PHY_AGCCTL,
  713. { 0x00009d10, 0x00009d10, 0x00009d18, 0x00009d18, 0x00009d10 } },
  714. { AR5K_PHY_NF,
  715. { 0x0001ce00, 0x0001ce00, 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
  716. { AR5K_PHY_WEAK_OFDM_HIGH_THR,
  717. { 0x409a4190, 0x409a4190, 0x409a4190, 0x409a4190, 0x409a4190 } },
  718. { AR5K_PHY(70),
  719. { 0x000001b8, 0x000001b8, 0x00000084, 0x00000108, 0x000001b8 } },
  720. { AR5K_PHY_OFDM_SELFCORR,
  721. { 0x10058a05, 0x10058a05, 0x10058a05, 0x10058a05, 0x10058a05 } },
  722. { 0xa230,
  723. { 0x00000000, 0x00000000, 0x00000000, 0x00000108, 0x00000000 } },
  724. };
  725. /* Initial mode-specific settings for AR5212 + RF5111 (Written after ar5212_ini) */
  726. static const struct ath5k_ini_mode rf5111_ini_mode_end[] = {
  727. { AR5K_TXCFG,
  728. /* a/XR aTurbo b g (DYN) gTurbo */
  729. { 0x00008015, 0x00008015, 0x00008015, 0x00008015, 0x00008015 } },
  730. { AR5K_USEC_5211,
  731. { 0x128d8fa7, 0x09880fcf, 0x04e00f95, 0x12e00fab, 0x09880fcf } },
  732. { AR5K_PHY_RF_CTL3,
  733. { 0x0a020001, 0x0a020001, 0x05010100, 0x0a020001, 0x0a020001 } },
  734. { AR5K_PHY_RF_CTL4,
  735. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  736. { AR5K_PHY_PA_CTL,
  737. { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
  738. { AR5K_PHY_GAIN,
  739. { 0x0018da5a, 0x0018da5a, 0x0018ca69, 0x0018ca69, 0x0018ca69 } },
  740. { AR5K_PHY_DESIRED_SIZE,
  741. { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
  742. { AR5K_PHY_SIG,
  743. { 0x7e800d2e, 0x7e800d2e, 0x7ee84d2e, 0x7ee84d2e, 0x7e800d2e } },
  744. { AR5K_PHY_AGCCOARSE,
  745. { 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e, 0x3137615e } },
  746. { AR5K_PHY_WEAK_OFDM_LOW_THR,
  747. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb080, 0x050cb080 } },
  748. { AR5K_PHY_RX_DELAY,
  749. { 0x00002710, 0x00002710, 0x0000157c, 0x00002af8, 0x00002710 } },
  750. { AR5K_PHY_FRAME_CTL_5211,
  751. { 0xf7b81020, 0xf7b81020, 0xf7b80d20, 0xf7b81020, 0xf7b81020 } },
  752. { AR5K_PHY_GAIN_2GHZ,
  753. { 0x642c416a, 0x642c416a, 0x6440416a, 0x6440416a, 0x6440416a } },
  754. { AR5K_PHY_CCK_RX_CTL_4,
  755. { 0x1883800a, 0x1883800a, 0x1873800a, 0x1883800a, 0x1883800a } },
  756. };
  757. static const struct ath5k_ini rf5111_ini_common_end[] = {
  758. { AR5K_DCU_FP, 0x00000000, AR5K_INI_WRITE },
  759. { AR5K_PHY_AGC, 0x00000000, AR5K_INI_WRITE },
  760. { AR5K_PHY_ADC_CTL, 0x00022ffe, AR5K_INI_WRITE },
  761. { 0x983c, 0x00020100, AR5K_INI_WRITE },
  762. { AR5K_PHY_GAIN_OFFSET, 0x1284613c, AR5K_INI_WRITE },
  763. { AR5K_PHY_PAPD_PROBE, 0x00004883, AR5K_INI_WRITE },
  764. { 0x9940, 0x00000004, AR5K_INI_WRITE },
  765. { 0x9958, 0x000000ff, AR5K_INI_WRITE },
  766. { 0x9974, 0x00000000, AR5K_INI_WRITE },
  767. { AR5K_PHY_SPENDING, 0x00000018, AR5K_INI_WRITE },
  768. { AR5K_PHY_CCKTXCTL, 0x00000000, AR5K_INI_WRITE },
  769. { AR5K_PHY_CCK_CROSSCORR, 0xd03e6788, AR5K_INI_WRITE },
  770. { AR5K_PHY_DAG_CCK_CTL, 0x000001b5, AR5K_INI_WRITE },
  771. { 0xa23c, 0x13c889af, AR5K_INI_WRITE },
  772. };
  773. /* Initial mode-specific settings for AR5212 + RF5112 (Written after ar5212_ini) */
  774. static const struct ath5k_ini_mode rf5112_ini_mode_end[] = {
  775. { AR5K_TXCFG,
  776. /* a/XR aTurbo b g (DYN) gTurbo */
  777. { 0x00008015, 0x00008015, 0x00008015, 0x00008015, 0x00008015 } },
  778. { AR5K_USEC_5211,
  779. { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
  780. { AR5K_PHY_RF_CTL3,
  781. { 0x0a020001, 0x0a020001, 0x05020100, 0x0a020001, 0x0a020001 } },
  782. { AR5K_PHY_RF_CTL4,
  783. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  784. { AR5K_PHY_PA_CTL,
  785. { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
  786. { AR5K_PHY_GAIN,
  787. { 0x0018da6d, 0x0018da6d, 0x0018ca75, 0x0018ca75, 0x0018ca75 } },
  788. { AR5K_PHY_DESIRED_SIZE,
  789. { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
  790. { AR5K_PHY_SIG,
  791. { 0x7e800d2e, 0x7e800d2e, 0x7ee80d2e, 0x7ee80d2e, 0x7e800d2e } },
  792. { AR5K_PHY_AGCCOARSE,
  793. { 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e } },
  794. { AR5K_PHY_WEAK_OFDM_LOW_THR,
  795. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
  796. { AR5K_PHY_RX_DELAY,
  797. { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
  798. { AR5K_PHY_FRAME_CTL_5211,
  799. { 0xf7b81020, 0xf7b81020, 0xf7b80d10, 0xf7b81010, 0xf7b81010 } },
  800. { AR5K_PHY_CCKTXCTL,
  801. { 0x00000000, 0x00000000, 0x00000008, 0x00000008, 0x00000008 } },
  802. { AR5K_PHY_CCK_CROSSCORR,
  803. { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
  804. { AR5K_PHY_GAIN_2GHZ,
  805. { 0x642c0140, 0x642c0140, 0x6442c160, 0x6442c160, 0x6442c160 } },
  806. { AR5K_PHY_CCK_RX_CTL_4,
  807. { 0x1883800a, 0x1883800a, 0x1873800a, 0x1883800a, 0x1883800a } },
  808. };
  809. static const struct ath5k_ini rf5112_ini_common_end[] = {
  810. { AR5K_DCU_FP, 0x00000000, AR5K_INI_WRITE },
  811. { AR5K_PHY_AGC, 0x00000000, AR5K_INI_WRITE },
  812. { AR5K_PHY_ADC_CTL, 0x00022ffe, AR5K_INI_WRITE },
  813. { 0x983c, 0x00020100, AR5K_INI_WRITE },
  814. { AR5K_PHY_GAIN_OFFSET, 0x1284613c, AR5K_INI_WRITE },
  815. { AR5K_PHY_PAPD_PROBE, 0x00004882, AR5K_INI_WRITE },
  816. { 0x9940, 0x00000004, AR5K_INI_WRITE },
  817. { 0x9958, 0x000000ff, AR5K_INI_WRITE },
  818. { 0x9974, 0x00000000, AR5K_INI_WRITE },
  819. { AR5K_PHY_DAG_CCK_CTL, 0x000001b5, AR5K_INI_WRITE },
  820. { 0xa23c, 0x13c889af, AR5K_INI_WRITE },
  821. };
  822. /* Initial mode-specific settings for RF5413/5414 (Written after ar5212_ini) */
  823. static const struct ath5k_ini_mode rf5413_ini_mode_end[] = {
  824. { AR5K_TXCFG,
  825. /* a/XR aTurbo b g (DYN) gTurbo */
  826. { 0x00000015, 0x00000015, 0x00000015, 0x00000015, 0x00000015 } },
  827. { AR5K_USEC_5211,
  828. { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
  829. { AR5K_PHY_RF_CTL3,
  830. { 0x0a020001, 0x0a020001, 0x05020100, 0x0a020001, 0x0a020001 } },
  831. { AR5K_PHY_RF_CTL4,
  832. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  833. { AR5K_PHY_PA_CTL,
  834. { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
  835. { AR5K_PHY_GAIN,
  836. { 0x0018fa61, 0x0018fa61, 0x001a1a63, 0x001a1a63, 0x001a1a63 } },
  837. { AR5K_PHY_DESIRED_SIZE,
  838. { 0x0c98b4e0, 0x0c98b4e0, 0x0c98b0da, 0x0c98b0da, 0x0c98b0da } },
  839. { AR5K_PHY_SIG,
  840. { 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e } },
  841. { AR5K_PHY_AGCCOARSE,
  842. { 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e } },
  843. { AR5K_PHY_WEAK_OFDM_LOW_THR,
  844. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
  845. { AR5K_PHY_RX_DELAY,
  846. { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
  847. { AR5K_PHY_FRAME_CTL_5211,
  848. { 0xf7b81000, 0xf7b81000, 0xf7b80d00, 0xf7b81000, 0xf7b81000 } },
  849. { AR5K_PHY_CCKTXCTL,
  850. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  851. { AR5K_PHY_CCK_CROSSCORR,
  852. { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
  853. { AR5K_PHY_GAIN_2GHZ,
  854. { 0x002ec1e0, 0x002ec1e0, 0x002ac120, 0x002ac120, 0x002ac120 } },
  855. { AR5K_PHY_CCK_RX_CTL_4,
  856. { 0x1883800a, 0x1883800a, 0x1863800a, 0x1883800a, 0x1883800a } },
  857. { 0xa300,
  858. { 0x18010000, 0x18010000, 0x18010000, 0x18010000, 0x18010000 } },
  859. { 0xa304,
  860. { 0x30032602, 0x30032602, 0x30032602, 0x30032602, 0x30032602 } },
  861. { 0xa308,
  862. { 0x48073e06, 0x48073e06, 0x48073e06, 0x48073e06, 0x48073e06 } },
  863. { 0xa30c,
  864. { 0x560b4c0a, 0x560b4c0a, 0x560b4c0a, 0x560b4c0a, 0x560b4c0a } },
  865. { 0xa310,
  866. { 0x641a600f, 0x641a600f, 0x641a600f, 0x641a600f, 0x641a600f } },
  867. { 0xa314,
  868. { 0x784f6e1b, 0x784f6e1b, 0x784f6e1b, 0x784f6e1b, 0x784f6e1b } },
  869. { 0xa318,
  870. { 0x868f7c5a, 0x868f7c5a, 0x868f7c5a, 0x868f7c5a, 0x868f7c5a } },
  871. { 0xa31c,
  872. { 0x90cf865b, 0x90cf865b, 0x8ecf865b, 0x8ecf865b, 0x8ecf865b } },
  873. { 0xa320,
  874. { 0x9d4f970f, 0x9d4f970f, 0x9b4f970f, 0x9b4f970f, 0x9b4f970f } },
  875. { 0xa324,
  876. { 0xa7cfa38f, 0xa7cfa38f, 0xa3cf9f8f, 0xa3cf9f8f, 0xa3cf9f8f } },
  877. { 0xa328,
  878. { 0xb55faf1f, 0xb55faf1f, 0xb35faf1f, 0xb35faf1f, 0xb35faf1f } },
  879. { 0xa32c,
  880. { 0xbddfb99f, 0xbddfb99f, 0xbbdfb99f, 0xbbdfb99f, 0xbbdfb99f } },
  881. { 0xa330,
  882. { 0xcb7fc53f, 0xcb7fc53f, 0xcb7fc73f, 0xcb7fc73f, 0xcb7fc73f } },
  883. { 0xa334,
  884. { 0xd5ffd1bf, 0xd5ffd1bf, 0xd3ffd1bf, 0xd3ffd1bf, 0xd3ffd1bf } },
  885. };
  886. static const struct ath5k_ini rf5413_ini_common_end[] = {
  887. { AR5K_DCU_FP, 0x000003e0, AR5K_INI_WRITE },
  888. { AR5K_5414_CBCFG, 0x00000010, AR5K_INI_WRITE },
  889. { AR5K_SEQ_MASK, 0x0000000f, AR5K_INI_WRITE },
  890. { 0x809c, 0x00000000, AR5K_INI_WRITE },
  891. { 0x80a0, 0x00000000, AR5K_INI_WRITE },
  892. { AR5K_MIC_QOS_CTL, 0x00000000, AR5K_INI_WRITE },
  893. { AR5K_MIC_QOS_SEL, 0x00000000, AR5K_INI_WRITE },
  894. { AR5K_MISC_MODE, 0x00000000, AR5K_INI_WRITE },
  895. { AR5K_OFDM_FIL_CNT, 0x00000000, AR5K_INI_WRITE },
  896. { AR5K_CCK_FIL_CNT, 0x00000000, AR5K_INI_WRITE },
  897. { AR5K_PHYERR_CNT1, 0x00000000, AR5K_INI_WRITE },
  898. { AR5K_PHYERR_CNT1_MASK, 0x00000000, AR5K_INI_WRITE },
  899. { AR5K_PHYERR_CNT2, 0x00000000, AR5K_INI_WRITE },
  900. { AR5K_PHYERR_CNT2_MASK, 0x00000000, AR5K_INI_WRITE },
  901. { AR5K_TSF_THRES, 0x00000000, AR5K_INI_WRITE },
  902. { 0x8140, 0x800003f9, AR5K_INI_WRITE },
  903. { 0x8144, 0x00000000, AR5K_INI_WRITE },
  904. { AR5K_PHY_AGC, 0x00000000, AR5K_INI_WRITE },
  905. { AR5K_PHY_ADC_CTL, 0x0000a000, AR5K_INI_WRITE },
  906. { 0x983c, 0x00200400, AR5K_INI_WRITE },
  907. { AR5K_PHY_GAIN_OFFSET, 0x1284233c, AR5K_INI_WRITE },
  908. { AR5K_PHY_SCR, 0x0000001f, AR5K_INI_WRITE },
  909. { AR5K_PHY_SLMT, 0x00000080, AR5K_INI_WRITE },
  910. { AR5K_PHY_SCAL, 0x0000000e, AR5K_INI_WRITE },
  911. { 0x9958, 0x00081fff, AR5K_INI_WRITE },
  912. { AR5K_PHY_TIMING_7, 0x00000000, AR5K_INI_WRITE },
  913. { AR5K_PHY_TIMING_8, 0x02800000, AR5K_INI_WRITE },
  914. { AR5K_PHY_TIMING_11, 0x00000000, AR5K_INI_WRITE },
  915. { AR5K_PHY_HEAVY_CLIP_ENABLE, 0x00000000, AR5K_INI_WRITE },
  916. { 0x99e4, 0xaaaaaaaa, AR5K_INI_WRITE },
  917. { 0x99e8, 0x3c466478, AR5K_INI_WRITE },
  918. { 0x99ec, 0x000000aa, AR5K_INI_WRITE },
  919. { AR5K_PHY_SCLOCK, 0x0000000c, AR5K_INI_WRITE },
  920. { AR5K_PHY_SDELAY, 0x000000ff, AR5K_INI_WRITE },
  921. { AR5K_PHY_SPENDING, 0x00000014, AR5K_INI_WRITE },
  922. { AR5K_PHY_DAG_CCK_CTL, 0x000009b5, AR5K_INI_WRITE },
  923. { 0xa23c, 0x93c889af, AR5K_INI_WRITE },
  924. { AR5K_PHY_FAST_ADC, 0x00000001, AR5K_INI_WRITE },
  925. { 0xa250, 0x0000a000, AR5K_INI_WRITE },
  926. { AR5K_PHY_BLUETOOTH, 0x00000000, AR5K_INI_WRITE },
  927. { AR5K_PHY_TPC_RG1, 0x0cc75380, AR5K_INI_WRITE },
  928. { 0xa25c, 0x0f0f0f01, AR5K_INI_WRITE },
  929. { 0xa260, 0x5f690f01, AR5K_INI_WRITE },
  930. { 0xa264, 0x00418a11, AR5K_INI_WRITE },
  931. { 0xa268, 0x00000000, AR5K_INI_WRITE },
  932. { AR5K_PHY_TPC_RG5, 0x0c30c16a, AR5K_INI_WRITE },
  933. { 0xa270, 0x00820820, AR5K_INI_WRITE },
  934. { 0xa274, 0x081b7caa, AR5K_INI_WRITE },
  935. { 0xa278, 0x1ce739ce, AR5K_INI_WRITE },
  936. { 0xa27c, 0x051701ce, AR5K_INI_WRITE },
  937. { 0xa338, 0x00000000, AR5K_INI_WRITE },
  938. { 0xa33c, 0x00000000, AR5K_INI_WRITE },
  939. { 0xa340, 0x00000000, AR5K_INI_WRITE },
  940. { 0xa344, 0x00000000, AR5K_INI_WRITE },
  941. { 0xa348, 0x3fffffff, AR5K_INI_WRITE },
  942. { 0xa34c, 0x3fffffff, AR5K_INI_WRITE },
  943. { 0xa350, 0x3fffffff, AR5K_INI_WRITE },
  944. { 0xa354, 0x0003ffff, AR5K_INI_WRITE },
  945. { 0xa358, 0x79a8aa1f, AR5K_INI_WRITE },
  946. { 0xa35c, 0x066c420f, AR5K_INI_WRITE },
  947. { 0xa360, 0x0f282207, AR5K_INI_WRITE },
  948. { 0xa364, 0x17601685, AR5K_INI_WRITE },
  949. { 0xa368, 0x1f801104, AR5K_INI_WRITE },
  950. { 0xa36c, 0x37a00c03, AR5K_INI_WRITE },
  951. { 0xa370, 0x3fc40883, AR5K_INI_WRITE },
  952. { 0xa374, 0x57c00803, AR5K_INI_WRITE },
  953. { 0xa378, 0x5fd80682, AR5K_INI_WRITE },
  954. { 0xa37c, 0x7fe00482, AR5K_INI_WRITE },
  955. { 0xa380, 0x7f3c7bba, AR5K_INI_WRITE },
  956. { 0xa384, 0xf3307ff0, AR5K_INI_WRITE },
  957. };
  958. /* Initial mode-specific settings for RF2413/2414 (Written after ar5212_ini) */
  959. /* XXX: a mode ? */
  960. static const struct ath5k_ini_mode rf2413_ini_mode_end[] = {
  961. { AR5K_TXCFG,
  962. /* a/XR aTurbo b g (DYN) gTurbo */
  963. { 0x00000015, 0x00000015, 0x00000015, 0x00000015, 0x00000015 } },
  964. { AR5K_USEC_5211,
  965. { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
  966. { AR5K_PHY_RF_CTL3,
  967. { 0x0a020001, 0x0a020001, 0x05020000, 0x0a020001, 0x0a020001 } },
  968. { AR5K_PHY_RF_CTL4,
  969. { 0x00000e00, 0x00000e00, 0x00000e00, 0x00000e00, 0x00000e00 } },
  970. { AR5K_PHY_PA_CTL,
  971. { 0x00000002, 0x00000002, 0x0000000a, 0x0000000a, 0x0000000a } },
  972. { AR5K_PHY_GAIN,
  973. { 0x0018da6d, 0x0018da6d, 0x001a6a64, 0x001a6a64, 0x001a6a64 } },
  974. { AR5K_PHY_DESIRED_SIZE,
  975. { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b0da, 0x0c98b0da, 0x0de8b0da } },
  976. { AR5K_PHY_SIG,
  977. { 0x7e800d2e, 0x7e800d2e, 0x7ee80d2e, 0x7ec80d2e, 0x7e800d2e } },
  978. { AR5K_PHY_AGCCOARSE,
  979. { 0x3137665e, 0x3137665e, 0x3137665e, 0x3139605e, 0x3137665e } },
  980. { AR5K_PHY_WEAK_OFDM_LOW_THR,
  981. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
  982. { AR5K_PHY_RX_DELAY,
  983. { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
  984. { AR5K_PHY_FRAME_CTL_5211,
  985. { 0xf7b81000, 0xf7b81000, 0xf7b80d00, 0xf7b81000, 0xf7b81000 } },
  986. { AR5K_PHY_CCKTXCTL,
  987. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  988. { AR5K_PHY_CCK_CROSSCORR,
  989. { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
  990. { AR5K_PHY_GAIN_2GHZ,
  991. { 0x002c0140, 0x002c0140, 0x0042c140, 0x0042c140, 0x0042c140 } },
  992. { AR5K_PHY_CCK_RX_CTL_4,
  993. { 0x1883800a, 0x1883800a, 0x1863800a, 0x1883800a, 0x1883800a } },
  994. };
  995. static const struct ath5k_ini rf2413_ini_common_end[] = {
  996. { AR5K_DCU_FP, 0x000003e0, AR5K_INI_WRITE },
  997. { AR5K_SEQ_MASK, 0x0000000f, AR5K_INI_WRITE },
  998. { AR5K_MIC_QOS_CTL, 0x00000000, AR5K_INI_WRITE },
  999. { AR5K_MIC_QOS_SEL, 0x00000000, AR5K_INI_WRITE },
  1000. { AR5K_MISC_MODE, 0x00000000, AR5K_INI_WRITE },
  1001. { AR5K_OFDM_FIL_CNT, 0x00000000, AR5K_INI_WRITE },
  1002. { AR5K_CCK_FIL_CNT, 0x00000000, AR5K_INI_WRITE },
  1003. { AR5K_PHYERR_CNT1, 0x00000000, AR5K_INI_WRITE },
  1004. { AR5K_PHYERR_CNT1_MASK, 0x00000000, AR5K_INI_WRITE },
  1005. { AR5K_PHYERR_CNT2, 0x00000000, AR5K_INI_WRITE },
  1006. { AR5K_PHYERR_CNT2_MASK, 0x00000000, AR5K_INI_WRITE },
  1007. { AR5K_TSF_THRES, 0x00000000, AR5K_INI_WRITE },
  1008. { 0x8140, 0x800000a8, AR5K_INI_WRITE },
  1009. { 0x8144, 0x00000000, AR5K_INI_WRITE },
  1010. { AR5K_PHY_AGC, 0x00000000, AR5K_INI_WRITE },
  1011. { AR5K_PHY_ADC_CTL, 0x0000a000, AR5K_INI_WRITE },
  1012. { 0x983c, 0x00200400, AR5K_INI_WRITE },
  1013. { AR5K_PHY_GAIN_OFFSET, 0x1284233c, AR5K_INI_WRITE },
  1014. { AR5K_PHY_SCR, 0x0000001f, AR5K_INI_WRITE },
  1015. { AR5K_PHY_SLMT, 0x00000080, AR5K_INI_WRITE },
  1016. { AR5K_PHY_SCAL, 0x0000000e, AR5K_INI_WRITE },
  1017. { 0x9958, 0x000000ff, AR5K_INI_WRITE },
  1018. { AR5K_PHY_TIMING_7, 0x00000000, AR5K_INI_WRITE },
  1019. { AR5K_PHY_TIMING_8, 0x02800000, AR5K_INI_WRITE },
  1020. { AR5K_PHY_TIMING_11, 0x00000000, AR5K_INI_WRITE },
  1021. { AR5K_PHY_HEAVY_CLIP_ENABLE, 0x00000000, AR5K_INI_WRITE },
  1022. { 0x99e4, 0xaaaaaaaa, AR5K_INI_WRITE },
  1023. { 0x99e8, 0x3c466478, AR5K_INI_WRITE },
  1024. { 0x99ec, 0x000000aa, AR5K_INI_WRITE },
  1025. { AR5K_PHY_SCLOCK, 0x0000000c, AR5K_INI_WRITE },
  1026. { AR5K_PHY_SDELAY, 0x000000ff, AR5K_INI_WRITE },
  1027. { AR5K_PHY_SPENDING, 0x00000014, AR5K_INI_WRITE },
  1028. { AR5K_PHY_DAG_CCK_CTL, 0x000009b5, AR5K_INI_WRITE },
  1029. { 0xa23c, 0x93c889af, AR5K_INI_WRITE },
  1030. { AR5K_PHY_FAST_ADC, 0x00000001, AR5K_INI_WRITE },
  1031. { 0xa250, 0x0000a000, AR5K_INI_WRITE },
  1032. { AR5K_PHY_BLUETOOTH, 0x00000000, AR5K_INI_WRITE },
  1033. { AR5K_PHY_TPC_RG1, 0x0cc75380, AR5K_INI_WRITE },
  1034. { 0xa25c, 0x0f0f0f01, AR5K_INI_WRITE },
  1035. { 0xa260, 0x5f690f01, AR5K_INI_WRITE },
  1036. { 0xa264, 0x00418a11, AR5K_INI_WRITE },
  1037. { 0xa268, 0x00000000, AR5K_INI_WRITE },
  1038. { AR5K_PHY_TPC_RG5, 0x0c30c16a, AR5K_INI_WRITE },
  1039. { 0xa270, 0x00820820, AR5K_INI_WRITE },
  1040. { 0xa274, 0x001b7caa, AR5K_INI_WRITE },
  1041. { 0xa278, 0x1ce739ce, AR5K_INI_WRITE },
  1042. { 0xa27c, 0x051701ce, AR5K_INI_WRITE },
  1043. { 0xa300, 0x18010000, AR5K_INI_WRITE },
  1044. { 0xa304, 0x30032602, AR5K_INI_WRITE },
  1045. { 0xa308, 0x48073e06, AR5K_INI_WRITE },
  1046. { 0xa30c, 0x560b4c0a, AR5K_INI_WRITE },
  1047. { 0xa310, 0x641a600f, AR5K_INI_WRITE },
  1048. { 0xa314, 0x784f6e1b, AR5K_INI_WRITE },
  1049. { 0xa318, 0x868f7c5a, AR5K_INI_WRITE },
  1050. { 0xa31c, 0x8ecf865b, AR5K_INI_WRITE },
  1051. { 0xa320, 0x9d4f970f, AR5K_INI_WRITE },
  1052. { 0xa324, 0xa5cfa18f, AR5K_INI_WRITE },
  1053. { 0xa328, 0xb55faf1f, AR5K_INI_WRITE },
  1054. { 0xa32c, 0xbddfb99f, AR5K_INI_WRITE },
  1055. { 0xa330, 0xcd7fc73f, AR5K_INI_WRITE },
  1056. { 0xa334, 0xd5ffd1bf, AR5K_INI_WRITE },
  1057. { 0xa338, 0x00000000, AR5K_INI_WRITE },
  1058. { 0xa33c, 0x00000000, AR5K_INI_WRITE },
  1059. { 0xa340, 0x00000000, AR5K_INI_WRITE },
  1060. { 0xa344, 0x00000000, AR5K_INI_WRITE },
  1061. { 0xa348, 0x3fffffff, AR5K_INI_WRITE },
  1062. { 0xa34c, 0x3fffffff, AR5K_INI_WRITE },
  1063. { 0xa350, 0x3fffffff, AR5K_INI_WRITE },
  1064. { 0xa354, 0x0003ffff, AR5K_INI_WRITE },
  1065. { 0xa358, 0x79a8aa1f, AR5K_INI_WRITE },
  1066. { 0xa35c, 0x066c420f, AR5K_INI_WRITE },
  1067. { 0xa360, 0x0f282207, AR5K_INI_WRITE },
  1068. { 0xa364, 0x17601685, AR5K_INI_WRITE },
  1069. { 0xa368, 0x1f801104, AR5K_INI_WRITE },
  1070. { 0xa36c, 0x37a00c03, AR5K_INI_WRITE },
  1071. { 0xa370, 0x3fc40883, AR5K_INI_WRITE },
  1072. { 0xa374, 0x57c00803, AR5K_INI_WRITE },
  1073. { 0xa378, 0x5fd80682, AR5K_INI_WRITE },
  1074. { 0xa37c, 0x7fe00482, AR5K_INI_WRITE },
  1075. { 0xa380, 0x7f3c7bba, AR5K_INI_WRITE },
  1076. { 0xa384, 0xf3307ff0, AR5K_INI_WRITE },
  1077. };
  1078. /* Initial mode-specific settings for RF2425 (Written after ar5212_ini) */
  1079. /* XXX: a mode ? */
  1080. static const struct ath5k_ini_mode rf2425_ini_mode_end[] = {
  1081. { AR5K_TXCFG,
  1082. /* a/XR aTurbo b g (DYN) gTurbo */
  1083. { 0x00000015, 0x00000015, 0x00000015, 0x00000015, 0x00000015 } },
  1084. { AR5K_USEC_5211,
  1085. { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
  1086. { AR5K_PHY_TURBO,
  1087. { 0x00000000, 0x00000001, 0x00000000, 0x00000000, 0x00000001 } },
  1088. { AR5K_PHY_RF_CTL3,
  1089. { 0x0a020001, 0x0a020001, 0x05020100, 0x0a020001, 0x0a020001 } },
  1090. { AR5K_PHY_RF_CTL4,
  1091. { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
  1092. { AR5K_PHY_PA_CTL,
  1093. { 0x00000003, 0x00000003, 0x0000000b, 0x0000000b, 0x0000000b } },
  1094. { AR5K_PHY_SETTLING,
  1095. { 0x1372161c, 0x13721c25, 0x13721722, 0x13721422, 0x13721c25 } },
  1096. { AR5K_PHY_GAIN,
  1097. { 0x0018fa61, 0x0018fa61, 0x00199a65, 0x00199a65, 0x00199a65 } },
  1098. { AR5K_PHY_DESIRED_SIZE,
  1099. { 0x0c98b4e0, 0x0c98b4e0, 0x0c98b0da, 0x0c98b0da, 0x0c98b0da } },
  1100. { AR5K_PHY_SIG,
  1101. { 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e } },
  1102. { AR5K_PHY_AGCCOARSE,
  1103. { 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e } },
  1104. { AR5K_PHY_WEAK_OFDM_LOW_THR,
  1105. { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
  1106. { AR5K_PHY_RX_DELAY,
  1107. { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
  1108. { AR5K_PHY_FRAME_CTL_5211,
  1109. { 0xf7b81000, 0xf7b81000, 0xf7b80d00, 0xf7b81000, 0xf7b81000 } },
  1110. { AR5K_PHY_CCKTXCTL,
  1111. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  1112. { AR5K_PHY_CCK_CROSSCORR,
  1113. { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
  1114. { AR5K_PHY_GAIN_2GHZ,
  1115. { 0x00000140, 0x00000140, 0x0052c140, 0x0052c140, 0x0052c140 } },
  1116. { AR5K_PHY_CCK_RX_CTL_4,
  1117. { 0x1883800a, 0x1883800a, 0x1863800a, 0x1883800a, 0x1883800a } },
  1118. { 0xa324,
  1119. { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
  1120. { 0xa328,
  1121. { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
  1122. { 0xa32c,
  1123. { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
  1124. { 0xa330,
  1125. { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
  1126. { 0xa334,
  1127. { 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf, 0xa7cfa7cf } },
  1128. };
  1129. static const struct ath5k_ini rf2425_ini_common_end[] = {
  1130. { AR5K_DCU_FP, 0x000003e0, AR5K_INI_WRITE },
  1131. { AR5K_SEQ_MASK, 0x0000000f, AR5K_INI_WRITE },
  1132. { 0x809c, 0x00000000, AR5K_INI_WRITE },
  1133. { 0x80a0, 0x00000000, AR5K_INI_WRITE },
  1134. { AR5K_MIC_QOS_CTL, 0x00000000, AR5K_INI_WRITE },
  1135. { AR5K_MIC_QOS_SEL, 0x00000000, AR5K_INI_WRITE },
  1136. { AR5K_MISC_MODE, 0x00000000, AR5K_INI_WRITE },
  1137. { AR5K_OFDM_FIL_CNT, 0x00000000, AR5K_INI_WRITE },
  1138. { AR5K_CCK_FIL_CNT, 0x00000000, AR5K_INI_WRITE },
  1139. { AR5K_PHYERR_CNT1, 0x00000000, AR5K_INI_WRITE },
  1140. { AR5K_PHYERR_CNT1_MASK, 0x00000000, AR5K_INI_WRITE },
  1141. { AR5K_PHYERR_CNT2, 0x00000000, AR5K_INI_WRITE },
  1142. { AR5K_PHYERR_CNT2_MASK, 0x00000000, AR5K_INI_WRITE },
  1143. { AR5K_TSF_THRES, 0x00000000, AR5K_INI_WRITE },
  1144. { 0x8140, 0x800003f9, AR5K_INI_WRITE },
  1145. { 0x8144, 0x00000000, AR5K_INI_WRITE },
  1146. { AR5K_PHY_AGC, 0x00000000, AR5K_INI_WRITE },
  1147. { AR5K_PHY_ADC_CTL, 0x0000a000, AR5K_INI_WRITE },
  1148. { 0x983c, 0x00200400, AR5K_INI_WRITE },
  1149. { AR5K_PHY_GAIN_OFFSET, 0x1284233c, AR5K_INI_WRITE },
  1150. { AR5K_PHY_SCR, 0x0000001f, AR5K_INI_WRITE },
  1151. { AR5K_PHY_SLMT, 0x00000080, AR5K_INI_WRITE },
  1152. { AR5K_PHY_SCAL, 0x0000000e, AR5K_INI_WRITE },
  1153. { 0x9958, 0x00081fff, AR5K_INI_WRITE },
  1154. { AR5K_PHY_TIMING_7, 0x00000000, AR5K_INI_WRITE },
  1155. { AR5K_PHY_TIMING_8, 0x02800000, AR5K_INI_WRITE },
  1156. { AR5K_PHY_TIMING_11, 0x00000000, AR5K_INI_WRITE },
  1157. { 0x99dc, 0xfebadbe8, AR5K_INI_WRITE },
  1158. { AR5K_PHY_HEAVY_CLIP_ENABLE, 0x00000000, AR5K_INI_WRITE },
  1159. { 0x99e4, 0xaaaaaaaa, AR5K_INI_WRITE },
  1160. { 0x99e8, 0x3c466478, AR5K_INI_WRITE },
  1161. { 0x99ec, 0x000000aa, AR5K_INI_WRITE },
  1162. { AR5K_PHY_SCLOCK, 0x0000000c, AR5K_INI_WRITE },
  1163. { AR5K_PHY_SDELAY, 0x000000ff, AR5K_INI_WRITE },
  1164. { AR5K_PHY_SPENDING, 0x00000014, AR5K_INI_WRITE },
  1165. { AR5K_PHY_DAG_CCK_CTL, 0x000009b5, AR5K_INI_WRITE },
  1166. { AR5K_PHY_TXPOWER_RATE3, 0x20202020, AR5K_INI_WRITE },
  1167. { AR5K_PHY_TXPOWER_RATE4, 0x20202020, AR5K_INI_WRITE },
  1168. { 0xa23c, 0x93c889af, AR5K_INI_WRITE },
  1169. { AR5K_PHY_FAST_ADC, 0x00000001, AR5K_INI_WRITE },
  1170. { 0xa250, 0x0000a000, AR5K_INI_WRITE },
  1171. { AR5K_PHY_BLUETOOTH, 0x00000000, AR5K_INI_WRITE },
  1172. { AR5K_PHY_TPC_RG1, 0x0cc75380, AR5K_INI_WRITE },
  1173. { 0xa25c, 0x0f0f0f01, AR5K_INI_WRITE },
  1174. { 0xa260, 0x5f690f01, AR5K_INI_WRITE },
  1175. { 0xa264, 0x00418a11, AR5K_INI_WRITE },
  1176. { 0xa268, 0x00000000, AR5K_INI_WRITE },
  1177. { AR5K_PHY_TPC_RG5, 0x0c30c166, AR5K_INI_WRITE },
  1178. { 0xa270, 0x00820820, AR5K_INI_WRITE },
  1179. { 0xa274, 0x081a3caa, AR5K_INI_WRITE },
  1180. { 0xa278, 0x1ce739ce, AR5K_INI_WRITE },
  1181. { 0xa27c, 0x051701ce, AR5K_INI_WRITE },
  1182. { 0xa300, 0x16010000, AR5K_INI_WRITE },
  1183. { 0xa304, 0x2c032402, AR5K_INI_WRITE },
  1184. { 0xa308, 0x48433e42, AR5K_INI_WRITE },
  1185. { 0xa30c, 0x5a0f500b, AR5K_INI_WRITE },
  1186. { 0xa310, 0x6c4b624a, AR5K_INI_WRITE },
  1187. { 0xa314, 0x7e8b748a, AR5K_INI_WRITE },
  1188. { 0xa318, 0x96cf8ccb, AR5K_INI_WRITE },
  1189. { 0xa31c, 0xa34f9d0f, AR5K_INI_WRITE },
  1190. { 0xa320, 0xa7cfa58f, AR5K_INI_WRITE },
  1191. { 0xa348, 0x3fffffff, AR5K_INI_WRITE },
  1192. { 0xa34c, 0x3fffffff, AR5K_INI_WRITE },
  1193. { 0xa350, 0x3fffffff, AR5K_INI_WRITE },
  1194. { 0xa354, 0x0003ffff, AR5K_INI_WRITE },
  1195. { 0xa358, 0x79a8aa1f, AR5K_INI_WRITE },
  1196. { 0xa35c, 0x066c420f, AR5K_INI_WRITE },
  1197. { 0xa360, 0x0f282207, AR5K_INI_WRITE },
  1198. { 0xa364, 0x17601685, AR5K_INI_WRITE },
  1199. { 0xa368, 0x1f801104, AR5K_INI_WRITE },
  1200. { 0xa36c, 0x37a00c03, AR5K_INI_WRITE },
  1201. { 0xa370, 0x3fc40883, AR5K_INI_WRITE },
  1202. { 0xa374, 0x57c00803, AR5K_INI_WRITE },
  1203. { 0xa378, 0x5fd80682, AR5K_INI_WRITE },
  1204. { 0xa37c, 0x7fe00482, AR5K_INI_WRITE },
  1205. { 0xa380, 0x7f3c7bba, AR5K_INI_WRITE },
  1206. { 0xa384, 0xf3307ff0, AR5K_INI_WRITE },
  1207. };
  1208. /*
  1209. * Initial BaseBand Gain settings for RF5111/5112 (AR5210 comes with
  1210. * RF5110 only so initial BB Gain settings are included in AR5K_AR5210_INI)
  1211. */
  1212. /* RF5111 Initial BaseBand Gain settings */
  1213. static const struct ath5k_ini rf5111_ini_bbgain[] = {
  1214. { AR5K_BB_GAIN(0), 0x00000000, AR5K_INI_WRITE },
  1215. { AR5K_BB_GAIN(1), 0x00000020, AR5K_INI_WRITE },
  1216. { AR5K_BB_GAIN(2), 0x00000010, AR5K_INI_WRITE },
  1217. { AR5K_BB_GAIN(3), 0x00000030, AR5K_INI_WRITE },
  1218. { AR5K_BB_GAIN(4), 0x00000008, AR5K_INI_WRITE },
  1219. { AR5K_BB_GAIN(5), 0x00000028, AR5K_INI_WRITE },
  1220. { AR5K_BB_GAIN(6), 0x00000004, AR5K_INI_WRITE },
  1221. { AR5K_BB_GAIN(7), 0x00000024, AR5K_INI_WRITE },
  1222. { AR5K_BB_GAIN(8), 0x00000014, AR5K_INI_WRITE },
  1223. { AR5K_BB_GAIN(9), 0x00000034, AR5K_INI_WRITE },
  1224. { AR5K_BB_GAIN(10), 0x0000000c, AR5K_INI_WRITE },
  1225. { AR5K_BB_GAIN(11), 0x0000002c, AR5K_INI_WRITE },
  1226. { AR5K_BB_GAIN(12), 0x00000002, AR5K_INI_WRITE },
  1227. { AR5K_BB_GAIN(13), 0x00000022, AR5K_INI_WRITE },
  1228. { AR5K_BB_GAIN(14), 0x00000012, AR5K_INI_WRITE },
  1229. { AR5K_BB_GAIN(15), 0x00000032, AR5K_INI_WRITE },
  1230. { AR5K_BB_GAIN(16), 0x0000000a, AR5K_INI_WRITE },
  1231. { AR5K_BB_GAIN(17), 0x0000002a, AR5K_INI_WRITE },
  1232. { AR5K_BB_GAIN(18), 0x00000006, AR5K_INI_WRITE },
  1233. { AR5K_BB_GAIN(19), 0x00000026, AR5K_INI_WRITE },
  1234. { AR5K_BB_GAIN(20), 0x00000016, AR5K_INI_WRITE },
  1235. { AR5K_BB_GAIN(21), 0x00000036, AR5K_INI_WRITE },
  1236. { AR5K_BB_GAIN(22), 0x0000000e, AR5K_INI_WRITE },
  1237. { AR5K_BB_GAIN(23), 0x0000002e, AR5K_INI_WRITE },
  1238. { AR5K_BB_GAIN(24), 0x00000001, AR5K_INI_WRITE },
  1239. { AR5K_BB_GAIN(25), 0x00000021, AR5K_INI_WRITE },
  1240. { AR5K_BB_GAIN(26), 0x00000011, AR5K_INI_WRITE },
  1241. { AR5K_BB_GAIN(27), 0x00000031, AR5K_INI_WRITE },
  1242. { AR5K_BB_GAIN(28), 0x00000009, AR5K_INI_WRITE },
  1243. { AR5K_BB_GAIN(29), 0x00000029, AR5K_INI_WRITE },
  1244. { AR5K_BB_GAIN(30), 0x00000005, AR5K_INI_WRITE },
  1245. { AR5K_BB_GAIN(31), 0x00000025, AR5K_INI_WRITE },
  1246. { AR5K_BB_GAIN(32), 0x00000015, AR5K_INI_WRITE },
  1247. { AR5K_BB_GAIN(33), 0x00000035, AR5K_INI_WRITE },
  1248. { AR5K_BB_GAIN(34), 0x0000000d, AR5K_INI_WRITE },
  1249. { AR5K_BB_GAIN(35), 0x0000002d, AR5K_INI_WRITE },
  1250. { AR5K_BB_GAIN(36), 0x00000003, AR5K_INI_WRITE },
  1251. { AR5K_BB_GAIN(37), 0x00000023, AR5K_INI_WRITE },
  1252. { AR5K_BB_GAIN(38), 0x00000013, AR5K_INI_WRITE },
  1253. { AR5K_BB_GAIN(39), 0x00000033, AR5K_INI_WRITE },
  1254. { AR5K_BB_GAIN(40), 0x0000000b, AR5K_INI_WRITE },
  1255. { AR5K_BB_GAIN(41), 0x0000002b, AR5K_INI_WRITE },
  1256. { AR5K_BB_GAIN(42), 0x0000002b, AR5K_INI_WRITE },
  1257. { AR5K_BB_GAIN(43), 0x0000002b, AR5K_INI_WRITE },
  1258. { AR5K_BB_GAIN(44), 0x0000002b, AR5K_INI_WRITE },
  1259. { AR5K_BB_GAIN(45), 0x0000002b, AR5K_INI_WRITE },
  1260. { AR5K_BB_GAIN(46), 0x0000002b, AR5K_INI_WRITE },
  1261. { AR5K_BB_GAIN(47), 0x0000002b, AR5K_INI_WRITE },
  1262. { AR5K_BB_GAIN(48), 0x0000002b, AR5K_INI_WRITE },
  1263. { AR5K_BB_GAIN(49), 0x0000002b, AR5K_INI_WRITE },
  1264. { AR5K_BB_GAIN(50), 0x0000002b, AR5K_INI_WRITE },
  1265. { AR5K_BB_GAIN(51), 0x0000002b, AR5K_INI_WRITE },
  1266. { AR5K_BB_GAIN(52), 0x0000002b, AR5K_INI_WRITE },
  1267. { AR5K_BB_GAIN(53), 0x0000002b, AR5K_INI_WRITE },
  1268. { AR5K_BB_GAIN(54), 0x0000002b, AR5K_INI_WRITE },
  1269. { AR5K_BB_GAIN(55), 0x0000002b, AR5K_INI_WRITE },
  1270. { AR5K_BB_GAIN(56), 0x0000002b, AR5K_INI_WRITE },
  1271. { AR5K_BB_GAIN(57), 0x0000002b, AR5K_INI_WRITE },
  1272. { AR5K_BB_GAIN(58), 0x0000002b, AR5K_INI_WRITE },
  1273. { AR5K_BB_GAIN(59), 0x0000002b, AR5K_INI_WRITE },
  1274. { AR5K_BB_GAIN(60), 0x0000002b, AR5K_INI_WRITE },
  1275. { AR5K_BB_GAIN(61), 0x0000002b, AR5K_INI_WRITE },
  1276. { AR5K_BB_GAIN(62), 0x00000002, AR5K_INI_WRITE },
  1277. { AR5K_BB_GAIN(63), 0x00000016, AR5K_INI_WRITE },
  1278. };
  1279. /* RF5112 Initial BaseBand Gain settings (Same for RF5413/5414+) */
  1280. static const struct ath5k_ini rf5112_ini_bbgain[] = {
  1281. { AR5K_BB_GAIN(0), 0x00000000, AR5K_INI_WRITE },
  1282. { AR5K_BB_GAIN(1), 0x00000001, AR5K_INI_WRITE },
  1283. { AR5K_BB_GAIN(2), 0x00000002, AR5K_INI_WRITE },
  1284. { AR5K_BB_GAIN(3), 0x00000003, AR5K_INI_WRITE },
  1285. { AR5K_BB_GAIN(4), 0x00000004, AR5K_INI_WRITE },
  1286. { AR5K_BB_GAIN(5), 0x00000005, AR5K_INI_WRITE },
  1287. { AR5K_BB_GAIN(6), 0x00000008, AR5K_INI_WRITE },
  1288. { AR5K_BB_GAIN(7), 0x00000009, AR5K_INI_WRITE },
  1289. { AR5K_BB_GAIN(8), 0x0000000a, AR5K_INI_WRITE },
  1290. { AR5K_BB_GAIN(9), 0x0000000b, AR5K_INI_WRITE },
  1291. { AR5K_BB_GAIN(10), 0x0000000c, AR5K_INI_WRITE },
  1292. { AR5K_BB_GAIN(11), 0x0000000d, AR5K_INI_WRITE },
  1293. { AR5K_BB_GAIN(12), 0x00000010, AR5K_INI_WRITE },
  1294. { AR5K_BB_GAIN(13), 0x00000011, AR5K_INI_WRITE },
  1295. { AR5K_BB_GAIN(14), 0x00000012, AR5K_INI_WRITE },
  1296. { AR5K_BB_GAIN(15), 0x00000013, AR5K_INI_WRITE },
  1297. { AR5K_BB_GAIN(16), 0x00000014, AR5K_INI_WRITE },
  1298. { AR5K_BB_GAIN(17), 0x00000015, AR5K_INI_WRITE },
  1299. { AR5K_BB_GAIN(18), 0x00000018, AR5K_INI_WRITE },
  1300. { AR5K_BB_GAIN(19), 0x00000019, AR5K_INI_WRITE },
  1301. { AR5K_BB_GAIN(20), 0x0000001a, AR5K_INI_WRITE },
  1302. { AR5K_BB_GAIN(21), 0x0000001b, AR5K_INI_WRITE },
  1303. { AR5K_BB_GAIN(22), 0x0000001c, AR5K_INI_WRITE },
  1304. { AR5K_BB_GAIN(23), 0x0000001d, AR5K_INI_WRITE },
  1305. { AR5K_BB_GAIN(24), 0x00000020, AR5K_INI_WRITE },
  1306. { AR5K_BB_GAIN(25), 0x00000021, AR5K_INI_WRITE },
  1307. { AR5K_BB_GAIN(26), 0x00000022, AR5K_INI_WRITE },
  1308. { AR5K_BB_GAIN(27), 0x00000023, AR5K_INI_WRITE },
  1309. { AR5K_BB_GAIN(28), 0x00000024, AR5K_INI_WRITE },
  1310. { AR5K_BB_GAIN(29), 0x00000025, AR5K_INI_WRITE },
  1311. { AR5K_BB_GAIN(30), 0x00000028, AR5K_INI_WRITE },
  1312. { AR5K_BB_GAIN(31), 0x00000029, AR5K_INI_WRITE },
  1313. { AR5K_BB_GAIN(32), 0x0000002a, AR5K_INI_WRITE },
  1314. { AR5K_BB_GAIN(33), 0x0000002b, AR5K_INI_WRITE },
  1315. { AR5K_BB_GAIN(34), 0x0000002c, AR5K_INI_WRITE },
  1316. { AR5K_BB_GAIN(35), 0x0000002d, AR5K_INI_WRITE },
  1317. { AR5K_BB_GAIN(36), 0x00000030, AR5K_INI_WRITE },
  1318. { AR5K_BB_GAIN(37), 0x00000031, AR5K_INI_WRITE },
  1319. { AR5K_BB_GAIN(38), 0x00000032, AR5K_INI_WRITE },
  1320. { AR5K_BB_GAIN(39), 0x00000033, AR5K_INI_WRITE },
  1321. { AR5K_BB_GAIN(40), 0x00000034, AR5K_INI_WRITE },
  1322. { AR5K_BB_GAIN(41), 0x00000035, AR5K_INI_WRITE },
  1323. { AR5K_BB_GAIN(42), 0x00000035, AR5K_INI_WRITE },
  1324. { AR5K_BB_GAIN(43), 0x00000035, AR5K_INI_WRITE },
  1325. { AR5K_BB_GAIN(44), 0x00000035, AR5K_INI_WRITE },
  1326. { AR5K_BB_GAIN(45), 0x00000035, AR5K_INI_WRITE },
  1327. { AR5K_BB_GAIN(46), 0x00000035, AR5K_INI_WRITE },
  1328. { AR5K_BB_GAIN(47), 0x00000035, AR5K_INI_WRITE },
  1329. { AR5K_BB_GAIN(48), 0x00000035, AR5K_INI_WRITE },
  1330. { AR5K_BB_GAIN(49), 0x00000035, AR5K_INI_WRITE },
  1331. { AR5K_BB_GAIN(50), 0x00000035, AR5K_INI_WRITE },
  1332. { AR5K_BB_GAIN(51), 0x00000035, AR5K_INI_WRITE },
  1333. { AR5K_BB_GAIN(52), 0x00000035, AR5K_INI_WRITE },
  1334. { AR5K_BB_GAIN(53), 0x00000035, AR5K_INI_WRITE },
  1335. { AR5K_BB_GAIN(54), 0x00000035, AR5K_INI_WRITE },
  1336. { AR5K_BB_GAIN(55), 0x00000035, AR5K_INI_WRITE },
  1337. { AR5K_BB_GAIN(56), 0x00000035, AR5K_INI_WRITE },
  1338. { AR5K_BB_GAIN(57), 0x00000035, AR5K_INI_WRITE },
  1339. { AR5K_BB_GAIN(58), 0x00000035, AR5K_INI_WRITE },
  1340. { AR5K_BB_GAIN(59), 0x00000035, AR5K_INI_WRITE },
  1341. { AR5K_BB_GAIN(60), 0x00000035, AR5K_INI_WRITE },
  1342. { AR5K_BB_GAIN(61), 0x00000035, AR5K_INI_WRITE },
  1343. { AR5K_BB_GAIN(62), 0x00000010, AR5K_INI_WRITE },
  1344. { AR5K_BB_GAIN(63), 0x0000001a, AR5K_INI_WRITE },
  1345. };
  1346. /*
  1347. * Write initial register dump
  1348. */
  1349. static void ath5k_hw_ini_registers(struct ath5k_hw *ah, unsigned int size,
  1350. const struct ath5k_ini *ini_regs, int change_channel)
  1351. {
  1352. unsigned int i;
  1353. /* Write initial registers */
  1354. for (i = 0; i < size; i++) {
  1355. /* On channel change there is
  1356. * no need to mess with PCU */
  1357. if (change_channel &&
  1358. ini_regs[i].ini_register >= AR5K_PCU_MIN &&
  1359. ini_regs[i].ini_register <= AR5K_PCU_MAX)
  1360. continue;
  1361. switch (ini_regs[i].ini_mode) {
  1362. case AR5K_INI_READ:
  1363. /* Cleared on read */
  1364. ath5k_hw_reg_read(ah, ini_regs[i].ini_register);
  1365. break;
  1366. case AR5K_INI_WRITE:
  1367. default:
  1368. AR5K_REG_WAIT(i);
  1369. ath5k_hw_reg_write(ah, ini_regs[i].ini_value,
  1370. ini_regs[i].ini_register);
  1371. }
  1372. }
  1373. }
  1374. static void ath5k_hw_ini_mode_registers(struct ath5k_hw *ah,
  1375. unsigned int size, const struct ath5k_ini_mode *ini_mode,
  1376. u8 mode)
  1377. {
  1378. unsigned int i;
  1379. for (i = 0; i < size; i++) {
  1380. AR5K_REG_WAIT(i);
  1381. ath5k_hw_reg_write(ah, ini_mode[i].mode_value[mode],
  1382. (u32)ini_mode[i].mode_register);
  1383. }
  1384. }
  1385. int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, int change_channel)
  1386. {
  1387. /*
  1388. * Write initial register settings
  1389. */
  1390. /* For AR5212 and combatible */
  1391. if (ah->ah_version == AR5K_AR5212) {
  1392. /* First set of mode-specific settings */
  1393. ath5k_hw_ini_mode_registers(ah,
  1394. ARRAY_SIZE(ar5212_ini_mode_start),
  1395. ar5212_ini_mode_start, mode);
  1396. /*
  1397. * Write initial settings common for all modes
  1398. */
  1399. ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5212_ini_common_start),
  1400. ar5212_ini_common_start, change_channel);
  1401. /* Second set of mode-specific settings */
  1402. switch (ah->ah_radio) {
  1403. case AR5K_RF5111:
  1404. ath5k_hw_ini_mode_registers(ah,
  1405. ARRAY_SIZE(rf5111_ini_mode_end),
  1406. rf5111_ini_mode_end, mode);
  1407. ath5k_hw_ini_registers(ah,
  1408. ARRAY_SIZE(rf5111_ini_common_end),
  1409. rf5111_ini_common_end, change_channel);
  1410. /* Baseband gain table */
  1411. ath5k_hw_ini_registers(ah,
  1412. ARRAY_SIZE(rf5111_ini_bbgain),
  1413. rf5111_ini_bbgain, change_channel);
  1414. break;
  1415. case AR5K_RF5112:
  1416. ath5k_hw_ini_mode_registers(ah,
  1417. ARRAY_SIZE(rf5112_ini_mode_end),
  1418. rf5112_ini_mode_end, mode);
  1419. ath5k_hw_ini_registers(ah,
  1420. ARRAY_SIZE(rf5112_ini_common_end),
  1421. rf5112_ini_common_end, change_channel);
  1422. ath5k_hw_ini_registers(ah,
  1423. ARRAY_SIZE(rf5112_ini_bbgain),
  1424. rf5112_ini_bbgain, change_channel);
  1425. break;
  1426. case AR5K_RF5413:
  1427. ath5k_hw_ini_mode_registers(ah,
  1428. ARRAY_SIZE(rf5413_ini_mode_end),
  1429. rf5413_ini_mode_end, mode);
  1430. ath5k_hw_ini_registers(ah,
  1431. ARRAY_SIZE(rf5413_ini_common_end),
  1432. rf5413_ini_common_end, change_channel);
  1433. ath5k_hw_ini_registers(ah,
  1434. ARRAY_SIZE(rf5112_ini_bbgain),
  1435. rf5112_ini_bbgain, change_channel);
  1436. break;
  1437. case AR5K_RF2316:
  1438. case AR5K_RF2413:
  1439. ath5k_hw_ini_mode_registers(ah,
  1440. ARRAY_SIZE(rf2413_ini_mode_end),
  1441. rf2413_ini_mode_end, mode);
  1442. ath5k_hw_ini_registers(ah,
  1443. ARRAY_SIZE(rf2413_ini_common_end),
  1444. rf2413_ini_common_end, change_channel);
  1445. /* Override settings from rf2413_ini_common_end */
  1446. if (ah->ah_radio == AR5K_RF2316) {
  1447. ath5k_hw_reg_write(ah, 0x00004000,
  1448. AR5K_PHY_AGC);
  1449. ath5k_hw_reg_write(ah, 0x081b7caa,
  1450. 0xa274);
  1451. }
  1452. ath5k_hw_ini_registers(ah,
  1453. ARRAY_SIZE(rf5112_ini_bbgain),
  1454. rf5112_ini_bbgain, change_channel);
  1455. break;
  1456. case AR5K_RF2317:
  1457. case AR5K_RF2425:
  1458. ath5k_hw_ini_mode_registers(ah,
  1459. ARRAY_SIZE(rf2425_ini_mode_end),
  1460. rf2425_ini_mode_end, mode);
  1461. ath5k_hw_ini_registers(ah,
  1462. ARRAY_SIZE(rf2425_ini_common_end),
  1463. rf2425_ini_common_end, change_channel);
  1464. ath5k_hw_ini_registers(ah,
  1465. ARRAY_SIZE(rf5112_ini_bbgain),
  1466. rf5112_ini_bbgain, change_channel);
  1467. break;
  1468. default:
  1469. return -EINVAL;
  1470. }
  1471. /* For AR5211 */
  1472. } else if (ah->ah_version == AR5K_AR5211) {
  1473. /* AR5K_MODE_11B */
  1474. if (mode > 2) {
  1475. DBG("ath5k: unsupported channel mode %d\n", mode);
  1476. return -EINVAL;
  1477. }
  1478. /* Mode-specific settings */
  1479. ath5k_hw_ini_mode_registers(ah, ARRAY_SIZE(ar5211_ini_mode),
  1480. ar5211_ini_mode, mode);
  1481. /*
  1482. * Write initial settings common for all modes
  1483. */
  1484. ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5211_ini),
  1485. ar5211_ini, change_channel);
  1486. /* AR5211 only comes with 5111 */
  1487. /* Baseband gain table */
  1488. ath5k_hw_ini_registers(ah, ARRAY_SIZE(rf5111_ini_bbgain),
  1489. rf5111_ini_bbgain, change_channel);
  1490. /* For AR5210 (for mode settings check out ath5k_hw_reset_tx_queue) */
  1491. } else if (ah->ah_version == AR5K_AR5210) {
  1492. ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5210_ini),
  1493. ar5210_ini, change_channel);
  1494. }
  1495. return 0;
  1496. }