You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

intelxl.h 25KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910
  1. #ifndef _INTELX_H
  2. #define _INTELX_H
  3. /** @file
  4. *
  5. * Intel 40 Gigabit Ethernet network card driver
  6. *
  7. */
  8. FILE_LICENCE ( GPL2_OR_LATER_OR_UBDL );
  9. #include <stdint.h>
  10. #include <ipxe/if_ether.h>
  11. #include <ipxe/pcimsix.h>
  12. struct intelxl_nic;
  13. /** BAR size */
  14. #define INTELXL_BAR_SIZE 0x200000
  15. /** Alignment
  16. *
  17. * No data structure requires greater than 128 byte alignment.
  18. */
  19. #define INTELXL_ALIGN 128
  20. /******************************************************************************
  21. *
  22. * Admin queue
  23. *
  24. ******************************************************************************
  25. */
  26. /** PF Admin Command Queue register block */
  27. #define INTELXL_ADMIN_CMD 0x080000
  28. /** PF Admin Event Queue register block */
  29. #define INTELXL_ADMIN_EVT 0x080080
  30. /** Admin Queue Base Address Low Register (offset) */
  31. #define INTELXL_ADMIN_BAL 0x000
  32. /** Admin Queue Base Address High Register (offset) */
  33. #define INTELXL_ADMIN_BAH 0x100
  34. /** Admin Queue Length Register (offset) */
  35. #define INTELXL_ADMIN_LEN 0x200
  36. #define INTELXL_ADMIN_LEN_LEN(x) ( (x) << 0 ) /**< Queue length */
  37. #define INTELXL_ADMIN_LEN_ENABLE 0x80000000UL /**< Queue enable */
  38. /** Admin Queue Head Register (offset) */
  39. #define INTELXL_ADMIN_HEAD 0x300
  40. /** Admin Queue Tail Register (offset) */
  41. #define INTELXL_ADMIN_TAIL 0x400
  42. /** Admin queue register offsets
  43. *
  44. * The physical and virtual function register maps have no discernible
  45. * relationship.
  46. */
  47. struct intelxl_admin_offsets {
  48. /** Base Address Low Register offset */
  49. unsigned int bal;
  50. /** Base Address High Register offset */
  51. unsigned int bah;
  52. /** Length Register offset */
  53. unsigned int len;
  54. /** Head Register offset */
  55. unsigned int head;
  56. /** Tail Register offset */
  57. unsigned int tail;
  58. };
  59. /** Admin queue data buffer command parameters */
  60. struct intelxl_admin_buffer_params {
  61. /** Reserved */
  62. uint8_t reserved[8];
  63. /** Buffer address high */
  64. uint32_t high;
  65. /** Buffer address low */
  66. uint32_t low;
  67. } __attribute__ (( packed ));
  68. /** Admin queue Get Version command */
  69. #define INTELXL_ADMIN_VERSION 0x0001
  70. /** Admin queue version number */
  71. struct intelxl_admin_version {
  72. /** Major version number */
  73. uint16_t major;
  74. /** Minor version number */
  75. uint16_t minor;
  76. } __attribute__ (( packed ));
  77. /** Admin queue Get Version command parameters */
  78. struct intelxl_admin_version_params {
  79. /** ROM version */
  80. uint32_t rom;
  81. /** Firmware build ID */
  82. uint32_t build;
  83. /** Firmware version */
  84. struct intelxl_admin_version firmware;
  85. /** API version */
  86. struct intelxl_admin_version api;
  87. } __attribute__ (( packed ));
  88. /** Admin queue Driver Version command */
  89. #define INTELXL_ADMIN_DRIVER 0x0002
  90. /** Admin queue Driver Version command parameters */
  91. struct intelxl_admin_driver_params {
  92. /** Driver version */
  93. uint8_t major;
  94. /** Minor version */
  95. uint8_t minor;
  96. /** Build version */
  97. uint8_t build;
  98. /** Sub-build version */
  99. uint8_t sub;
  100. /** Reserved */
  101. uint8_t reserved[4];
  102. /** Data buffer address */
  103. uint64_t address;
  104. } __attribute__ (( packed ));
  105. /** Admin queue Driver Version data buffer */
  106. struct intelxl_admin_driver_buffer {
  107. /** Driver name */
  108. char name[32];
  109. } __attribute__ (( packed ));
  110. /** Admin queue Shutdown command */
  111. #define INTELXL_ADMIN_SHUTDOWN 0x0003
  112. /** Admin queue Shutdown command parameters */
  113. struct intelxl_admin_shutdown_params {
  114. /** Driver unloading */
  115. uint8_t unloading;
  116. /** Reserved */
  117. uint8_t reserved[15];
  118. } __attribute__ (( packed ));
  119. /** Driver is unloading */
  120. #define INTELXL_ADMIN_SHUTDOWN_UNLOADING 0x01
  121. /** Admin queue Clear PXE Mode command */
  122. #define INTELXL_ADMIN_CLEAR_PXE 0x0110
  123. /** Admin queue Clear PXE Mode command parameters */
  124. struct intelxl_admin_clear_pxe_params {
  125. /** Magic value */
  126. uint8_t magic;
  127. /** Reserved */
  128. uint8_t reserved[15];
  129. } __attribute__ (( packed ));
  130. /** Clear PXE Mode magic value */
  131. #define INTELXL_ADMIN_CLEAR_PXE_MAGIC 0x02
  132. /** Admin queue Get Switch Configuration command */
  133. #define INTELXL_ADMIN_SWITCH 0x0200
  134. /** Switching element configuration */
  135. struct intelxl_admin_switch_config {
  136. /** Switching element type */
  137. uint8_t type;
  138. /** Revision */
  139. uint8_t revision;
  140. /** Switching element ID */
  141. uint16_t seid;
  142. /** Uplink switching element ID */
  143. uint16_t uplink;
  144. /** Downlink switching element ID */
  145. uint16_t downlink;
  146. /** Reserved */
  147. uint8_t reserved_b[3];
  148. /** Connection type */
  149. uint8_t connection;
  150. /** Reserved */
  151. uint8_t reserved_c[2];
  152. /** Element specific information */
  153. uint16_t info;
  154. } __attribute__ (( packed ));
  155. /** Virtual Station Inferface element type */
  156. #define INTELXL_ADMIN_SWITCH_TYPE_VSI 19
  157. /** Admin queue Get Switch Configuration command parameters */
  158. struct intelxl_admin_switch_params {
  159. /** Starting switching element identifier */
  160. uint16_t next;
  161. /** Reserved */
  162. uint8_t reserved[6];
  163. /** Data buffer address */
  164. uint64_t address;
  165. } __attribute__ (( packed ));
  166. /** Admin queue Get Switch Configuration data buffer */
  167. struct intelxl_admin_switch_buffer {
  168. /** Number of switching elements reported */
  169. uint16_t count;
  170. /** Total number of switching elements */
  171. uint16_t total;
  172. /** Reserved */
  173. uint8_t reserved_a[12];
  174. /** Switch configuration */
  175. struct intelxl_admin_switch_config cfg;
  176. } __attribute__ (( packed ));
  177. /** Admin queue Get VSI Parameters command */
  178. #define INTELXL_ADMIN_VSI 0x0212
  179. /** Admin queue Get VSI Parameters command parameters */
  180. struct intelxl_admin_vsi_params {
  181. /** VSI switching element ID */
  182. uint16_t vsi;
  183. /** Reserved */
  184. uint8_t reserved[6];
  185. /** Data buffer address */
  186. uint64_t address;
  187. } __attribute__ (( packed ));
  188. /** Admin queue Get VSI Parameters data buffer */
  189. struct intelxl_admin_vsi_buffer {
  190. /** Reserved */
  191. uint8_t reserved_a[30];
  192. /** Queue numbers */
  193. uint16_t queue[16];
  194. /** Reserved */
  195. uint8_t reserved_b[34];
  196. /** Queue set handles for each traffic class */
  197. uint16_t qset[8];
  198. /** Reserved */
  199. uint8_t reserved_c[16];
  200. } __attribute__ (( packed ));
  201. /** Admin queue Set VSI Promiscuous Modes command */
  202. #define INTELXL_ADMIN_PROMISC 0x0254
  203. /** Admin queue Set VSI Promiscuous Modes command parameters */
  204. struct intelxl_admin_promisc_params {
  205. /** Flags */
  206. uint16_t flags;
  207. /** Valid flags */
  208. uint16_t valid;
  209. /** VSI switching element ID */
  210. uint16_t vsi;
  211. /** Reserved */
  212. uint8_t reserved[10];
  213. } __attribute__ (( packed ));
  214. /** Promiscuous unicast mode */
  215. #define INTELXL_ADMIN_PROMISC_FL_UNICAST 0x0001
  216. /** Promiscuous multicast mode */
  217. #define INTELXL_ADMIN_PROMISC_FL_MULTICAST 0x0002
  218. /** Promiscuous broadcast mode */
  219. #define INTELXL_ADMIN_PROMISC_FL_BROADCAST 0x0004
  220. /** Promiscuous VLAN mode */
  221. #define INTELXL_ADMIN_PROMISC_FL_VLAN 0x0010
  222. /** Admin queue Restart Autonegotiation command */
  223. #define INTELXL_ADMIN_AUTONEG 0x0605
  224. /** Admin queue Restart Autonegotiation command parameters */
  225. struct intelxl_admin_autoneg_params {
  226. /** Flags */
  227. uint8_t flags;
  228. /** Reserved */
  229. uint8_t reserved[15];
  230. } __attribute__ (( packed ));
  231. /** Restart autonegotiation */
  232. #define INTELXL_ADMIN_AUTONEG_FL_RESTART 0x02
  233. /** Enable link */
  234. #define INTELXL_ADMIN_AUTONEG_FL_ENABLE 0x04
  235. /** Admin queue Get Link Status command */
  236. #define INTELXL_ADMIN_LINK 0x0607
  237. /** Admin queue Get Link Status command parameters */
  238. struct intelxl_admin_link_params {
  239. /** Link status notification */
  240. uint8_t notify;
  241. /** Reserved */
  242. uint8_t reserved_a;
  243. /** PHY type */
  244. uint8_t phy;
  245. /** Link speed */
  246. uint8_t speed;
  247. /** Link status */
  248. uint8_t status;
  249. /** Reserved */
  250. uint8_t reserved_b[11];
  251. } __attribute__ (( packed ));
  252. /** Notify driver of link status changes */
  253. #define INTELXL_ADMIN_LINK_NOTIFY 0x03
  254. /** Link is up */
  255. #define INTELXL_ADMIN_LINK_UP 0x01
  256. /** Admin queue Send Message to PF command */
  257. #define INTELXL_ADMIN_SEND_TO_PF 0x0801
  258. /** Admin queue Send Message to VF command */
  259. #define INTELXL_ADMIN_SEND_TO_VF 0x0802
  260. /** Admin queue command parameters */
  261. union intelxl_admin_params {
  262. /** Additional data buffer command parameters */
  263. struct intelxl_admin_buffer_params buffer;
  264. /** Get Version command parameters */
  265. struct intelxl_admin_version_params version;
  266. /** Driver Version command parameters */
  267. struct intelxl_admin_driver_params driver;
  268. /** Shutdown command parameters */
  269. struct intelxl_admin_shutdown_params shutdown;
  270. /** Clear PXE Mode command parameters */
  271. struct intelxl_admin_clear_pxe_params pxe;
  272. /** Get Switch Configuration command parameters */
  273. struct intelxl_admin_switch_params sw;
  274. /** Get VSI Parameters command parameters */
  275. struct intelxl_admin_vsi_params vsi;
  276. /** Set VSI Promiscuous Modes command parameters */
  277. struct intelxl_admin_promisc_params promisc;
  278. /** Restart Autonegotiation command parameters */
  279. struct intelxl_admin_autoneg_params autoneg;
  280. /** Get Link Status command parameters */
  281. struct intelxl_admin_link_params link;
  282. } __attribute__ (( packed ));
  283. /** Admin queue data buffer */
  284. union intelxl_admin_buffer {
  285. /** Driver Version data buffer */
  286. struct intelxl_admin_driver_buffer driver;
  287. /** Get Switch Configuration data buffer */
  288. struct intelxl_admin_switch_buffer sw;
  289. /** Get VSI Parameters data buffer */
  290. struct intelxl_admin_vsi_buffer vsi;
  291. /** Alignment padding */
  292. uint8_t pad[INTELXL_ALIGN];
  293. } __attribute__ (( packed ));
  294. /** Admin queue descriptor */
  295. struct intelxl_admin_descriptor {
  296. /** Flags */
  297. uint16_t flags;
  298. /** Opcode */
  299. uint16_t opcode;
  300. /** Data length */
  301. uint16_t len;
  302. /** Return value */
  303. uint16_t ret;
  304. /** Opaque cookie / VF opcode */
  305. union {
  306. /** Cookie */
  307. uint32_t cookie;
  308. /** VF opcode */
  309. uint32_t vopcode;
  310. };
  311. /** VF return value */
  312. int32_t vret;
  313. /** Parameters */
  314. union intelxl_admin_params params;
  315. } __attribute__ (( packed ));
  316. /** Admin descriptor done */
  317. #define INTELXL_ADMIN_FL_DD 0x0001
  318. /** Admin descriptor contains a completion */
  319. #define INTELXL_ADMIN_FL_CMP 0x0002
  320. /** Admin descriptor completed in error */
  321. #define INTELXL_ADMIN_FL_ERR 0x0004
  322. /** Admin descriptor uses data buffer for command parameters */
  323. #define INTELXL_ADMIN_FL_RD 0x0400
  324. /** Admin descriptor uses data buffer */
  325. #define INTELXL_ADMIN_FL_BUF 0x1000
  326. /** Admin queue */
  327. struct intelxl_admin {
  328. /** Descriptors */
  329. struct intelxl_admin_descriptor *desc;
  330. /** Data buffers */
  331. union intelxl_admin_buffer *buf;
  332. /** Queue index */
  333. unsigned int index;
  334. /** Register block base */
  335. unsigned int base;
  336. /** Register offsets */
  337. const struct intelxl_admin_offsets *regs;
  338. };
  339. /**
  340. * Initialise admin queue
  341. *
  342. * @v admin Admin queue
  343. * @v base Register block base
  344. * @v regs Register offsets
  345. */
  346. static inline __attribute__ (( always_inline )) void
  347. intelxl_init_admin ( struct intelxl_admin *admin, unsigned int base,
  348. const struct intelxl_admin_offsets *regs ) {
  349. admin->base = base;
  350. admin->regs = regs;
  351. }
  352. /** Number of admin queue descriptors */
  353. #define INTELXL_ADMIN_NUM_DESC 4
  354. /** Maximum time to wait for an admin request to complete */
  355. #define INTELXL_ADMIN_MAX_WAIT_MS 100
  356. /** Admin queue API major version */
  357. #define INTELXL_ADMIN_API_MAJOR 1
  358. /******************************************************************************
  359. *
  360. * Transmit and receive queue context
  361. *
  362. ******************************************************************************
  363. */
  364. /** CMLAN Context Data Register */
  365. #define INTELXL_PFCM_LANCTXDATA(x) ( 0x10c100 + ( 0x80 * (x) ) )
  366. /** CMLAN Context Control Register */
  367. #define INTELXL_PFCM_LANCTXCTL 0x10c300
  368. #define INTELXL_PFCM_LANCTXCTL_QUEUE_NUM(x) \
  369. ( (x) << 0 ) /**< Queue number */
  370. #define INTELXL_PFCM_LANCTXCTL_SUB_LINE(x) \
  371. ( (x) << 12 ) /**< Sub-line */
  372. #define INTELXL_PFCM_LANCTXCTL_TYPE(x) \
  373. ( (x) << 15 ) /**< Queue type */
  374. #define INTELXL_PFCM_LANCTXCTL_TYPE_RX \
  375. INTELXL_PFCM_LANCTXCTL_TYPE ( 0x0 ) /**< RX queue type */
  376. #define INTELXL_PFCM_LANCTXCTL_TYPE_TX \
  377. INTELXL_PFCM_LANCTXCTL_TYPE ( 0x1 ) /**< TX queue type */
  378. #define INTELXL_PFCM_LANCTXCTL_OP_CODE(x) \
  379. ( (x) << 17 ) /**< Op code */
  380. #define INTELXL_PFCM_LANCTXCTL_OP_CODE_READ \
  381. INTELXL_PFCM_LANCTXCTL_OP_CODE ( 0x0 ) /**< Read context */
  382. #define INTELXL_PFCM_LANCTXCTL_OP_CODE_WRITE \
  383. INTELXL_PFCM_LANCTXCTL_OP_CODE ( 0x1 ) /**< Write context */
  384. /** CMLAN Context Status Register */
  385. #define INTELXL_PFCM_LANCTXSTAT 0x10c380
  386. #define INTELXL_PFCM_LANCTXSTAT_DONE 0x00000001UL /**< Complete */
  387. /** Queue context line */
  388. struct intelxl_context_line {
  389. /** Raw data */
  390. uint32_t raw[4];
  391. } __attribute__ (( packed ));
  392. /** Transmit queue context */
  393. struct intelxl_context_tx {
  394. /** Head pointer */
  395. uint16_t head;
  396. /** Flags */
  397. uint16_t flags;
  398. /** Base address */
  399. uint64_t base;
  400. /** Reserved */
  401. uint8_t reserved_a[8];
  402. /** Queue count */
  403. uint16_t count;
  404. /** Reserved */
  405. uint8_t reserved_b[100];
  406. /** Queue set */
  407. uint16_t qset;
  408. /** Reserved */
  409. uint8_t reserved_c[4];
  410. } __attribute__ (( packed ));
  411. /** New transmit queue context */
  412. #define INTELXL_CTX_TX_FL_NEW 0x4000
  413. /** Transmit queue base address */
  414. #define INTELXL_CTX_TX_BASE( base ) ( (base) >> 7 )
  415. /** Transmit queue count */
  416. #define INTELXL_CTX_TX_COUNT( count ) ( (count) << 1 )
  417. /** Transmit queue set */
  418. #define INTELXL_CTX_TX_QSET( qset) ( (qset) << 4 )
  419. /** Receive queue context */
  420. struct intelxl_context_rx {
  421. /** Head pointer */
  422. uint16_t head;
  423. /** Reserved */
  424. uint8_t reserved_a[2];
  425. /** Base address and queue count */
  426. uint64_t base_count;
  427. /** Data buffer length */
  428. uint16_t len;
  429. /** Flags */
  430. uint8_t flags;
  431. /** Reserved */
  432. uint8_t reserved_b[7];
  433. /** Maximum frame size */
  434. uint16_t mfs;
  435. } __attribute__ (( packed ));
  436. /** Receive queue base address and queue count */
  437. #define INTELXL_CTX_RX_BASE_COUNT( base, count ) \
  438. ( ( (base) >> 7 ) | ( ( ( uint64_t ) (count) ) << 57 ) )
  439. /** Receive queue data buffer length */
  440. #define INTELXL_CTX_RX_LEN( len ) ( (len) >> 1 )
  441. /** Use 32-byte receive descriptors */
  442. #define INTELXL_CTX_RX_FL_DSIZE 0x10
  443. /** Strip CRC from received packets */
  444. #define INTELXL_CTX_RX_FL_CRCSTRIP 0x20
  445. /** Receive queue maximum frame size */
  446. #define INTELXL_CTX_RX_MFS( mfs ) ( (mfs) >> 2 )
  447. /** Maximum time to wait for a context operation to complete */
  448. #define INTELXL_CTX_MAX_WAIT_MS 100
  449. /** Time to wait for a queue to become enabled */
  450. #define INTELXL_QUEUE_ENABLE_DELAY_US 20
  451. /** Time to wait for a transmit queue to become pre-disabled */
  452. #define INTELXL_QUEUE_PRE_DISABLE_DELAY_US 400
  453. /** Maximum time to wait for a queue to become disabled */
  454. #define INTELXL_QUEUE_DISABLE_MAX_WAIT_MS 1000
  455. /******************************************************************************
  456. *
  457. * Transmit and receive descriptors
  458. *
  459. ******************************************************************************
  460. */
  461. /** Global Transmit Queue Head register */
  462. #define INTELXL_QTX_HEAD(x) ( 0x0e4000 + ( 0x4 * (x) ) )
  463. /** Global Transmit Pre Queue Disable register */
  464. #define INTELXL_GLLAN_TXPRE_QDIS(x) ( 0x0e6500 + ( 0x4 * ( (x) / 0x80 ) ) )
  465. #define INTELXL_GLLAN_TXPRE_QDIS_QINDX(x) \
  466. ( (x) << 0 ) /**< Queue index */
  467. #define INTELXL_GLLAN_TXPRE_QDIS_SET_QDIS \
  468. 0x40000000UL /**< Set disable */
  469. #define INTELXL_GLLAN_TXPRE_QDIS_CLEAR_QDIS \
  470. 0x80000000UL /**< Clear disable */
  471. /** Global Transmit Queue register block */
  472. #define INTELXL_QTX(x) ( 0x100000 + ( 0x4 * (x) ) )
  473. /** Global Receive Queue register block */
  474. #define INTELXL_QRX(x) ( 0x120000 + ( 0x4 * (x) ) )
  475. /** Queue Enable Register (offset) */
  476. #define INTELXL_QXX_ENA 0x0000
  477. #define INTELXL_QXX_ENA_REQ 0x00000001UL /**< Enable request */
  478. #define INTELXL_QXX_ENA_STAT 0x00000004UL /**< Enabled status */
  479. /** Queue Control Register (offset) */
  480. #define INTELXL_QXX_CTL 0x4000
  481. #define INTELXL_QXX_CTL_PFVF_Q(x) ( (x) << 0 ) /**< PF/VF queue */
  482. #define INTELXL_QXX_CTL_PFVF_Q_PF \
  483. INTELXL_QXX_CTL_PFVF_Q ( 0x2 ) /**< PF queue */
  484. #define INTELXL_QXX_CTL_PFVF_PF_INDX(x) ( (x) << 2 ) /**< PF index */
  485. /** Queue Tail Pointer Register (offset) */
  486. #define INTELXL_QXX_TAIL 0x8000
  487. /** Global RLAN Control 0 register */
  488. #define INTELXL_GLLAN_RCTL_0 0x12a500
  489. #define INTELXL_GLLAN_RCTL_0_PXE_MODE 0x00000001UL /**< PXE mode */
  490. /** Transmit data descriptor */
  491. struct intelxl_tx_data_descriptor {
  492. /** Buffer address */
  493. uint64_t address;
  494. /** Flags */
  495. uint32_t flags;
  496. /** Length */
  497. uint32_t len;
  498. } __attribute__ (( packed ));
  499. /** Transmit data descriptor type */
  500. #define INTELXL_TX_DATA_DTYP 0x0
  501. /** Transmit data descriptor end of packet */
  502. #define INTELXL_TX_DATA_EOP 0x10
  503. /** Transmit data descriptor report status */
  504. #define INTELXL_TX_DATA_RS 0x20
  505. /** Transmit data descriptor pretty please
  506. *
  507. * This bit is completely missing from older versions of the XL710
  508. * datasheet. Later versions describe it innocuously as "reserved,
  509. * must be 1". Without this bit, everything will appear to work (up
  510. * to and including the port "transmit good octets" counter), but no
  511. * packet will actually be sent.
  512. */
  513. #define INTELXL_TX_DATA_JFDI 0x40
  514. /** Transmit data descriptor length */
  515. #define INTELXL_TX_DATA_LEN( len ) ( (len) << 2 )
  516. /** Transmit writeback descriptor */
  517. struct intelxl_tx_writeback_descriptor {
  518. /** Reserved */
  519. uint8_t reserved_a[8];
  520. /** Flags */
  521. uint8_t flags;
  522. /** Reserved */
  523. uint8_t reserved_b[7];
  524. } __attribute__ (( packed ));
  525. /** Transmit writeback descriptor complete */
  526. #define INTELXL_TX_WB_FL_DD 0x01
  527. /** Transmit descriptor */
  528. union intelxl_tx_descriptor {
  529. /** Transmit data descriptor */
  530. struct intelxl_tx_data_descriptor data;
  531. /** Transmit writeback descriptor */
  532. struct intelxl_tx_writeback_descriptor wb;
  533. };
  534. /** Receive data descriptor */
  535. struct intelxl_rx_data_descriptor {
  536. /** Buffer address */
  537. uint64_t address;
  538. /** Flags */
  539. uint32_t flags;
  540. /** Reserved */
  541. uint8_t reserved[20];
  542. } __attribute__ (( packed ));
  543. /** Receive writeback descriptor */
  544. struct intelxl_rx_writeback_descriptor {
  545. /** Reserved */
  546. uint8_t reserved_a[2];
  547. /** VLAN tag */
  548. uint16_t vlan;
  549. /** Reserved */
  550. uint8_t reserved_b[4];
  551. /** Flags */
  552. uint32_t flags;
  553. /** Length */
  554. uint32_t len;
  555. /** Reserved */
  556. uint8_t reserved_c[16];
  557. } __attribute__ (( packed ));
  558. /** Receive writeback descriptor complete */
  559. #define INTELXL_RX_WB_FL_DD 0x00000001UL
  560. /** Receive writeback descriptor VLAN tag present */
  561. #define INTELXL_RX_WB_FL_VLAN 0x00000004UL
  562. /** Receive writeback descriptor error */
  563. #define INTELXL_RX_WB_FL_RXE 0x00080000UL
  564. /** Receive writeback descriptor length */
  565. #define INTELXL_RX_WB_LEN(len) ( ( (len) >> 6 ) & 0x3fff )
  566. /** Packet descriptor */
  567. union intelxl_rx_descriptor {
  568. /** Receive data descriptor */
  569. struct intelxl_rx_data_descriptor data;
  570. /** Receive writeback descriptor */
  571. struct intelxl_rx_writeback_descriptor wb;
  572. };
  573. /** Descriptor ring */
  574. struct intelxl_ring {
  575. /** Descriptors */
  576. union {
  577. /** Transmit descriptors */
  578. union intelxl_tx_descriptor *tx;
  579. /** Receive descriptors */
  580. union intelxl_rx_descriptor *rx;
  581. /** Raw data */
  582. void *raw;
  583. } desc;
  584. /** Producer index */
  585. unsigned int prod;
  586. /** Consumer index */
  587. unsigned int cons;
  588. /** Register block */
  589. unsigned int reg;
  590. /** Tail register */
  591. unsigned int tail;
  592. /** Length (in bytes) */
  593. size_t len;
  594. /** Program queue context
  595. *
  596. * @v intelxl Intel device
  597. * @v address Descriptor ring base address
  598. */
  599. int ( * context ) ( struct intelxl_nic *intelxl, physaddr_t address );
  600. };
  601. /**
  602. * Initialise descriptor ring
  603. *
  604. * @v ring Descriptor ring
  605. * @v count Number of descriptors
  606. * @v len Length of a single descriptor
  607. * @v context Method to program queue context
  608. */
  609. static inline __attribute__ (( always_inline)) void
  610. intelxl_init_ring ( struct intelxl_ring *ring, unsigned int count, size_t len,
  611. int ( * context ) ( struct intelxl_nic *intelxl,
  612. physaddr_t address ) ) {
  613. ring->len = ( count * len );
  614. ring->context = context;
  615. }
  616. /** Number of transmit descriptors
  617. *
  618. * Chosen to exceed the receive ring fill level, in order to avoid
  619. * running out of transmit descriptors when sending TCP ACKs.
  620. */
  621. #define INTELXL_TX_NUM_DESC 64
  622. /** Transmit descriptor ring maximum fill level */
  623. #define INTELXL_TX_FILL ( INTELXL_TX_NUM_DESC - 1 )
  624. /** Number of receive descriptors
  625. *
  626. * Must be a multiple of 32.
  627. */
  628. #define INTELXL_RX_NUM_DESC 32
  629. /** Receive descriptor ring fill level
  630. *
  631. * Must be a multiple of 8 and greater than 8.
  632. */
  633. #define INTELXL_RX_FILL 16
  634. /******************************************************************************
  635. *
  636. * Top level
  637. *
  638. ******************************************************************************
  639. */
  640. /** PF Interrupt Zero Dynamic Control Register */
  641. #define INTELXL_PFINT_DYN_CTL0 0x038480
  642. #define INTELXL_INT_DYN_CTL_INTENA 0x00000001UL /**< Enable */
  643. #define INTELXL_INT_DYN_CTL_CLEARPBA 0x00000002UL /**< Acknowledge */
  644. #define INTELXL_INT_DYN_CTL_INTENA_MASK 0x80000000UL /**< Ignore enable */
  645. /** PF Interrupt Zero Linked List Register */
  646. #define INTELXL_PFINT_LNKLST0 0x038500
  647. #define INTELXL_PFINT_LNKLST0_FIRSTQ_INDX(x) \
  648. ( (x) << 0 ) /**< Queue index */
  649. #define INTELXL_PFINT_LNKLST0_FIRSTQ_INDX_NONE \
  650. INTELXL_PFINT_LNKLST0_FIRSTQ_INDX ( 0x7ff ) /**< End of list */
  651. #define INTELXL_PFINT_LNKLST0_FIRSTQ_TYPE(x) \
  652. ( (x) << 11 ) /**< Queue type */
  653. #define INTELXL_PFINT_LNKLST0_FIRSTQ_TYPE_RX \
  654. INTELXL_PFINT_LNKLST0_FIRSTQ_TYPE ( 0x0 ) /**< Receive queue */
  655. #define INTELXL_PFINT_LNKLST0_FIRSTQ_TYPE_TX \
  656. INTELXL_PFINT_LNKLST0_FIRSTQ_TYPE ( 0x1 ) /**< Transmit queue */
  657. /** PF Interrupt Zero Cause Enablement Register */
  658. #define INTELXL_PFINT_ICR0_ENA 0x038800
  659. #define INTELXL_PFINT_ICR0_ENA_ADMINQ 0x40000000UL /**< Admin event */
  660. /** Receive Queue Interrupt Cause Control Register */
  661. #define INTELXL_QINT_RQCTL(x) ( 0x03a000 + ( 0x4 * (x) ) )
  662. #define INTELXL_QINT_RQCTL_NEXTQ_INDX(x) ( (x) << 16 ) /**< Queue index */
  663. #define INTELXL_QINT_RQCTL_NEXTQ_INDX_NONE \
  664. INTELXL_QINT_RQCTL_NEXTQ_INDX ( 0x7ff ) /**< End of list */
  665. #define INTELXL_QINT_RQCTL_NEXTQ_TYPE(x) ( (x) << 27 ) /**< Queue type */
  666. #define INTELXL_QINT_RQCTL_NEXTQ_TYPE_RX \
  667. INTELXL_QINT_RQCTL_NEXTQ_TYPE ( 0x0 ) /**< Receive queue */
  668. #define INTELXL_QINT_RQCTL_NEXTQ_TYPE_TX \
  669. INTELXL_QINT_RQCTL_NEXTQ_TYPE ( 0x1 ) /**< Transmit queue */
  670. #define INTELXL_QINT_RQCTL_CAUSE_ENA 0x40000000UL /**< Enable */
  671. /** Transmit Queue Interrupt Cause Control Register */
  672. #define INTELXL_QINT_TQCTL(x) ( 0x03c000 + ( 0x4 * (x) ) )
  673. #define INTELXL_QINT_TQCTL_NEXTQ_INDX(x) ( (x) << 16 ) /**< Queue index */
  674. #define INTELXL_QINT_TQCTL_NEXTQ_INDX_NONE \
  675. INTELXL_QINT_TQCTL_NEXTQ_INDX ( 0x7ff ) /**< End of list */
  676. #define INTELXL_QINT_TQCTL_NEXTQ_TYPE(x) ( (x) << 27 ) /**< Queue type */
  677. #define INTELXL_QINT_TQCTL_NEXTQ_TYPE_RX \
  678. INTELXL_QINT_TQCTL_NEXTQ_TYPE ( 0x0 ) /**< Receive queue */
  679. #define INTELXL_QINT_TQCTL_NEXTQ_TYPE_TX \
  680. INTELXL_QINT_TQCTL_NEXTQ_TYPE ( 0x1 ) /**< Transmit queue */
  681. #define INTELXL_QINT_TQCTL_CAUSE_ENA 0x40000000UL /**< Enable */
  682. /** PF Control Register */
  683. #define INTELXL_PFGEN_CTRL 0x092400
  684. #define INTELXL_PFGEN_CTRL_PFSWR 0x00000001UL /**< Software Reset */
  685. /** Time to delay for device reset, in milliseconds */
  686. #define INTELXL_RESET_DELAY_MS 100
  687. /** PF Queue Allocation Register */
  688. #define INTELXL_PFLAN_QALLOC 0x1c0400
  689. #define INTELXL_PFLAN_QALLOC_FIRSTQ(x) \
  690. ( ( (x) >> 0 ) & 0x7ff ) /**< First queue */
  691. #define INTELXL_PFLAN_QALLOC_LASTQ(x) \
  692. ( ( (x) >> 16 ) & 0x7ff ) /**< Last queue */
  693. /** PF LAN Port Number Register */
  694. #define INTELXL_PFGEN_PORTNUM 0x1c0480
  695. #define INTELXL_PFGEN_PORTNUM_PORT_NUM(x) \
  696. ( ( (x) >> 0 ) & 0x3 ) /**< Port number */
  697. /** Port MAC Address Low Register */
  698. #define INTELXL_PRTGL_SAL 0x1e2120
  699. /** Port MAC Address High Register */
  700. #define INTELXL_PRTGL_SAH 0x1e2140
  701. #define INTELXL_PRTGL_SAH_MFS_GET(x) ( (x) >> 16 ) /**< Max frame size */
  702. #define INTELXL_PRTGL_SAH_MFS_SET(x) ( (x) << 16 ) /**< Max frame size */
  703. /** Receive address */
  704. union intelxl_receive_address {
  705. struct {
  706. uint32_t low;
  707. uint32_t high;
  708. } __attribute__ (( packed )) reg;
  709. uint8_t raw[ETH_ALEN];
  710. };
  711. /** An Intel 40Gigabit network card */
  712. struct intelxl_nic {
  713. /** Registers */
  714. void *regs;
  715. /** Maximum frame size */
  716. size_t mfs;
  717. /** Physical function number */
  718. unsigned int pf;
  719. /** Absolute queue number base */
  720. unsigned int base;
  721. /** Port number */
  722. unsigned int port;
  723. /** Queue number */
  724. unsigned int queue;
  725. /** Virtual Station Interface switching element ID */
  726. unsigned int vsi;
  727. /** Queue set handle */
  728. unsigned int qset;
  729. /** Interrupt control register */
  730. unsigned int intr;
  731. /** MSI-X capability */
  732. struct pci_msix msix;
  733. /** MSI-X dummy interrupt target */
  734. uint32_t msg;
  735. /** Admin command queue */
  736. struct intelxl_admin command;
  737. /** Admin event queue */
  738. struct intelxl_admin event;
  739. /** Transmit descriptor ring */
  740. struct intelxl_ring tx;
  741. /** Receive descriptor ring */
  742. struct intelxl_ring rx;
  743. /** Receive I/O buffers */
  744. struct io_buffer *rx_iobuf[INTELXL_RX_NUM_DESC];
  745. };
  746. extern int intelxl_msix_enable ( struct intelxl_nic *intelxl,
  747. struct pci_device *pci );
  748. extern void intelxl_msix_disable ( struct intelxl_nic *intelxl,
  749. struct pci_device *pci );
  750. extern struct intelxl_admin_descriptor *
  751. intelxl_admin_command_descriptor ( struct intelxl_nic *intelxl );
  752. extern union intelxl_admin_buffer *
  753. intelxl_admin_command_buffer ( struct intelxl_nic *intelxl );
  754. extern int intelxl_admin_command ( struct intelxl_nic *intelxl );
  755. extern void intelxl_poll_admin ( struct net_device *netdev );
  756. extern int intelxl_open_admin ( struct intelxl_nic *intelxl );
  757. extern void intelxl_reopen_admin ( struct intelxl_nic *intelxl );
  758. extern void intelxl_close_admin ( struct intelxl_nic *intelxl );
  759. extern int intelxl_alloc_ring ( struct intelxl_nic *intelxl,
  760. struct intelxl_ring *ring );
  761. extern void intelxl_free_ring ( struct intelxl_nic *intelxl,
  762. struct intelxl_ring *ring );
  763. extern void intelxl_empty_rx ( struct intelxl_nic *intelxl );
  764. extern int intelxl_transmit ( struct net_device *netdev,
  765. struct io_buffer *iobuf );
  766. extern void intelxl_poll ( struct net_device *netdev );
  767. extern void intelxlvf_admin_event ( struct net_device *netdev,
  768. struct intelxl_admin_descriptor *evt,
  769. union intelxl_admin_buffer *buf );
  770. #endif /* _INTELXL_H */