You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. #ifndef _ARBEL_H
  2. #define _ARBEL_H
  3. /** @file
  4. *
  5. * Mellanox Arbel Infiniband HCA driver
  6. *
  7. */
  8. #include <stdint.h>
  9. #include <gpxe/uaccess.h>
  10. #include "mlx_bitops.h"
  11. #include "MT25218_PRM.h"
  12. /*
  13. * Hardware constants
  14. *
  15. */
  16. /* Ports in existence */
  17. #define ARBEL_NUM_PORTS 2
  18. #define ARBEL_PORT_BASE 1
  19. /* PCI BARs */
  20. #define ARBEL_PCI_CONFIG_BAR PCI_BASE_ADDRESS_0
  21. #define ARBEL_PCI_CONFIG_BAR_SIZE 0x100000
  22. #define ARBEL_PCI_UAR_BAR PCI_BASE_ADDRESS_2
  23. #define ARBEL_PCI_UAR_IDX 1
  24. #define ARBEL_PCI_UAR_SIZE 0x1000
  25. /* UAR context table (UCE) resource types */
  26. #define ARBEL_UAR_RES_NONE 0x00
  27. #define ARBEL_UAR_RES_CQ_CI 0x01
  28. #define ARBEL_UAR_RES_CQ_ARM 0x02
  29. #define ARBEL_UAR_RES_SQ 0x03
  30. #define ARBEL_UAR_RES_RQ 0x04
  31. #define ARBEL_UAR_RES_GROUP_SEP 0x07
  32. /* Work queue entry and completion queue entry opcodes */
  33. #define ARBEL_OPCODE_SEND 0x0a
  34. #define ARBEL_OPCODE_RECV_ERROR 0xfe
  35. #define ARBEL_OPCODE_SEND_ERROR 0xff
  36. /* HCA command register opcodes */
  37. #define ARBEL_HCR_QUERY_DEV_LIM 0x0003
  38. #define ARBEL_HCR_QUERY_FW 0x0004
  39. #define ARBEL_HCR_INIT_HCA 0x0007
  40. #define ARBEL_HCR_CLOSE_HCA 0x0008
  41. #define ARBEL_HCR_INIT_IB 0x0009
  42. #define ARBEL_HCR_CLOSE_IB 0x000a
  43. #define ARBEL_HCR_SW2HW_MPT 0x000d
  44. #define ARBEL_HCR_MAP_EQ 0x0012
  45. #define ARBEL_HCR_SW2HW_EQ 0x0013
  46. #define ARBEL_HCR_HW2SW_EQ 0x0014
  47. #define ARBEL_HCR_SW2HW_CQ 0x0016
  48. #define ARBEL_HCR_HW2SW_CQ 0x0017
  49. #define ARBEL_HCR_RST2INIT_QPEE 0x0019
  50. #define ARBEL_HCR_INIT2RTR_QPEE 0x001a
  51. #define ARBEL_HCR_RTR2RTS_QPEE 0x001b
  52. #define ARBEL_HCR_RTS2RTS_QPEE 0x001c
  53. #define ARBEL_HCR_2RST_QPEE 0x0021
  54. #define ARBEL_HCR_MAD_IFC 0x0024
  55. #define ARBEL_HCR_READ_MGM 0x0025
  56. #define ARBEL_HCR_WRITE_MGM 0x0026
  57. #define ARBEL_HCR_MGID_HASH 0x0027
  58. #define ARBEL_HCR_RUN_FW 0x0ff6
  59. #define ARBEL_HCR_DISABLE_LAM 0x0ff7
  60. #define ARBEL_HCR_ENABLE_LAM 0x0ff8
  61. #define ARBEL_HCR_UNMAP_ICM 0x0ff9
  62. #define ARBEL_HCR_MAP_ICM 0x0ffa
  63. #define ARBEL_HCR_UNMAP_ICM_AUX 0x0ffb
  64. #define ARBEL_HCR_MAP_ICM_AUX 0x0ffc
  65. #define ARBEL_HCR_SET_ICM_SIZE 0x0ffd
  66. #define ARBEL_HCR_UNMAP_FA 0x0ffe
  67. #define ARBEL_HCR_MAP_FA 0x0fff
  68. /* Service types */
  69. #define ARBEL_ST_UD 0x03
  70. /* MTUs */
  71. #define ARBEL_MTU_2048 0x04
  72. #define ARBEL_NO_EQ 64
  73. #define ARBEL_INVALID_LKEY 0x00000100UL
  74. #define ARBEL_PAGE_SIZE 4096
  75. #define ARBEL_DB_POST_SND_OFFSET 0x10
  76. #define ARBEL_DB_EQ_OFFSET(_eqn) ( 0x08 * (_eqn) )
  77. #define ARBEL_QPEE_OPT_PARAM_QKEY 0x00000020UL
  78. #define ARBEL_MAP_EQ ( 0UL << 31 )
  79. #define ARBEL_UNMAP_EQ ( 1UL << 31 )
  80. #define ARBEL_EV_PORT_STATE_CHANGE 0x09
  81. /*
  82. * Datatypes that seem to be missing from the autogenerated documentation
  83. *
  84. */
  85. struct arbelprm_mgm_hash_st {
  86. pseudo_bit_t reserved0[0x00020];
  87. /* -------------- */
  88. pseudo_bit_t hash[0x00010];
  89. pseudo_bit_t reserved1[0x00010];
  90. } __attribute__ (( packed ));
  91. struct arbelprm_scalar_parameter_st {
  92. pseudo_bit_t reserved0[0x00020];
  93. /* -------------- */
  94. pseudo_bit_t value[0x00020];
  95. } __attribute__ (( packed ));
  96. struct arbelprm_event_mask_st {
  97. pseudo_bit_t reserved0[0x00020];
  98. /* -------------- */
  99. pseudo_bit_t completion[0x00001];
  100. pseudo_bit_t reserved1[0x0008];
  101. pseudo_bit_t port_state_change[0x00001];
  102. pseudo_bit_t reserved2[0x00016];
  103. } __attribute__ (( packed ));
  104. struct arbelprm_eq_set_ci_st {
  105. pseudo_bit_t ci[0x00020];
  106. } __attribute__ (( packed ));
  107. struct arbelprm_port_state_change_event_st {
  108. pseudo_bit_t reserved[0x00020];
  109. struct arbelprm_port_state_change_st data;
  110. } __attribute__ (( packed ));
  111. /*
  112. * Wrapper structures for hardware datatypes
  113. *
  114. */
  115. struct MLX_DECLARE_STRUCT ( arbelprm_access_lam );
  116. struct MLX_DECLARE_STRUCT ( arbelprm_completion_queue_context );
  117. struct MLX_DECLARE_STRUCT ( arbelprm_completion_queue_entry );
  118. struct MLX_DECLARE_STRUCT ( arbelprm_completion_with_error );
  119. struct MLX_DECLARE_STRUCT ( arbelprm_cq_arm_db_record );
  120. struct MLX_DECLARE_STRUCT ( arbelprm_cq_ci_db_record );
  121. struct MLX_DECLARE_STRUCT ( arbelprm_event_mask );
  122. struct MLX_DECLARE_STRUCT ( arbelprm_event_queue_entry );
  123. struct MLX_DECLARE_STRUCT ( arbelprm_eq_set_ci );
  124. struct MLX_DECLARE_STRUCT ( arbelprm_eqc );
  125. struct MLX_DECLARE_STRUCT ( arbelprm_hca_command_register );
  126. struct MLX_DECLARE_STRUCT ( arbelprm_init_hca );
  127. struct MLX_DECLARE_STRUCT ( arbelprm_init_ib );
  128. struct MLX_DECLARE_STRUCT ( arbelprm_mad_ifc );
  129. struct MLX_DECLARE_STRUCT ( arbelprm_mgm_entry );
  130. struct MLX_DECLARE_STRUCT ( arbelprm_mgm_hash );
  131. struct MLX_DECLARE_STRUCT ( arbelprm_mpt );
  132. struct MLX_DECLARE_STRUCT ( arbelprm_port_state_change_event );
  133. struct MLX_DECLARE_STRUCT ( arbelprm_qp_db_record );
  134. struct MLX_DECLARE_STRUCT ( arbelprm_qp_ee_state_transitions );
  135. struct MLX_DECLARE_STRUCT ( arbelprm_query_dev_lim );
  136. struct MLX_DECLARE_STRUCT ( arbelprm_query_fw );
  137. struct MLX_DECLARE_STRUCT ( arbelprm_queue_pair_ee_context_entry );
  138. struct MLX_DECLARE_STRUCT ( arbelprm_recv_wqe_segment_next );
  139. struct MLX_DECLARE_STRUCT ( arbelprm_scalar_parameter );
  140. struct MLX_DECLARE_STRUCT ( arbelprm_send_doorbell );
  141. struct MLX_DECLARE_STRUCT ( arbelprm_ud_address_vector );
  142. struct MLX_DECLARE_STRUCT ( arbelprm_virtual_physical_mapping );
  143. struct MLX_DECLARE_STRUCT ( arbelprm_wqe_segment_ctrl_send );
  144. struct MLX_DECLARE_STRUCT ( arbelprm_wqe_segment_data_ptr );
  145. struct MLX_DECLARE_STRUCT ( arbelprm_wqe_segment_next );
  146. struct MLX_DECLARE_STRUCT ( arbelprm_wqe_segment_ud );
  147. /*
  148. * Composite hardware datatypes
  149. *
  150. */
  151. #define ARBEL_MAX_GATHER 1
  152. struct arbelprm_ud_send_wqe {
  153. struct arbelprm_wqe_segment_next next;
  154. struct arbelprm_wqe_segment_ctrl_send ctrl;
  155. struct arbelprm_wqe_segment_ud ud;
  156. struct arbelprm_wqe_segment_data_ptr data[ARBEL_MAX_GATHER];
  157. } __attribute__ (( packed ));
  158. #define ARBEL_MAX_SCATTER 1
  159. struct arbelprm_recv_wqe {
  160. /* The autogenerated header is inconsistent between send and
  161. * receive WQEs. The "ctrl" structure for receive WQEs is
  162. * defined to include the "next" structure. Since the "ctrl"
  163. * part of the "ctrl" structure contains only "reserved, must
  164. * be zero" bits, we ignore its definition and provide
  165. * something more usable.
  166. */
  167. struct arbelprm_recv_wqe_segment_next next;
  168. uint32_t ctrl[2]; /* All "reserved, must be zero" */
  169. struct arbelprm_wqe_segment_data_ptr data[ARBEL_MAX_SCATTER];
  170. } __attribute__ (( packed ));
  171. union arbelprm_completion_entry {
  172. struct arbelprm_completion_queue_entry normal;
  173. struct arbelprm_completion_with_error error;
  174. } __attribute__ (( packed ));
  175. union arbelprm_event_entry {
  176. struct arbelprm_event_queue_entry generic;
  177. struct arbelprm_port_state_change_event port_state_change;
  178. } __attribute__ (( packed ));
  179. union arbelprm_doorbell_record {
  180. struct arbelprm_cq_arm_db_record cq_arm;
  181. struct arbelprm_cq_ci_db_record cq_ci;
  182. struct arbelprm_qp_db_record qp;
  183. } __attribute__ (( packed ));
  184. union arbelprm_doorbell_register {
  185. struct arbelprm_send_doorbell send;
  186. uint32_t dword[2];
  187. } __attribute__ (( packed ));
  188. union arbelprm_eq_doorbell_register {
  189. struct arbelprm_eq_set_ci ci;
  190. uint32_t dword[1];
  191. } __attribute__ (( packed ));
  192. union arbelprm_mad {
  193. struct arbelprm_mad_ifc ifc;
  194. union ib_mad mad;
  195. } __attribute__ (( packed ));
  196. /*
  197. * gPXE-specific definitions
  198. *
  199. */
  200. /** Arbel device limits */
  201. struct arbel_dev_limits {
  202. /** Number of reserved QPs */
  203. unsigned int reserved_qps;
  204. /** QP context entry size */
  205. size_t qpc_entry_size;
  206. /** Extended QP context entry size */
  207. size_t eqpc_entry_size;
  208. /** Number of reserved SRQs */
  209. unsigned int reserved_srqs;
  210. /** SRQ context entry size */
  211. size_t srqc_entry_size;
  212. /** Number of reserved EEs */
  213. unsigned int reserved_ees;
  214. /** EE context entry size */
  215. size_t eec_entry_size;
  216. /** Extended EE context entry size */
  217. size_t eeec_entry_size;
  218. /** Number of reserved CQs */
  219. unsigned int reserved_cqs;
  220. /** CQ context entry size */
  221. size_t cqc_entry_size;
  222. /** Number of reserved EQs */
  223. unsigned int reserved_eqs;
  224. /** Number of reserved MTTs */
  225. unsigned int reserved_mtts;
  226. /** MTT entry size */
  227. size_t mtt_entry_size;
  228. /** Number of reserved MRWs */
  229. unsigned int reserved_mrws;
  230. /** MPT entry size */
  231. size_t mpt_entry_size;
  232. /** Number of reserved RDBs */
  233. unsigned int reserved_rdbs;
  234. /** EQ context entry size */
  235. size_t eqc_entry_size;
  236. /** Number of reserved UARs */
  237. unsigned int reserved_uars;
  238. };
  239. /** Alignment of Arbel send work queue entries */
  240. #define ARBEL_SEND_WQE_ALIGN 128
  241. /** An Arbel send work queue entry */
  242. union arbel_send_wqe {
  243. struct arbelprm_ud_send_wqe ud;
  244. uint8_t force_align[ARBEL_SEND_WQE_ALIGN];
  245. } __attribute__ (( packed ));
  246. /** An Arbel send work queue */
  247. struct arbel_send_work_queue {
  248. /** Doorbell record number */
  249. unsigned int doorbell_idx;
  250. /** Work queue entries */
  251. union arbel_send_wqe *wqe;
  252. /** Size of work queue */
  253. size_t wqe_size;
  254. };
  255. /** Alignment of Arbel receive work queue entries */
  256. #define ARBEL_RECV_WQE_ALIGN 64
  257. /** An Arbel receive work queue entry */
  258. union arbel_recv_wqe {
  259. struct arbelprm_recv_wqe recv;
  260. uint8_t force_align[ARBEL_RECV_WQE_ALIGN];
  261. } __attribute__ (( packed ));
  262. /** An Arbel receive work queue */
  263. struct arbel_recv_work_queue {
  264. /** Doorbell record number */
  265. unsigned int doorbell_idx;
  266. /** Work queue entries */
  267. union arbel_recv_wqe *wqe;
  268. /** Size of work queue */
  269. size_t wqe_size;
  270. };
  271. /** Maximum number of allocatable queue pairs
  272. *
  273. * This is a policy decision, not a device limit.
  274. */
  275. #define ARBEL_MAX_QPS 8
  276. /** Base queue pair number */
  277. #define ARBEL_QPN_BASE 0x550000
  278. /** An Arbel queue pair */
  279. struct arbel_queue_pair {
  280. /** Send work queue */
  281. struct arbel_send_work_queue send;
  282. /** Receive work queue */
  283. struct arbel_recv_work_queue recv;
  284. };
  285. /** Maximum number of allocatable completion queues
  286. *
  287. * This is a policy decision, not a device limit.
  288. */
  289. #define ARBEL_MAX_CQS 8
  290. /** An Arbel completion queue */
  291. struct arbel_completion_queue {
  292. /** Consumer counter doorbell record number */
  293. unsigned int ci_doorbell_idx;
  294. /** Arm queue doorbell record number */
  295. unsigned int arm_doorbell_idx;
  296. /** Completion queue entries */
  297. union arbelprm_completion_entry *cqe;
  298. /** Size of completion queue */
  299. size_t cqe_size;
  300. };
  301. /** Maximum number of allocatable event queues
  302. *
  303. * This is a policy decision, not a device limit.
  304. */
  305. #define ARBEL_MAX_EQS 64
  306. /** A Arbel event queue */
  307. struct arbel_event_queue {
  308. /** Event queue entries */
  309. union arbelprm_event_entry *eqe;
  310. /** Size of event queue */
  311. size_t eqe_size;
  312. /** Event queue number */
  313. unsigned long eqn;
  314. /** Next event queue entry index */
  315. unsigned long next_idx;
  316. /** Doorbell register */
  317. void *doorbell;
  318. };
  319. /** Number of event queue entries
  320. *
  321. * This is a policy decision.
  322. */
  323. #define ARBEL_NUM_EQES 4
  324. /** An Arbel resource bitmask */
  325. typedef uint32_t arbel_bitmask_t;
  326. /** Size of an Arbel resource bitmask */
  327. #define ARBEL_BITMASK_SIZE(max_entries) \
  328. ( ( (max_entries) + ( 8 * sizeof ( arbel_bitmask_t ) ) - 1 ) / \
  329. ( 8 * sizeof ( arbel_bitmask_t ) ) )
  330. /** An Arbel device */
  331. struct arbel {
  332. /** PCI configuration registers */
  333. void *config;
  334. /** PCI user Access Region */
  335. void *uar;
  336. /** Event queue consumer index doorbells */
  337. void *eq_ci_doorbells;
  338. /** Command input mailbox */
  339. void *mailbox_in;
  340. /** Command output mailbox */
  341. void *mailbox_out;
  342. /** Firmware area in external memory */
  343. userptr_t firmware_area;
  344. /** ICM size */
  345. size_t icm_len;
  346. /** ICM AUX size */
  347. size_t icm_aux_len;
  348. /** ICM area */
  349. userptr_t icm;
  350. /** Event queue */
  351. struct arbel_event_queue eq;
  352. /** Doorbell records */
  353. union arbelprm_doorbell_record *db_rec;
  354. /** Reserved LKey
  355. *
  356. * Used to get unrestricted memory access.
  357. */
  358. unsigned long reserved_lkey;
  359. /** Completion queue in-use bitmask */
  360. arbel_bitmask_t cq_inuse[ ARBEL_BITMASK_SIZE ( ARBEL_MAX_CQS ) ];
  361. /** Queue pair in-use bitmask */
  362. arbel_bitmask_t qp_inuse[ ARBEL_BITMASK_SIZE ( ARBEL_MAX_QPS ) ];
  363. /** Device limits */
  364. struct arbel_dev_limits limits;
  365. /** Infiniband devices */
  366. struct ib_device *ibdev[ARBEL_NUM_PORTS];
  367. };
  368. /** Global protection domain */
  369. #define ARBEL_GLOBAL_PD 0x123456
  370. /** Memory key prefix */
  371. #define ARBEL_MKEY_PREFIX 0x77000000UL
  372. /*
  373. * HCA commands
  374. *
  375. */
  376. #define ARBEL_HCR_BASE 0x80680
  377. #define ARBEL_HCR_REG(x) ( ARBEL_HCR_BASE + 4 * (x) )
  378. #define ARBEL_HCR_MAX_WAIT_MS 2000
  379. #define ARBEL_MBOX_ALIGN 4096
  380. #define ARBEL_MBOX_SIZE 512
  381. /* HCA command is split into
  382. *
  383. * bits 11:0 Opcode
  384. * bit 12 Input uses mailbox
  385. * bit 13 Output uses mailbox
  386. * bits 22:14 Input parameter length (in dwords)
  387. * bits 31:23 Output parameter length (in dwords)
  388. *
  389. * Encoding the information in this way allows us to cut out several
  390. * parameters to the arbel_command() call.
  391. */
  392. #define ARBEL_HCR_IN_MBOX 0x00001000UL
  393. #define ARBEL_HCR_OUT_MBOX 0x00002000UL
  394. #define ARBEL_HCR_OPCODE( _command ) ( (_command) & 0xfff )
  395. #define ARBEL_HCR_IN_LEN( _command ) ( ( (_command) >> 12 ) & 0x7fc )
  396. #define ARBEL_HCR_OUT_LEN( _command ) ( ( (_command) >> 21 ) & 0x7fc )
  397. /** Build HCR command from component parts */
  398. #define ARBEL_HCR_INOUT_CMD( _opcode, _in_mbox, _in_len, \
  399. _out_mbox, _out_len ) \
  400. ( (_opcode) | \
  401. ( (_in_mbox) ? ARBEL_HCR_IN_MBOX : 0 ) | \
  402. ( ( (_in_len) / 4 ) << 14 ) | \
  403. ( (_out_mbox) ? ARBEL_HCR_OUT_MBOX : 0 ) | \
  404. ( ( (_out_len) / 4 ) << 23 ) )
  405. #define ARBEL_HCR_IN_CMD( _opcode, _in_mbox, _in_len ) \
  406. ARBEL_HCR_INOUT_CMD ( _opcode, _in_mbox, _in_len, 0, 0 )
  407. #define ARBEL_HCR_OUT_CMD( _opcode, _out_mbox, _out_len ) \
  408. ARBEL_HCR_INOUT_CMD ( _opcode, 0, 0, _out_mbox, _out_len )
  409. #define ARBEL_HCR_VOID_CMD( _opcode ) \
  410. ARBEL_HCR_INOUT_CMD ( _opcode, 0, 0, 0, 0 )
  411. /*
  412. * Doorbell record allocation
  413. *
  414. * The doorbell record map looks like:
  415. *
  416. * ARBEL_MAX_CQS * Arm completion queue doorbell
  417. * ARBEL_MAX_QPS * Send work request doorbell
  418. * Group separator
  419. * ...(empty space)...
  420. * ARBEL_MAX_QPS * Receive work request doorbell
  421. * ARBEL_MAX_CQS * Completion queue consumer counter update doorbell
  422. */
  423. #define ARBEL_MAX_DOORBELL_RECORDS 512
  424. #define ARBEL_GROUP_SEPARATOR_DOORBELL ( ARBEL_MAX_CQS + ARBEL_MAX_QPS )
  425. /**
  426. * Get arm completion queue doorbell index
  427. *
  428. * @v cqn_offset Completion queue number offset
  429. * @ret doorbell_idx Doorbell index
  430. */
  431. static inline unsigned int
  432. arbel_cq_arm_doorbell_idx ( unsigned int cqn_offset ) {
  433. return cqn_offset;
  434. }
  435. /**
  436. * Get send work request doorbell index
  437. *
  438. * @v qpn_offset Queue pair number offset
  439. * @ret doorbell_idx Doorbell index
  440. */
  441. static inline unsigned int
  442. arbel_send_doorbell_idx ( unsigned int qpn_offset ) {
  443. return ( ARBEL_MAX_CQS + qpn_offset );
  444. }
  445. /**
  446. * Get receive work request doorbell index
  447. *
  448. * @v qpn_offset Queue pair number offset
  449. * @ret doorbell_idx Doorbell index
  450. */
  451. static inline unsigned int
  452. arbel_recv_doorbell_idx ( unsigned int qpn_offset ) {
  453. return ( ARBEL_MAX_DOORBELL_RECORDS - ARBEL_MAX_CQS - qpn_offset - 1 );
  454. }
  455. /**
  456. * Get completion queue consumer counter doorbell index
  457. *
  458. * @v cqn_offset Completion queue number offset
  459. * @ret doorbell_idx Doorbell index
  460. */
  461. static inline unsigned int
  462. arbel_cq_ci_doorbell_idx ( unsigned int cqn_offset ) {
  463. return ( ARBEL_MAX_DOORBELL_RECORDS - cqn_offset - 1 );
  464. }
  465. #endif /* _ARBEL_H */