You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

tg3.c 94KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397
  1. /* $Id$
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002 Jeff Garzik (jgarzik@mandrakesoft.com)
  6. * Copyright (C) 2003 Eric Biederman (ebiederman@lnxi.com) [etherboot port]
  7. */
  8. /* 11-13-2003 timlegge Fix Issue with NetGear GA302T
  9. * 11-18-2003 ebiederm Generalize NetGear Fix to what the code was supposed to be.
  10. * 01-06-2005 Alf (Frederic Olivie) Add Dell bcm 5751 (0x1677) support
  11. * 04-15-2005 Martin Vogt Add Fujitsu Siemens Computer (FSC) 0x1734 bcm 5751 0x105d support
  12. */
  13. #include "etherboot.h"
  14. #include "nic.h"
  15. #include <gpxe/pci.h>
  16. #include "timer.h"
  17. #include "string.h"
  18. #include "tg3.h"
  19. #define SUPPORT_COPPER_PHY 1
  20. #define SUPPORT_FIBER_PHY 1
  21. #define SUPPORT_LINK_REPORT 1
  22. #define SUPPORT_PARTNO_STR 1
  23. #define SUPPORT_PHY_STR 1
  24. static struct tg3 tg3;
  25. /* Dummy defines for error handling */
  26. #define EBUSY 1
  27. #define ENODEV 2
  28. #define EINVAL 3
  29. #define ENOMEM 4
  30. /* These numbers seem to be hard coded in the NIC firmware somehow.
  31. * You can't change the ring sizes, but you can change where you place
  32. * them in the NIC onboard memory.
  33. */
  34. #define TG3_RX_RING_SIZE 512
  35. #define TG3_DEF_RX_RING_PENDING 20 /* RX_RING_PENDING seems to be o.k. at 20 and 200 */
  36. #define TG3_RX_RCB_RING_SIZE 1024
  37. /* (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ? \
  38. 512 : 1024) */
  39. #define TG3_TX_RING_SIZE 512
  40. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  41. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_RING_SIZE)
  42. #define TG3_RX_RCB_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_RCB_RING_SIZE)
  43. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * TG3_TX_RING_SIZE)
  44. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  45. #define PREV_TX(N) (((N) - 1) & (TG3_TX_RING_SIZE - 1))
  46. #define RX_PKT_BUF_SZ (1536 + 2 + 64)
  47. struct eth_frame {
  48. uint8_t dst_addr[ETH_ALEN];
  49. uint8_t src_addr[ETH_ALEN];
  50. uint16_t type;
  51. uint8_t data [ETH_FRAME_LEN - ETH_HLEN];
  52. };
  53. struct bss {
  54. struct tg3_rx_buffer_desc rx_std[TG3_RX_RING_SIZE];
  55. struct tg3_rx_buffer_desc rx_rcb[TG3_RX_RCB_RING_SIZE];
  56. struct tg3_tx_buffer_desc tx_ring[TG3_TX_RING_SIZE];
  57. struct tg3_hw_status hw_status;
  58. struct tg3_hw_stats hw_stats;
  59. unsigned char rx_bufs[TG3_DEF_RX_RING_PENDING][RX_PKT_BUF_SZ];
  60. struct eth_frame tx_frame[2];
  61. } tg3_bss __shared;
  62. /**
  63. * pci_save_state - save the PCI configuration space of a device before suspending
  64. * @dev: - PCI device that we're dealing with
  65. * @buffer: - buffer to hold config space context
  66. *
  67. * @buffer must be large enough to hold the entire PCI 2.2 config space
  68. * (>= 64 bytes).
  69. */
  70. static int pci_save_state(struct pci_device *dev, uint32_t *buffer)
  71. {
  72. int i;
  73. for (i = 0; i < 16; i++)
  74. pci_read_config_dword(dev, i * 4,&buffer[i]);
  75. return 0;
  76. }
  77. /**
  78. * pci_restore_state - Restore the saved state of a PCI device
  79. * @dev: - PCI device that we're dealing with
  80. * @buffer: - saved PCI config space
  81. *
  82. */
  83. static int pci_restore_state(struct pci_device *dev, uint32_t *buffer)
  84. {
  85. int i;
  86. for (i = 0; i < 16; i++)
  87. pci_write_config_dword(dev,i * 4, buffer[i]);
  88. return 0;
  89. }
  90. static void tg3_write_indirect_reg32(uint32_t off, uint32_t val)
  91. {
  92. pci_write_config_dword(tg3.pdev, TG3PCI_REG_BASE_ADDR, off);
  93. pci_write_config_dword(tg3.pdev, TG3PCI_REG_DATA, val);
  94. }
  95. #define tw32(reg,val) tg3_write_indirect_reg32((reg),(val))
  96. #define tw32_mailbox(reg, val) writel(((val) & 0xffffffff), tg3.regs + (reg))
  97. #define tw16(reg,val) writew(((val) & 0xffff), tg3.regs + (reg))
  98. #define tw8(reg,val) writeb(((val) & 0xff), tg3.regs + (reg))
  99. #define tr32(reg) readl(tg3.regs + (reg))
  100. #define tr16(reg) readw(tg3.regs + (reg))
  101. #define tr8(reg) readb(tg3.regs + (reg))
  102. static void tw32_carefully(uint32_t reg, uint32_t val)
  103. {
  104. tw32(reg, val);
  105. tr32(reg);
  106. udelay(100);
  107. }
  108. static void tw32_mailbox2(uint32_t reg, uint32_t val)
  109. {
  110. tw32_mailbox(reg, val);
  111. tr32(reg);
  112. }
  113. static void tg3_write_mem(uint32_t off, uint32_t val)
  114. {
  115. pci_write_config_dword(tg3.pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  116. pci_write_config_dword(tg3.pdev, TG3PCI_MEM_WIN_DATA, val);
  117. /* Always leave this as zero. */
  118. pci_write_config_dword(tg3.pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  119. }
  120. static void tg3_read_mem(uint32_t off, uint32_t *val)
  121. {
  122. pci_write_config_dword(tg3.pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  123. pci_read_config_dword(tg3.pdev, TG3PCI_MEM_WIN_DATA, val);
  124. /* Always leave this as zero. */
  125. pci_write_config_dword(tg3.pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  126. }
  127. static void tg3_disable_ints(struct tg3 *tp)
  128. {
  129. tw32(TG3PCI_MISC_HOST_CTRL,
  130. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  131. tw32_mailbox2(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  132. }
  133. static void tg3_switch_clocks(struct tg3 *tp)
  134. {
  135. uint32_t orig_clock_ctrl, clock_ctrl;
  136. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  137. orig_clock_ctrl = clock_ctrl;
  138. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN | CLOCK_CTRL_CLKRUN_OENABLE | 0x1f);
  139. tp->pci_clock_ctrl = clock_ctrl;
  140. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) &&
  141. (!((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  142. && (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) &&
  143. (orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE)!=0) {
  144. tw32_carefully(TG3PCI_CLOCK_CTRL,
  145. clock_ctrl | (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  146. tw32_carefully(TG3PCI_CLOCK_CTRL,
  147. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  148. }
  149. tw32_carefully(TG3PCI_CLOCK_CTRL, clock_ctrl);
  150. }
  151. #define PHY_BUSY_LOOPS 5000
  152. static int tg3_readphy(struct tg3 *tp, int reg, uint32_t *val)
  153. {
  154. uint32_t frame_val;
  155. int loops, ret;
  156. tw32_carefully(MAC_MI_MODE, tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL);
  157. *val = 0xffffffff;
  158. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  159. MI_COM_PHY_ADDR_MASK);
  160. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  161. MI_COM_REG_ADDR_MASK);
  162. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  163. tw32_carefully(MAC_MI_COM, frame_val);
  164. loops = PHY_BUSY_LOOPS;
  165. while (loops-- > 0) {
  166. udelay(10);
  167. frame_val = tr32(MAC_MI_COM);
  168. if ((frame_val & MI_COM_BUSY) == 0) {
  169. udelay(5);
  170. frame_val = tr32(MAC_MI_COM);
  171. break;
  172. }
  173. }
  174. ret = -EBUSY;
  175. if (loops > 0) {
  176. *val = frame_val & MI_COM_DATA_MASK;
  177. ret = 0;
  178. }
  179. tw32_carefully(MAC_MI_MODE, tp->mi_mode);
  180. return ret;
  181. }
  182. static int tg3_writephy(struct tg3 *tp, int reg, uint32_t val)
  183. {
  184. uint32_t frame_val;
  185. int loops, ret;
  186. tw32_carefully(MAC_MI_MODE, tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL);
  187. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  188. MI_COM_PHY_ADDR_MASK);
  189. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  190. MI_COM_REG_ADDR_MASK);
  191. frame_val |= (val & MI_COM_DATA_MASK);
  192. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  193. tw32_carefully(MAC_MI_COM, frame_val);
  194. loops = PHY_BUSY_LOOPS;
  195. while (loops-- > 0) {
  196. udelay(10);
  197. frame_val = tr32(MAC_MI_COM);
  198. if ((frame_val & MI_COM_BUSY) == 0) {
  199. udelay(5);
  200. frame_val = tr32(MAC_MI_COM);
  201. break;
  202. }
  203. }
  204. ret = -EBUSY;
  205. if (loops > 0)
  206. ret = 0;
  207. tw32_carefully(MAC_MI_MODE, tp->mi_mode);
  208. return ret;
  209. }
  210. static int tg3_writedsp(struct tg3 *tp, uint16_t addr, uint16_t val)
  211. {
  212. int err;
  213. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, addr);
  214. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  215. return err;
  216. }
  217. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  218. {
  219. uint32_t val;
  220. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  221. return;
  222. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007);
  223. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  224. tg3_writephy(tp, MII_TG3_AUX_CTRL, (val | (1 << 15) | (1 << 4)));
  225. }
  226. static int tg3_bmcr_reset(struct tg3 *tp)
  227. {
  228. uint32_t phy_control;
  229. int limit, err;
  230. /* OK, reset it, and poll the BMCR_RESET bit until it
  231. * clears or we time out.
  232. */
  233. phy_control = BMCR_RESET;
  234. err = tg3_writephy(tp, MII_BMCR, phy_control);
  235. if (err != 0)
  236. return -EBUSY;
  237. limit = 5000;
  238. while (limit--) {
  239. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  240. if (err != 0)
  241. return -EBUSY;
  242. if ((phy_control & BMCR_RESET) == 0) {
  243. udelay(40);
  244. break;
  245. }
  246. udelay(10);
  247. }
  248. if (limit <= 0)
  249. return -EBUSY;
  250. return 0;
  251. }
  252. static int tg3_wait_macro_done(struct tg3 *tp)
  253. {
  254. int limit = 100;
  255. while (limit--) {
  256. uint32_t tmp32;
  257. tg3_readphy(tp, 0x16, &tmp32);
  258. if ((tmp32 & 0x1000) == 0)
  259. break;
  260. }
  261. if (limit <= 0)
  262. return -EBUSY;
  263. return 0;
  264. }
  265. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  266. {
  267. static const uint32_t test_pat[4][6] = {
  268. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  269. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  270. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  271. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  272. };
  273. int chan;
  274. for (chan = 0; chan < 4; chan++) {
  275. int i;
  276. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  277. (chan * 0x2000) | 0x0200);
  278. tg3_writephy(tp, 0x16, 0x0002);
  279. for (i = 0; i < 6; i++)
  280. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  281. test_pat[chan][i]);
  282. tg3_writephy(tp, 0x16, 0x0202);
  283. if (tg3_wait_macro_done(tp)) {
  284. *resetp = 1;
  285. return -EBUSY;
  286. }
  287. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  288. (chan * 0x2000) | 0x0200);
  289. tg3_writephy(tp, 0x16, 0x0082);
  290. if (tg3_wait_macro_done(tp)) {
  291. *resetp = 1;
  292. return -EBUSY;
  293. }
  294. tg3_writephy(tp, 0x16, 0x0802);
  295. if (tg3_wait_macro_done(tp)) {
  296. *resetp = 1;
  297. return -EBUSY;
  298. }
  299. for (i = 0; i < 6; i += 2) {
  300. uint32_t low, high;
  301. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low);
  302. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high);
  303. if (tg3_wait_macro_done(tp)) {
  304. *resetp = 1;
  305. return -EBUSY;
  306. }
  307. low &= 0x7fff;
  308. high &= 0x000f;
  309. if (low != test_pat[chan][i] ||
  310. high != test_pat[chan][i+1]) {
  311. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  312. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  313. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  314. return -EBUSY;
  315. }
  316. }
  317. }
  318. return 0;
  319. }
  320. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  321. {
  322. int chan;
  323. for (chan = 0; chan < 4; chan++) {
  324. int i;
  325. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  326. (chan * 0x2000) | 0x0200);
  327. tg3_writephy(tp, 0x16, 0x0002);
  328. for (i = 0; i < 6; i++)
  329. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  330. tg3_writephy(tp, 0x16, 0x0202);
  331. if (tg3_wait_macro_done(tp))
  332. return -EBUSY;
  333. }
  334. return 0;
  335. }
  336. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  337. {
  338. uint32_t reg32, phy9_orig;
  339. int retries, do_phy_reset, err;
  340. retries = 10;
  341. do_phy_reset = 1;
  342. do {
  343. if (do_phy_reset) {
  344. err = tg3_bmcr_reset(tp);
  345. if (err)
  346. return err;
  347. do_phy_reset = 0;
  348. }
  349. /* Disable transmitter and interrupt. */
  350. tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  351. reg32 |= 0x3000;
  352. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  353. /* Set full-duplex, 1000 mbps. */
  354. tg3_writephy(tp, MII_BMCR,
  355. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  356. /* Set to master mode. */
  357. tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig);
  358. tg3_writephy(tp, MII_TG3_CTRL,
  359. (MII_TG3_CTRL_AS_MASTER |
  360. MII_TG3_CTRL_ENABLE_AS_MASTER));
  361. /* Enable SM_DSP_CLOCK and 6dB. */
  362. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  363. /* Block the PHY control access. */
  364. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  365. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  366. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  367. if (!err)
  368. break;
  369. } while (--retries);
  370. err = tg3_phy_reset_chanpat(tp);
  371. if (err)
  372. return err;
  373. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  374. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  375. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  376. tg3_writephy(tp, 0x16, 0x0000);
  377. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  378. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  379. tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  380. reg32 &= ~0x3000;
  381. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  382. return err;
  383. }
  384. /* This will reset the tigon3 PHY if there is no valid
  385. * link.
  386. */
  387. static int tg3_phy_reset(struct tg3 *tp)
  388. {
  389. uint32_t phy_status;
  390. int err;
  391. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  392. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  393. if (err != 0)
  394. return -EBUSY;
  395. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) ||
  396. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  397. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  398. err = tg3_phy_reset_5703_4_5(tp);
  399. if (err)
  400. return err;
  401. goto out;
  402. }
  403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  404. // Taken from Broadcom's source code
  405. tg3_writephy(tp, 0x18, 0x0c00);
  406. tg3_writephy(tp, 0x17, 0x000a);
  407. tg3_writephy(tp, 0x15, 0x310b);
  408. tg3_writephy(tp, 0x17, 0x201f);
  409. tg3_writephy(tp, 0x15, 0x9506);
  410. tg3_writephy(tp, 0x17, 0x401f);
  411. tg3_writephy(tp, 0x15, 0x14e2);
  412. tg3_writephy(tp, 0x18, 0x0400);
  413. }
  414. err = tg3_bmcr_reset(tp);
  415. if (err)
  416. return err;
  417. out:
  418. tg3_phy_set_wirespeed(tp);
  419. return 0;
  420. }
  421. static void tg3_set_power_state_0(struct tg3 *tp)
  422. {
  423. uint16_t power_control;
  424. int pm = tp->pm_cap;
  425. /* Make sure register accesses (indirect or otherwise)
  426. * will function correctly.
  427. */
  428. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  429. pci_read_config_word(tp->pdev, pm + PCI_PM_CTRL, &power_control);
  430. power_control |= PCI_PM_CTRL_PME_STATUS;
  431. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  432. power_control |= 0;
  433. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  434. tw32_carefully(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  435. return;
  436. }
  437. #if SUPPORT_LINK_REPORT
  438. static void tg3_link_report(struct tg3 *tp)
  439. {
  440. if (!tp->carrier_ok) {
  441. printf("Link is down.\n");
  442. } else {
  443. printf("Link is up at %d Mbps, %s duplex. %s %s %s\n",
  444. (tp->link_config.active_speed == SPEED_1000 ?
  445. 1000 :
  446. (tp->link_config.active_speed == SPEED_100 ?
  447. 100 : 10)),
  448. (tp->link_config.active_duplex == DUPLEX_FULL ?
  449. "full" : "half"),
  450. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "TX" : "",
  451. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "RX" : "",
  452. (tp->tg3_flags & (TG3_FLAG_TX_PAUSE |TG3_FLAG_RX_PAUSE)) ? "flow control" : "");
  453. }
  454. }
  455. #else
  456. #define tg3_link_report(tp)
  457. #endif
  458. static void tg3_setup_flow_control(struct tg3 *tp, uint32_t local_adv, uint32_t remote_adv)
  459. {
  460. uint32_t new_tg3_flags = 0;
  461. if (local_adv & ADVERTISE_PAUSE_CAP) {
  462. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  463. if (remote_adv & LPA_PAUSE_CAP)
  464. new_tg3_flags |=
  465. (TG3_FLAG_RX_PAUSE |
  466. TG3_FLAG_TX_PAUSE);
  467. else if (remote_adv & LPA_PAUSE_ASYM)
  468. new_tg3_flags |=
  469. (TG3_FLAG_RX_PAUSE);
  470. } else {
  471. if (remote_adv & LPA_PAUSE_CAP)
  472. new_tg3_flags |=
  473. (TG3_FLAG_RX_PAUSE |
  474. TG3_FLAG_TX_PAUSE);
  475. }
  476. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  477. if ((remote_adv & LPA_PAUSE_CAP) &&
  478. (remote_adv & LPA_PAUSE_ASYM))
  479. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  480. }
  481. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  482. tp->tg3_flags |= new_tg3_flags;
  483. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  484. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  485. else
  486. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  487. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  488. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  489. else
  490. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  491. }
  492. #if SUPPORT_COPPER_PHY
  493. static void tg3_aux_stat_to_speed_duplex(
  494. struct tg3 *tp __unused, uint32_t val, uint8_t *speed, uint8_t *duplex)
  495. {
  496. static const uint8_t map[] = {
  497. [0] = (SPEED_INVALID << 2) | DUPLEX_INVALID,
  498. [MII_TG3_AUX_STAT_10HALF >> 8] = (SPEED_10 << 2) | DUPLEX_HALF,
  499. [MII_TG3_AUX_STAT_10FULL >> 8] = (SPEED_10 << 2) | DUPLEX_FULL,
  500. [MII_TG3_AUX_STAT_100HALF >> 8] = (SPEED_100 << 2) | DUPLEX_HALF,
  501. [MII_TG3_AUX_STAT_100_4 >> 8] = (SPEED_INVALID << 2) | DUPLEX_INVALID,
  502. [MII_TG3_AUX_STAT_100FULL >> 8] = (SPEED_100 << 2) | DUPLEX_FULL,
  503. [MII_TG3_AUX_STAT_1000HALF >> 8] = (SPEED_1000 << 2) | DUPLEX_HALF,
  504. [MII_TG3_AUX_STAT_1000FULL >> 8] = (SPEED_1000 << 2) | DUPLEX_FULL,
  505. };
  506. uint8_t result;
  507. result = map[(val & MII_TG3_AUX_STAT_SPDMASK) >> 8];
  508. *speed = result >> 2;
  509. *duplex = result & 3;
  510. }
  511. static int tg3_phy_copper_begin(struct tg3 *tp)
  512. {
  513. uint32_t new_adv;
  514. tp->link_config.advertising =
  515. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  516. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  517. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  518. ADVERTISED_Autoneg | ADVERTISED_MII);
  519. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY) {
  520. tp->link_config.advertising &=
  521. ~(ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  522. }
  523. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  524. if (tp->link_config.advertising & ADVERTISED_10baseT_Half) {
  525. new_adv |= ADVERTISE_10HALF;
  526. }
  527. if (tp->link_config.advertising & ADVERTISED_10baseT_Full) {
  528. new_adv |= ADVERTISE_10FULL;
  529. }
  530. if (tp->link_config.advertising & ADVERTISED_100baseT_Half) {
  531. new_adv |= ADVERTISE_100HALF;
  532. }
  533. if (tp->link_config.advertising & ADVERTISED_100baseT_Full) {
  534. new_adv |= ADVERTISE_100FULL;
  535. }
  536. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  537. if (tp->link_config.advertising &
  538. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  539. new_adv = 0;
  540. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half) {
  541. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  542. }
  543. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full) {
  544. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  545. }
  546. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  547. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  548. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  549. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  550. MII_TG3_CTRL_ENABLE_AS_MASTER);
  551. }
  552. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  553. } else {
  554. tg3_writephy(tp, MII_TG3_CTRL, 0);
  555. }
  556. tg3_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  557. return 0;
  558. }
  559. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  560. {
  561. int err;
  562. /* Turn off tap power management. */
  563. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c20);
  564. err |= tg3_writedsp(tp, 0x0012, 0x1804);
  565. err |= tg3_writedsp(tp, 0x0013, 0x1204);
  566. err |= tg3_writedsp(tp, 0x8006, 0x0132);
  567. err |= tg3_writedsp(tp, 0x8006, 0x0232);
  568. err |= tg3_writedsp(tp, 0x201f, 0x0a20);
  569. udelay(40);
  570. return err;
  571. }
  572. static int tg3_setup_copper_phy(struct tg3 *tp)
  573. {
  574. int current_link_up;
  575. uint32_t bmsr, dummy;
  576. int i, err;
  577. tw32_carefully(MAC_STATUS,
  578. (MAC_STATUS_SYNC_CHANGED | MAC_STATUS_CFG_CHANGED
  579. | MAC_STATUS_LNKSTATE_CHANGED));
  580. tp->mi_mode = MAC_MI_MODE_BASE;
  581. tw32_carefully(MAC_MI_MODE, tp->mi_mode);
  582. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  583. /* Some third-party PHYs need to be reset on link going
  584. * down.
  585. */
  586. if ( ( (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) ||
  587. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  588. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)) &&
  589. (tp->carrier_ok)) {
  590. tg3_readphy(tp, MII_BMSR, &bmsr);
  591. tg3_readphy(tp, MII_BMSR, &bmsr);
  592. if (!(bmsr & BMSR_LSTATUS))
  593. tg3_phy_reset(tp);
  594. }
  595. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  596. tg3_readphy(tp, MII_BMSR, &bmsr);
  597. tg3_readphy(tp, MII_BMSR, &bmsr);
  598. if (!(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  599. bmsr = 0;
  600. if (!(bmsr & BMSR_LSTATUS)) {
  601. err = tg3_init_5401phy_dsp(tp);
  602. if (err)
  603. return err;
  604. tg3_readphy(tp, MII_BMSR, &bmsr);
  605. for (i = 0; i < 1000; i++) {
  606. udelay(10);
  607. tg3_readphy(tp, MII_BMSR, &bmsr);
  608. if (bmsr & BMSR_LSTATUS) {
  609. udelay(40);
  610. break;
  611. }
  612. }
  613. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  614. !(bmsr & BMSR_LSTATUS) &&
  615. tp->link_config.active_speed == SPEED_1000) {
  616. err = tg3_phy_reset(tp);
  617. if (!err)
  618. err = tg3_init_5401phy_dsp(tp);
  619. if (err)
  620. return err;
  621. }
  622. }
  623. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  624. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  625. /* 5701 {A0,B0} CRC bug workaround */
  626. tg3_writephy(tp, 0x15, 0x0a75);
  627. tg3_writephy(tp, 0x1c, 0x8c68);
  628. tg3_writephy(tp, 0x1c, 0x8d68);
  629. tg3_writephy(tp, 0x1c, 0x8c68);
  630. }
  631. /* Clear pending interrupts... */
  632. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  633. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  634. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  635. if (tp->led_mode == led_mode_three_link)
  636. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  637. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  638. else
  639. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  640. current_link_up = 0;
  641. tg3_readphy(tp, MII_BMSR, &bmsr);
  642. tg3_readphy(tp, MII_BMSR, &bmsr);
  643. if (bmsr & BMSR_LSTATUS) {
  644. uint32_t aux_stat, bmcr;
  645. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  646. for (i = 0; i < 2000; i++) {
  647. udelay(10);
  648. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  649. if (aux_stat)
  650. break;
  651. }
  652. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  653. &tp->link_config.active_speed,
  654. &tp->link_config.active_duplex);
  655. tg3_readphy(tp, MII_BMCR, &bmcr);
  656. tg3_readphy(tp, MII_BMCR, &bmcr);
  657. if (bmcr & BMCR_ANENABLE) {
  658. uint32_t gig_ctrl;
  659. current_link_up = 1;
  660. /* Force autoneg restart if we are exiting
  661. * low power mode.
  662. */
  663. tg3_readphy(tp, MII_TG3_CTRL, &gig_ctrl);
  664. if (!(gig_ctrl & (MII_TG3_CTRL_ADV_1000_HALF |
  665. MII_TG3_CTRL_ADV_1000_FULL))) {
  666. current_link_up = 0;
  667. }
  668. } else {
  669. current_link_up = 0;
  670. }
  671. }
  672. if (current_link_up == 1 &&
  673. (tp->link_config.active_duplex == DUPLEX_FULL)) {
  674. uint32_t local_adv, remote_adv;
  675. tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  676. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  677. tg3_readphy(tp, MII_LPA, &remote_adv);
  678. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  679. /* If we are not advertising full pause capability,
  680. * something is wrong. Bring the link down and reconfigure.
  681. */
  682. if (local_adv != ADVERTISE_PAUSE_CAP) {
  683. current_link_up = 0;
  684. } else {
  685. tg3_setup_flow_control(tp, local_adv, remote_adv);
  686. }
  687. }
  688. if (current_link_up == 0) {
  689. uint32_t tmp;
  690. tg3_phy_copper_begin(tp);
  691. tg3_readphy(tp, MII_BMSR, &tmp);
  692. tg3_readphy(tp, MII_BMSR, &tmp);
  693. if (tmp & BMSR_LSTATUS)
  694. current_link_up = 1;
  695. }
  696. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  697. if (current_link_up == 1) {
  698. if (tp->link_config.active_speed == SPEED_100 ||
  699. tp->link_config.active_speed == SPEED_10)
  700. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  701. else
  702. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  703. } else
  704. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  705. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  706. if (tp->link_config.active_duplex == DUPLEX_HALF)
  707. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  708. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  710. if ((tp->led_mode == led_mode_link10) ||
  711. (current_link_up == 1 &&
  712. tp->link_config.active_speed == SPEED_10))
  713. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  714. } else {
  715. if (current_link_up == 1)
  716. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  717. tw32(MAC_LED_CTRL, LED_CTRL_PHY_MODE_1);
  718. }
  719. /* ??? Without this setting Netgear GA302T PHY does not
  720. * ??? send/receive packets...
  721. * With this other PHYs cannot bring up the link
  722. */
  723. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  724. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  725. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  726. tw32_carefully(MAC_MI_MODE, tp->mi_mode);
  727. }
  728. tw32_carefully(MAC_MODE, tp->mac_mode);
  729. /* Link change polled. */
  730. tw32_carefully(MAC_EVENT, 0);
  731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  732. current_link_up == 1 &&
  733. tp->link_config.active_speed == SPEED_1000 &&
  734. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  735. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  736. udelay(120);
  737. tw32_carefully(MAC_STATUS,
  738. (MAC_STATUS_SYNC_CHANGED | MAC_STATUS_CFG_CHANGED));
  739. tg3_write_mem(
  740. NIC_SRAM_FIRMWARE_MBOX,
  741. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  742. }
  743. if (current_link_up != tp->carrier_ok) {
  744. tp->carrier_ok = current_link_up;
  745. tg3_link_report(tp);
  746. }
  747. return 0;
  748. }
  749. #else
  750. #define tg3_setup_copper_phy(TP) (-EINVAL)
  751. #endif /* SUPPORT_COPPER_PHY */
  752. #if SUPPORT_FIBER_PHY
  753. struct tg3_fiber_aneginfo {
  754. int state;
  755. #define ANEG_STATE_UNKNOWN 0
  756. #define ANEG_STATE_AN_ENABLE 1
  757. #define ANEG_STATE_RESTART_INIT 2
  758. #define ANEG_STATE_RESTART 3
  759. #define ANEG_STATE_DISABLE_LINK_OK 4
  760. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  761. #define ANEG_STATE_ABILITY_DETECT 6
  762. #define ANEG_STATE_ACK_DETECT_INIT 7
  763. #define ANEG_STATE_ACK_DETECT 8
  764. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  765. #define ANEG_STATE_COMPLETE_ACK 10
  766. #define ANEG_STATE_IDLE_DETECT_INIT 11
  767. #define ANEG_STATE_IDLE_DETECT 12
  768. #define ANEG_STATE_LINK_OK 13
  769. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  770. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  771. uint32_t flags;
  772. #define MR_AN_ENABLE 0x00000001
  773. #define MR_RESTART_AN 0x00000002
  774. #define MR_AN_COMPLETE 0x00000004
  775. #define MR_PAGE_RX 0x00000008
  776. #define MR_NP_LOADED 0x00000010
  777. #define MR_TOGGLE_TX 0x00000020
  778. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  779. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  780. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  781. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  782. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  783. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  784. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  785. #define MR_TOGGLE_RX 0x00002000
  786. #define MR_NP_RX 0x00004000
  787. #define MR_LINK_OK 0x80000000
  788. unsigned long link_time, cur_time;
  789. uint32_t ability_match_cfg;
  790. int ability_match_count;
  791. char ability_match, idle_match, ack_match;
  792. uint32_t txconfig, rxconfig;
  793. #define ANEG_CFG_NP 0x00000080
  794. #define ANEG_CFG_ACK 0x00000040
  795. #define ANEG_CFG_RF2 0x00000020
  796. #define ANEG_CFG_RF1 0x00000010
  797. #define ANEG_CFG_PS2 0x00000001
  798. #define ANEG_CFG_PS1 0x00008000
  799. #define ANEG_CFG_HD 0x00004000
  800. #define ANEG_CFG_FD 0x00002000
  801. #define ANEG_CFG_INVAL 0x00001f06
  802. };
  803. #define ANEG_OK 0
  804. #define ANEG_DONE 1
  805. #define ANEG_TIMER_ENAB 2
  806. #define ANEG_FAILED -1
  807. #define ANEG_STATE_SETTLE_TIME 10000
  808. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  809. struct tg3_fiber_aneginfo *ap)
  810. {
  811. unsigned long delta;
  812. uint32_t rx_cfg_reg;
  813. int ret;
  814. if (ap->state == ANEG_STATE_UNKNOWN) {
  815. ap->rxconfig = 0;
  816. ap->link_time = 0;
  817. ap->cur_time = 0;
  818. ap->ability_match_cfg = 0;
  819. ap->ability_match_count = 0;
  820. ap->ability_match = 0;
  821. ap->idle_match = 0;
  822. ap->ack_match = 0;
  823. }
  824. ap->cur_time++;
  825. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  826. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  827. if (rx_cfg_reg != ap->ability_match_cfg) {
  828. ap->ability_match_cfg = rx_cfg_reg;
  829. ap->ability_match = 0;
  830. ap->ability_match_count = 0;
  831. } else {
  832. if (++ap->ability_match_count > 1) {
  833. ap->ability_match = 1;
  834. ap->ability_match_cfg = rx_cfg_reg;
  835. }
  836. }
  837. if (rx_cfg_reg & ANEG_CFG_ACK)
  838. ap->ack_match = 1;
  839. else
  840. ap->ack_match = 0;
  841. ap->idle_match = 0;
  842. } else {
  843. ap->idle_match = 1;
  844. ap->ability_match_cfg = 0;
  845. ap->ability_match_count = 0;
  846. ap->ability_match = 0;
  847. ap->ack_match = 0;
  848. rx_cfg_reg = 0;
  849. }
  850. ap->rxconfig = rx_cfg_reg;
  851. ret = ANEG_OK;
  852. switch(ap->state) {
  853. case ANEG_STATE_UNKNOWN:
  854. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  855. ap->state = ANEG_STATE_AN_ENABLE;
  856. /* fallthru */
  857. case ANEG_STATE_AN_ENABLE:
  858. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  859. if (ap->flags & MR_AN_ENABLE) {
  860. ap->link_time = 0;
  861. ap->cur_time = 0;
  862. ap->ability_match_cfg = 0;
  863. ap->ability_match_count = 0;
  864. ap->ability_match = 0;
  865. ap->idle_match = 0;
  866. ap->ack_match = 0;
  867. ap->state = ANEG_STATE_RESTART_INIT;
  868. } else {
  869. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  870. }
  871. break;
  872. case ANEG_STATE_RESTART_INIT:
  873. ap->link_time = ap->cur_time;
  874. ap->flags &= ~(MR_NP_LOADED);
  875. ap->txconfig = 0;
  876. tw32(MAC_TX_AUTO_NEG, 0);
  877. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  878. tw32_carefully(MAC_MODE, tp->mac_mode);
  879. ret = ANEG_TIMER_ENAB;
  880. ap->state = ANEG_STATE_RESTART;
  881. /* fallthru */
  882. case ANEG_STATE_RESTART:
  883. delta = ap->cur_time - ap->link_time;
  884. if (delta > ANEG_STATE_SETTLE_TIME) {
  885. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  886. } else {
  887. ret = ANEG_TIMER_ENAB;
  888. }
  889. break;
  890. case ANEG_STATE_DISABLE_LINK_OK:
  891. ret = ANEG_DONE;
  892. break;
  893. case ANEG_STATE_ABILITY_DETECT_INIT:
  894. ap->flags &= ~(MR_TOGGLE_TX);
  895. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  896. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  897. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  898. tw32_carefully(MAC_MODE, tp->mac_mode);
  899. ap->state = ANEG_STATE_ABILITY_DETECT;
  900. break;
  901. case ANEG_STATE_ABILITY_DETECT:
  902. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  903. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  904. }
  905. break;
  906. case ANEG_STATE_ACK_DETECT_INIT:
  907. ap->txconfig |= ANEG_CFG_ACK;
  908. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  909. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  910. tw32_carefully(MAC_MODE, tp->mac_mode);
  911. ap->state = ANEG_STATE_ACK_DETECT;
  912. /* fallthru */
  913. case ANEG_STATE_ACK_DETECT:
  914. if (ap->ack_match != 0) {
  915. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  916. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  917. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  918. } else {
  919. ap->state = ANEG_STATE_AN_ENABLE;
  920. }
  921. } else if (ap->ability_match != 0 &&
  922. ap->rxconfig == 0) {
  923. ap->state = ANEG_STATE_AN_ENABLE;
  924. }
  925. break;
  926. case ANEG_STATE_COMPLETE_ACK_INIT:
  927. if (ap->rxconfig & ANEG_CFG_INVAL) {
  928. ret = ANEG_FAILED;
  929. break;
  930. }
  931. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  932. MR_LP_ADV_HALF_DUPLEX |
  933. MR_LP_ADV_SYM_PAUSE |
  934. MR_LP_ADV_ASYM_PAUSE |
  935. MR_LP_ADV_REMOTE_FAULT1 |
  936. MR_LP_ADV_REMOTE_FAULT2 |
  937. MR_LP_ADV_NEXT_PAGE |
  938. MR_TOGGLE_RX |
  939. MR_NP_RX);
  940. if (ap->rxconfig & ANEG_CFG_FD)
  941. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  942. if (ap->rxconfig & ANEG_CFG_HD)
  943. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  944. if (ap->rxconfig & ANEG_CFG_PS1)
  945. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  946. if (ap->rxconfig & ANEG_CFG_PS2)
  947. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  948. if (ap->rxconfig & ANEG_CFG_RF1)
  949. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  950. if (ap->rxconfig & ANEG_CFG_RF2)
  951. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  952. if (ap->rxconfig & ANEG_CFG_NP)
  953. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  954. ap->link_time = ap->cur_time;
  955. ap->flags ^= (MR_TOGGLE_TX);
  956. if (ap->rxconfig & 0x0008)
  957. ap->flags |= MR_TOGGLE_RX;
  958. if (ap->rxconfig & ANEG_CFG_NP)
  959. ap->flags |= MR_NP_RX;
  960. ap->flags |= MR_PAGE_RX;
  961. ap->state = ANEG_STATE_COMPLETE_ACK;
  962. ret = ANEG_TIMER_ENAB;
  963. break;
  964. case ANEG_STATE_COMPLETE_ACK:
  965. if (ap->ability_match != 0 &&
  966. ap->rxconfig == 0) {
  967. ap->state = ANEG_STATE_AN_ENABLE;
  968. break;
  969. }
  970. delta = ap->cur_time - ap->link_time;
  971. if (delta > ANEG_STATE_SETTLE_TIME) {
  972. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  973. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  974. } else {
  975. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  976. !(ap->flags & MR_NP_RX)) {
  977. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  978. } else {
  979. ret = ANEG_FAILED;
  980. }
  981. }
  982. }
  983. break;
  984. case ANEG_STATE_IDLE_DETECT_INIT:
  985. ap->link_time = ap->cur_time;
  986. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  987. tw32_carefully(MAC_MODE, tp->mac_mode);
  988. ap->state = ANEG_STATE_IDLE_DETECT;
  989. ret = ANEG_TIMER_ENAB;
  990. break;
  991. case ANEG_STATE_IDLE_DETECT:
  992. if (ap->ability_match != 0 &&
  993. ap->rxconfig == 0) {
  994. ap->state = ANEG_STATE_AN_ENABLE;
  995. break;
  996. }
  997. delta = ap->cur_time - ap->link_time;
  998. if (delta > ANEG_STATE_SETTLE_TIME) {
  999. /* XXX another gem from the Broadcom driver :( */
  1000. ap->state = ANEG_STATE_LINK_OK;
  1001. }
  1002. break;
  1003. case ANEG_STATE_LINK_OK:
  1004. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1005. ret = ANEG_DONE;
  1006. break;
  1007. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1008. /* ??? unimplemented */
  1009. break;
  1010. case ANEG_STATE_NEXT_PAGE_WAIT:
  1011. /* ??? unimplemented */
  1012. break;
  1013. default:
  1014. ret = ANEG_FAILED;
  1015. break;
  1016. };
  1017. return ret;
  1018. }
  1019. static int tg3_setup_fiber_phy(struct tg3 *tp)
  1020. {
  1021. uint32_t orig_pause_cfg;
  1022. uint16_t orig_active_speed;
  1023. uint8_t orig_active_duplex;
  1024. int current_link_up;
  1025. int i;
  1026. orig_pause_cfg =
  1027. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  1028. TG3_FLAG_TX_PAUSE));
  1029. orig_active_speed = tp->link_config.active_speed;
  1030. orig_active_duplex = tp->link_config.active_duplex;
  1031. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  1032. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  1033. tw32_carefully(MAC_MODE, tp->mac_mode);
  1034. /* Reset when initting first time or we have a link. */
  1035. if (!(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) ||
  1036. (tr32(MAC_STATUS) & MAC_STATUS_PCS_SYNCED)) {
  1037. /* Set PLL lock range. */
  1038. tg3_writephy(tp, 0x16, 0x8007);
  1039. /* SW reset */
  1040. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1041. /* Wait for reset to complete. */
  1042. mdelay(5);
  1043. /* Config mode; select PMA/Ch 1 regs. */
  1044. tg3_writephy(tp, 0x10, 0x8411);
  1045. /* Enable auto-lock and comdet, select txclk for tx. */
  1046. tg3_writephy(tp, 0x11, 0x0a10);
  1047. tg3_writephy(tp, 0x18, 0x00a0);
  1048. tg3_writephy(tp, 0x16, 0x41ff);
  1049. /* Assert and deassert POR. */
  1050. tg3_writephy(tp, 0x13, 0x0400);
  1051. udelay(40);
  1052. tg3_writephy(tp, 0x13, 0x0000);
  1053. tg3_writephy(tp, 0x11, 0x0a50);
  1054. udelay(40);
  1055. tg3_writephy(tp, 0x11, 0x0a10);
  1056. /* Wait for signal to stabilize */
  1057. mdelay(150);
  1058. /* Deselect the channel register so we can read the PHYID
  1059. * later.
  1060. */
  1061. tg3_writephy(tp, 0x10, 0x8011);
  1062. }
  1063. /* Disable link change interrupt. */
  1064. tw32_carefully(MAC_EVENT, 0);
  1065. current_link_up = 0;
  1066. if (tr32(MAC_STATUS) & MAC_STATUS_PCS_SYNCED) {
  1067. if (!(tp->tg3_flags & TG3_FLAG_GOT_SERDES_FLOWCTL)) {
  1068. struct tg3_fiber_aneginfo aninfo;
  1069. int status = ANEG_FAILED;
  1070. unsigned int tick;
  1071. uint32_t tmp;
  1072. memset(&aninfo, 0, sizeof(aninfo));
  1073. aninfo.flags |= (MR_AN_ENABLE);
  1074. tw32(MAC_TX_AUTO_NEG, 0);
  1075. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1076. tw32_carefully(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1077. tw32_carefully(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1078. aninfo.state = ANEG_STATE_UNKNOWN;
  1079. aninfo.cur_time = 0;
  1080. tick = 0;
  1081. while (++tick < 195000) {
  1082. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1083. if (status == ANEG_DONE ||
  1084. status == ANEG_FAILED)
  1085. break;
  1086. udelay(1);
  1087. }
  1088. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1089. tw32_carefully(MAC_MODE, tp->mac_mode);
  1090. if (status == ANEG_DONE &&
  1091. (aninfo.flags &
  1092. (MR_AN_COMPLETE | MR_LINK_OK |
  1093. MR_LP_ADV_FULL_DUPLEX))) {
  1094. uint32_t local_adv, remote_adv;
  1095. local_adv = ADVERTISE_PAUSE_CAP;
  1096. remote_adv = 0;
  1097. if (aninfo.flags & MR_LP_ADV_SYM_PAUSE)
  1098. remote_adv |= LPA_PAUSE_CAP;
  1099. if (aninfo.flags & MR_LP_ADV_ASYM_PAUSE)
  1100. remote_adv |= LPA_PAUSE_ASYM;
  1101. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1102. tp->tg3_flags |=
  1103. TG3_FLAG_GOT_SERDES_FLOWCTL;
  1104. current_link_up = 1;
  1105. }
  1106. for (i = 0; i < 60; i++) {
  1107. udelay(20);
  1108. tw32_carefully(MAC_STATUS,
  1109. (MAC_STATUS_SYNC_CHANGED | MAC_STATUS_CFG_CHANGED));
  1110. if ((tr32(MAC_STATUS) &
  1111. (MAC_STATUS_SYNC_CHANGED |
  1112. MAC_STATUS_CFG_CHANGED)) == 0)
  1113. break;
  1114. }
  1115. if (current_link_up == 0 &&
  1116. (tr32(MAC_STATUS) & MAC_STATUS_PCS_SYNCED)) {
  1117. current_link_up = 1;
  1118. }
  1119. } else {
  1120. /* Forcing 1000FD link up. */
  1121. current_link_up = 1;
  1122. }
  1123. }
  1124. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1125. tw32_carefully(MAC_MODE, tp->mac_mode);
  1126. tp->hw_status->status =
  1127. (SD_STATUS_UPDATED |
  1128. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  1129. for (i = 0; i < 100; i++) {
  1130. udelay(20);
  1131. tw32_carefully(MAC_STATUS,
  1132. (MAC_STATUS_SYNC_CHANGED | MAC_STATUS_CFG_CHANGED));
  1133. if ((tr32(MAC_STATUS) &
  1134. (MAC_STATUS_SYNC_CHANGED |
  1135. MAC_STATUS_CFG_CHANGED)) == 0)
  1136. break;
  1137. }
  1138. if ((tr32(MAC_STATUS) & MAC_STATUS_PCS_SYNCED) == 0)
  1139. current_link_up = 0;
  1140. if (current_link_up == 1) {
  1141. tp->link_config.active_speed = SPEED_1000;
  1142. tp->link_config.active_duplex = DUPLEX_FULL;
  1143. } else {
  1144. tp->link_config.active_speed = SPEED_INVALID;
  1145. tp->link_config.active_duplex = DUPLEX_INVALID;
  1146. }
  1147. if (current_link_up != tp->carrier_ok) {
  1148. tp->carrier_ok = current_link_up;
  1149. tg3_link_report(tp);
  1150. } else {
  1151. uint32_t now_pause_cfg =
  1152. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  1153. TG3_FLAG_TX_PAUSE);
  1154. if (orig_pause_cfg != now_pause_cfg ||
  1155. orig_active_speed != tp->link_config.active_speed ||
  1156. orig_active_duplex != tp->link_config.active_duplex)
  1157. tg3_link_report(tp);
  1158. }
  1159. if ((tr32(MAC_STATUS) & MAC_STATUS_PCS_SYNCED) == 0) {
  1160. tw32_carefully(MAC_MODE, tp->mac_mode | MAC_MODE_LINK_POLARITY);
  1161. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  1162. tw32_carefully(MAC_MODE, tp->mac_mode);
  1163. }
  1164. }
  1165. return 0;
  1166. }
  1167. #else
  1168. #define tg3_setup_fiber_phy(TP) (-EINVAL)
  1169. #endif /* SUPPORT_FIBER_PHY */
  1170. static int tg3_setup_phy(struct tg3 *tp)
  1171. {
  1172. int err;
  1173. if (tp->phy_id == PHY_ID_SERDES) {
  1174. err = tg3_setup_fiber_phy(tp);
  1175. } else {
  1176. err = tg3_setup_copper_phy(tp);
  1177. }
  1178. if (tp->link_config.active_speed == SPEED_1000 &&
  1179. tp->link_config.active_duplex == DUPLEX_HALF)
  1180. tw32(MAC_TX_LENGTHS,
  1181. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1182. (6 << TX_LENGTHS_IPG_SHIFT) |
  1183. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1184. else
  1185. tw32(MAC_TX_LENGTHS,
  1186. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1187. (6 << TX_LENGTHS_IPG_SHIFT) |
  1188. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1189. return err;
  1190. }
  1191. #define MAX_WAIT_CNT 1000
  1192. /* To stop a block, clear the enable bit and poll till it
  1193. * clears.
  1194. */
  1195. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, uint32_t enable_bit)
  1196. {
  1197. unsigned int i;
  1198. uint32_t val;
  1199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1200. switch(ofs) {
  1201. case RCVLSC_MODE:
  1202. case DMAC_MODE:
  1203. case MBFREE_MODE:
  1204. case BUFMGR_MODE:
  1205. case MEMARB_MODE:
  1206. /* We can't enable/disable these bits of the
  1207. * 5705, just say success.
  1208. */
  1209. return 0;
  1210. default:
  1211. break;
  1212. }
  1213. }
  1214. val = tr32(ofs);
  1215. val &= ~enable_bit;
  1216. tw32(ofs, val);
  1217. tr32(ofs);
  1218. for (i = 0; i < MAX_WAIT_CNT; i++) {
  1219. udelay(100);
  1220. val = tr32(ofs);
  1221. if ((val & enable_bit) == 0)
  1222. break;
  1223. }
  1224. if (i == MAX_WAIT_CNT) {
  1225. printf("tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  1226. ofs, enable_bit);
  1227. return -ENODEV;
  1228. }
  1229. return 0;
  1230. }
  1231. static int tg3_abort_hw(struct tg3 *tp)
  1232. {
  1233. int i, err;
  1234. tg3_disable_ints(tp);
  1235. tp->rx_mode &= ~RX_MODE_ENABLE;
  1236. tw32_carefully(MAC_RX_MODE, tp->rx_mode);
  1237. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE);
  1238. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  1239. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE);
  1240. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE);
  1241. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE);
  1242. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE);
  1243. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE);
  1244. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE);
  1245. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  1246. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE);
  1247. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  1248. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE);
  1249. if (err)
  1250. goto out;
  1251. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  1252. tw32_carefully(MAC_MODE, tp->mac_mode);
  1253. tp->tx_mode &= ~TX_MODE_ENABLE;
  1254. tw32_carefully(MAC_TX_MODE, tp->tx_mode);
  1255. for (i = 0; i < MAX_WAIT_CNT; i++) {
  1256. udelay(100);
  1257. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  1258. break;
  1259. }
  1260. if (i >= MAX_WAIT_CNT) {
  1261. printf("tg3_abort_hw timed out TX_MODE_ENABLE will not clear MAC_TX_MODE=%x\n",
  1262. tr32(MAC_TX_MODE));
  1263. return -ENODEV;
  1264. }
  1265. err = tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE);
  1266. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE);
  1267. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE);
  1268. tw32(FTQ_RESET, 0xffffffff);
  1269. tw32(FTQ_RESET, 0x00000000);
  1270. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE);
  1271. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE);
  1272. if (err)
  1273. goto out;
  1274. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  1275. out:
  1276. return err;
  1277. }
  1278. static void tg3_chip_reset(struct tg3 *tp)
  1279. {
  1280. uint32_t val;
  1281. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_5704)) {
  1282. /* Force NVRAM to settle.
  1283. * This deals with a chip bug which can result in EEPROM
  1284. * corruption.
  1285. */
  1286. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1287. int i;
  1288. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1289. for (i = 0; i < 100000; i++) {
  1290. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1291. break;
  1292. udelay(10);
  1293. }
  1294. }
  1295. }
  1296. /* In Etherboot we don't need to worry about the 5701
  1297. * REG_WRITE_BUG because we do all register writes indirectly.
  1298. */
  1299. // Alf: here patched
  1300. /* do the reset */
  1301. val = GRC_MISC_CFG_CORECLK_RESET;
  1302. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  1303. || (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  1304. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  1305. }
  1306. // Alf : Please VALIDATE THIS.
  1307. // It is necessary in my case (5751) to prevent a reboot, but
  1308. // I have no idea about a side effect on any other version.
  1309. // It appears to be what's done in tigon3.c from Broadcom
  1310. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  1311. tw32(GRC_MISC_CFG, 0x20000000) ;
  1312. val |= 0x20000000 ;
  1313. }
  1314. tw32(GRC_MISC_CFG, val);
  1315. /* Flush PCI posted writes. The normal MMIO registers
  1316. * are inaccessible at this time so this is the only
  1317. * way to make this reliably. I tried to use indirect
  1318. * register read/write but this upset some 5701 variants.
  1319. */
  1320. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  1321. udelay(120);
  1322. /* Re-enable indirect register accesses. */
  1323. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  1324. tp->misc_host_ctrl);
  1325. /* Set MAX PCI retry to zero. */
  1326. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  1327. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  1328. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  1329. val |= PCISTATE_RETRY_SAME_DMA;
  1330. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  1331. pci_restore_state(tp->pdev, tp->pci_cfg_state);
  1332. /* Make sure PCI-X relaxed ordering bit is clear. */
  1333. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  1334. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  1335. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  1336. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  1337. if (((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0) &&
  1338. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  1339. tp->pci_clock_ctrl |=
  1340. (CLOCK_CTRL_FORCE_CLKRUN | CLOCK_CTRL_CLKRUN_OENABLE);
  1341. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  1342. }
  1343. tw32(TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  1344. }
  1345. static void tg3_stop_fw(struct tg3 *tp)
  1346. {
  1347. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  1348. uint32_t val;
  1349. int i;
  1350. tg3_write_mem(NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1351. val = tr32(GRC_RX_CPU_EVENT);
  1352. val |= (1 << 14);
  1353. tw32(GRC_RX_CPU_EVENT, val);
  1354. /* Wait for RX cpu to ACK the event. */
  1355. for (i = 0; i < 100; i++) {
  1356. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  1357. break;
  1358. udelay(1);
  1359. }
  1360. }
  1361. }
  1362. static int tg3_restart_fw(struct tg3 *tp, uint32_t state)
  1363. {
  1364. uint32_t val;
  1365. int i;
  1366. tg3_write_mem(NIC_SRAM_FIRMWARE_MBOX,
  1367. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1368. /* Wait for firmware initialization to complete. */
  1369. for (i = 0; i < 100000; i++) {
  1370. tg3_read_mem(NIC_SRAM_FIRMWARE_MBOX, &val);
  1371. if (val == (uint32_t) ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1372. break;
  1373. udelay(10);
  1374. }
  1375. if (i >= 100000 &&
  1376. !(tp->tg3_flags2 & TG3_FLG2_SUN_5704)) {
  1377. printf("Firmware will not restart magic=%x\n",
  1378. val);
  1379. return -ENODEV;
  1380. }
  1381. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1382. state = DRV_STATE_SUSPEND;
  1383. }
  1384. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  1385. (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)) {
  1386. // Enable PCIE bug fix
  1387. tg3_read_mem(0x7c00, &val);
  1388. tg3_write_mem(0x7c00, val | 0x02000000);
  1389. }
  1390. tg3_write_mem(NIC_SRAM_FW_DRV_STATE_MBOX, state);
  1391. return 0;
  1392. }
  1393. static int tg3_halt(struct tg3 *tp)
  1394. {
  1395. tg3_stop_fw(tp);
  1396. tg3_abort_hw(tp);
  1397. tg3_chip_reset(tp);
  1398. return tg3_restart_fw(tp, DRV_STATE_UNLOAD);
  1399. }
  1400. static void __tg3_set_mac_addr(struct tg3 *tp)
  1401. {
  1402. uint32_t addr_high, addr_low;
  1403. int i;
  1404. addr_high = ((tp->nic->node_addr[0] << 8) |
  1405. tp->nic->node_addr[1]);
  1406. addr_low = ((tp->nic->node_addr[2] << 24) |
  1407. (tp->nic->node_addr[3] << 16) |
  1408. (tp->nic->node_addr[4] << 8) |
  1409. (tp->nic->node_addr[5] << 0));
  1410. for (i = 0; i < 4; i++) {
  1411. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1412. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1413. }
  1414. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  1415. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  1416. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705)) {
  1417. for(i = 0; i < 12; i++) {
  1418. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1419. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1420. }
  1421. }
  1422. addr_high = (tp->nic->node_addr[0] +
  1423. tp->nic->node_addr[1] +
  1424. tp->nic->node_addr[2] +
  1425. tp->nic->node_addr[3] +
  1426. tp->nic->node_addr[4] +
  1427. tp->nic->node_addr[5]) &
  1428. TX_BACKOFF_SEED_MASK;
  1429. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1430. }
  1431. static void tg3_set_bdinfo(struct tg3 *tp, uint32_t bdinfo_addr,
  1432. dma_addr_t mapping, uint32_t maxlen_flags,
  1433. uint32_t nic_addr)
  1434. {
  1435. tg3_write_mem((bdinfo_addr +
  1436. TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  1437. ((uint64_t) mapping >> 32));
  1438. tg3_write_mem((bdinfo_addr +
  1439. TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  1440. ((uint64_t) mapping & 0xffffffff));
  1441. tg3_write_mem((bdinfo_addr +
  1442. TG3_BDINFO_MAXLEN_FLAGS),
  1443. maxlen_flags);
  1444. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  1445. tg3_write_mem((bdinfo_addr + TG3_BDINFO_NIC_ADDR), nic_addr);
  1446. }
  1447. }
  1448. static void tg3_init_rings(struct tg3 *tp)
  1449. {
  1450. unsigned i;
  1451. /* Zero out the tg3 variables */
  1452. memset(&tg3_bss, 0, sizeof(tg3_bss));
  1453. tp->rx_std = &tg3_bss.rx_std[0];
  1454. tp->rx_rcb = &tg3_bss.rx_rcb[0];
  1455. tp->tx_ring = &tg3_bss.tx_ring[0];
  1456. tp->hw_status = &tg3_bss.hw_status;
  1457. tp->hw_stats = &tg3_bss.hw_stats;
  1458. tp->mac_mode = 0;
  1459. /* Initialize tx/rx rings for packet processing.
  1460. *
  1461. * The chip has been shut down and the driver detached from
  1462. * the networking, so no interrupts or new tx packets will
  1463. * end up in the driver.
  1464. */
  1465. /* Initialize invariants of the rings, we only set this
  1466. * stuff once. This works because the card does not
  1467. * write into the rx buffer posting rings.
  1468. */
  1469. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  1470. struct tg3_rx_buffer_desc *rxd;
  1471. rxd = &tp->rx_std[i];
  1472. rxd->idx_len = (RX_PKT_BUF_SZ - 2 - 64) << RXD_LEN_SHIFT;
  1473. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  1474. rxd->opaque = (RXD_OPAQUE_RING_STD | (i << RXD_OPAQUE_INDEX_SHIFT));
  1475. /* Note where the receive buffer for the ring is placed */
  1476. rxd->addr_hi = 0;
  1477. rxd->addr_lo = virt_to_bus(
  1478. &tg3_bss.rx_bufs[i%TG3_DEF_RX_RING_PENDING][2]);
  1479. }
  1480. }
  1481. #define TG3_WRITE_SETTINGS(TABLE) \
  1482. do { \
  1483. const uint32_t *_table, *_end; \
  1484. _table = TABLE; \
  1485. _end = _table + sizeof(TABLE)/sizeof(TABLE[0]); \
  1486. for(; _table < _end; _table += 2) { \
  1487. tw32(_table[0], _table[1]); \
  1488. } \
  1489. } while(0)
  1490. /* initialize/reset the tg3 */
  1491. static int tg3_setup_hw(struct tg3 *tp)
  1492. {
  1493. uint32_t val, rdmac_mode;
  1494. int i, err, limit;
  1495. /* Simply don't support setups with extremly buggy firmware in etherboot */
  1496. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  1497. printf("Error 5701_A0 firmware bug detected\n");
  1498. return -EINVAL;
  1499. }
  1500. tg3_disable_ints(tp);
  1501. /* Originally this was all in tg3_init_hw */
  1502. /* Force the chip into D0. */
  1503. tg3_set_power_state_0(tp);
  1504. tg3_switch_clocks(tp);
  1505. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  1506. // This should go somewhere else
  1507. #define T3_PCIE_CAPABILITY_ID_REG 0xD0
  1508. #define T3_PCIE_CAPABILITY_ID 0x10
  1509. #define T3_PCIE_CAPABILITY_REG 0xD2
  1510. /* Originally this was all in tg3_reset_hw */
  1511. tg3_stop_fw(tp);
  1512. /* No need to call tg3_abort_hw here, it is called before tg3_setup_hw. */
  1513. tg3_chip_reset(tp);
  1514. tw32(GRC_MODE, tp->grc_mode); /* Redundant? */
  1515. err = tg3_restart_fw(tp, DRV_STATE_START);
  1516. if (err)
  1517. return err;
  1518. if (tp->phy_id == PHY_ID_SERDES) {
  1519. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  1520. }
  1521. tw32_carefully(MAC_MODE, tp->mac_mode);
  1522. /* This works around an issue with Athlon chipsets on
  1523. * B3 tigon3 silicon. This bit has no effect on any
  1524. * other revision.
  1525. * Alf: Except 5750 ! (which reboots)
  1526. */
  1527. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  1528. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  1529. tw32_carefully(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  1530. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  1531. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  1532. val = tr32(TG3PCI_PCISTATE);
  1533. val |= PCISTATE_RETRY_SAME_DMA;
  1534. tw32(TG3PCI_PCISTATE, val);
  1535. }
  1536. /* Descriptor ring init may make accesses to the
  1537. * NIC SRAM area to setup the TX descriptors, so we
  1538. * can only do this after the hardware has been
  1539. * successfully reset.
  1540. */
  1541. tg3_init_rings(tp);
  1542. /* Clear statistics/status block in chip */
  1543. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  1544. for (i = NIC_SRAM_STATS_BLK;
  1545. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  1546. i += sizeof(uint32_t)) {
  1547. tg3_write_mem(i, 0);
  1548. udelay(40);
  1549. }
  1550. }
  1551. /* This value is determined during the probe time DMA
  1552. * engine test, tg3_setup_dma.
  1553. */
  1554. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  1555. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  1556. GRC_MODE_4X_NIC_SEND_RINGS |
  1557. GRC_MODE_NO_TX_PHDR_CSUM |
  1558. GRC_MODE_NO_RX_PHDR_CSUM);
  1559. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  1560. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  1561. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  1562. tw32(GRC_MODE,
  1563. tp->grc_mode |
  1564. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  1565. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  1566. tw32(GRC_MISC_CFG,
  1567. (65 << GRC_MISC_CFG_PRESCALAR_SHIFT));
  1568. /* Initialize MBUF/DESC pool. */
  1569. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  1570. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  1571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  1572. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  1573. else
  1574. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  1575. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  1576. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  1577. }
  1578. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE)) {
  1579. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  1580. tp->bufmgr_config.mbuf_read_dma_low_water);
  1581. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  1582. tp->bufmgr_config.mbuf_mac_rx_low_water);
  1583. tw32(BUFMGR_MB_HIGH_WATER,
  1584. tp->bufmgr_config.mbuf_high_water);
  1585. } else {
  1586. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  1587. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  1588. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  1589. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  1590. tw32(BUFMGR_MB_HIGH_WATER,
  1591. tp->bufmgr_config.mbuf_high_water_jumbo);
  1592. }
  1593. tw32(BUFMGR_DMA_LOW_WATER,
  1594. tp->bufmgr_config.dma_low_water);
  1595. tw32(BUFMGR_DMA_HIGH_WATER,
  1596. tp->bufmgr_config.dma_high_water);
  1597. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  1598. for (i = 0; i < 2000; i++) {
  1599. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  1600. break;
  1601. udelay(10);
  1602. }
  1603. if (i >= 2000) {
  1604. printf("tg3_setup_hw cannot enable BUFMGR\n");
  1605. return -ENODEV;
  1606. }
  1607. tw32(FTQ_RESET, 0xffffffff);
  1608. tw32(FTQ_RESET, 0x00000000);
  1609. for (i = 0; i < 2000; i++) {
  1610. if (tr32(FTQ_RESET) == 0x00000000)
  1611. break;
  1612. udelay(10);
  1613. }
  1614. if (i >= 2000) {
  1615. printf("tg3_setup_hw cannot reset FTQ\n");
  1616. return -ENODEV;
  1617. }
  1618. /* Initialize TG3_BDINFO's at:
  1619. * RCVDBDI_STD_BD: standard eth size rx ring
  1620. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  1621. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  1622. *
  1623. * like so:
  1624. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  1625. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  1626. * ring attribute flags
  1627. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  1628. *
  1629. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  1630. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  1631. *
  1632. * ??? No space allocated for mini receive ring? :(
  1633. *
  1634. * The size of each ring is fixed in the firmware, but the location is
  1635. * configurable.
  1636. */
  1637. {
  1638. static const uint32_t table_all[] = {
  1639. /* Setup replenish thresholds. */
  1640. RCVBDI_STD_THRESH, TG3_DEF_RX_RING_PENDING / 8,
  1641. /* Etherboot lives below 4GB */
  1642. RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH, 0,
  1643. RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR, NIC_SRAM_RX_BUFFER_DESC,
  1644. };
  1645. static const uint32_t table_not_5705[] = {
  1646. /* Buffer maximum length */
  1647. RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT,
  1648. /* Disable the mini frame rx ring */
  1649. RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS, BDINFO_FLAGS_DISABLED,
  1650. /* Disable the jumbo frame rx ring */
  1651. RCVBDI_JUMBO_THRESH, 0,
  1652. RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS, BDINFO_FLAGS_DISABLED,
  1653. };
  1654. TG3_WRITE_SETTINGS(table_all);
  1655. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  1656. virt_to_bus(tp->rx_std));
  1657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1658. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  1659. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  1660. } else {
  1661. TG3_WRITE_SETTINGS(table_not_5705);
  1662. }
  1663. }
  1664. /* There is only one send ring on 5705, no need to explicitly
  1665. * disable the others.
  1666. */
  1667. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  1668. /* Clear out send RCB ring in SRAM. */
  1669. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  1670. tg3_write_mem(i + TG3_BDINFO_MAXLEN_FLAGS, BDINFO_FLAGS_DISABLED);
  1671. }
  1672. tp->tx_prod = 0;
  1673. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  1674. tw32_mailbox2(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  1675. tg3_set_bdinfo(tp,
  1676. NIC_SRAM_SEND_RCB,
  1677. virt_to_bus(tp->tx_ring),
  1678. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  1679. NIC_SRAM_TX_BUFFER_DESC);
  1680. /* There is only one receive return ring on 5705, no need to explicitly
  1681. * disable the others.
  1682. */
  1683. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  1684. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK; i += TG3_BDINFO_SIZE) {
  1685. tg3_write_mem(i + TG3_BDINFO_MAXLEN_FLAGS,
  1686. BDINFO_FLAGS_DISABLED);
  1687. }
  1688. }
  1689. tp->rx_rcb_ptr = 0;
  1690. tw32_mailbox2(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  1691. tg3_set_bdinfo(tp,
  1692. NIC_SRAM_RCV_RET_RCB,
  1693. virt_to_bus(tp->rx_rcb),
  1694. (TG3_RX_RCB_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  1695. 0);
  1696. tp->rx_std_ptr = TG3_DEF_RX_RING_PENDING;
  1697. tw32_mailbox2(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  1698. tp->rx_std_ptr);
  1699. tw32_mailbox2(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW, 0);
  1700. /* Initialize MAC address and backoff seed. */
  1701. __tg3_set_mac_addr(tp);
  1702. /* Calculate RDMAC_MODE setting early, we need it to determine
  1703. * the RCVLPC_STATE_ENABLE mask.
  1704. */
  1705. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  1706. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  1707. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  1708. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  1709. RDMAC_MODE_LNGREAD_ENAB);
  1710. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  1711. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  1712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1713. if (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  1714. if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  1715. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  1716. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  1717. }
  1718. }
  1719. }
  1720. /* Setup host coalescing engine. */
  1721. tw32(HOSTCC_MODE, 0);
  1722. for (i = 0; i < 2000; i++) {
  1723. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  1724. break;
  1725. udelay(10);
  1726. }
  1727. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  1728. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  1729. tw32_carefully(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  1730. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  1731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  1732. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  1733. GRC_LCLCTRL_GPIO_OUTPUT1);
  1734. tw32_carefully(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  1735. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  1736. tr32(MAILBOX_INTERRUPT_0);
  1737. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  1738. tw32_carefully(DMAC_MODE, DMAC_MODE_ENABLE);
  1739. }
  1740. val = ( WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  1741. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  1742. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  1743. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  1744. WDMAC_MODE_LNGREAD_ENAB);
  1745. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) &&
  1746. ((tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) != 0) &&
  1747. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  1748. val |= WDMAC_MODE_RX_ACCEL;
  1749. }
  1750. tw32_carefully(WDMAC_MODE, val);
  1751. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  1752. val = tr32(TG3PCI_X_CAPS);
  1753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  1754. val &= PCIX_CAPS_BURST_MASK;
  1755. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  1756. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1757. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  1758. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  1759. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  1760. val |= (tp->split_mode_max_reqs <<
  1761. PCIX_CAPS_SPLIT_SHIFT);
  1762. }
  1763. tw32(TG3PCI_X_CAPS, val);
  1764. }
  1765. tw32_carefully(RDMAC_MODE, rdmac_mode);
  1766. {
  1767. static const uint32_t table_all[] = {
  1768. /* MTU + ethernet header + FCS + optional VLAN tag */
  1769. MAC_RX_MTU_SIZE, ETH_MAX_MTU + ETH_HLEN + 8,
  1770. /* The slot time is changed by tg3_setup_phy if we
  1771. * run at gigabit with half duplex.
  1772. */
  1773. MAC_TX_LENGTHS,
  1774. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1775. (6 << TX_LENGTHS_IPG_SHIFT) |
  1776. (32 << TX_LENGTHS_SLOT_TIME_SHIFT),
  1777. /* Receive rules. */
  1778. MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS,
  1779. RCVLPC_CONFIG, 0x0181,
  1780. /* Receive/send statistics. */
  1781. RCVLPC_STATS_ENABLE, 0xffffff,
  1782. RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE,
  1783. SNDDATAI_STATSENAB, 0xffffff,
  1784. SNDDATAI_STATSCTRL, (SNDDATAI_SCTRL_ENABLE |SNDDATAI_SCTRL_FASTUPD),
  1785. /* Host coalescing engine */
  1786. HOSTCC_RXCOL_TICKS, 0,
  1787. HOSTCC_TXCOL_TICKS, LOW_TXCOL_TICKS,
  1788. HOSTCC_RXMAX_FRAMES, 1,
  1789. HOSTCC_TXMAX_FRAMES, LOW_RXMAX_FRAMES,
  1790. HOSTCC_RXCOAL_MAXF_INT, 1,
  1791. HOSTCC_TXCOAL_MAXF_INT, 0,
  1792. /* Status/statistics block address. */
  1793. /* Etherboot lives below 4GB, so HIGH == 0 */
  1794. HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH, 0,
  1795. /* No need to enable 32byte coalesce mode. */
  1796. HOSTCC_MODE, HOSTCC_MODE_ENABLE | 0,
  1797. RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE,
  1798. RCVLPC_MODE, RCVLPC_MODE_ENABLE,
  1799. RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE,
  1800. SNDDATAC_MODE, SNDDATAC_MODE_ENABLE,
  1801. SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE,
  1802. RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB,
  1803. RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ,
  1804. SNDDATAI_MODE, SNDDATAI_MODE_ENABLE,
  1805. SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE,
  1806. SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE,
  1807. /* Accept all multicast frames. */
  1808. MAC_HASH_REG_0, 0xffffffff,
  1809. MAC_HASH_REG_1, 0xffffffff,
  1810. MAC_HASH_REG_2, 0xffffffff,
  1811. MAC_HASH_REG_3, 0xffffffff,
  1812. };
  1813. static const uint32_t table_not_5705[] = {
  1814. /* Host coalescing engine */
  1815. HOSTCC_RXCOAL_TICK_INT, 0,
  1816. HOSTCC_TXCOAL_TICK_INT, 0,
  1817. /* Status/statistics block address. */
  1818. /* Etherboot lives below 4GB, so HIGH == 0 */
  1819. HOSTCC_STAT_COAL_TICKS, DEFAULT_STAT_COAL_TICKS,
  1820. HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH, 0,
  1821. HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK,
  1822. HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK,
  1823. RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE,
  1824. MBFREE_MODE, MBFREE_MODE_ENABLE,
  1825. };
  1826. TG3_WRITE_SETTINGS(table_all);
  1827. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  1828. virt_to_bus(tp->hw_stats));
  1829. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  1830. virt_to_bus(tp->hw_status));
  1831. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  1832. TG3_WRITE_SETTINGS(table_not_5705);
  1833. }
  1834. }
  1835. tp->tx_mode = TX_MODE_ENABLE;
  1836. tw32_carefully(MAC_TX_MODE, tp->tx_mode);
  1837. tp->rx_mode = RX_MODE_ENABLE;
  1838. tw32_carefully(MAC_RX_MODE, tp->rx_mode);
  1839. tp->mi_mode = MAC_MI_MODE_BASE;
  1840. tw32_carefully(MAC_MI_MODE, tp->mi_mode);
  1841. tw32(MAC_LED_CTRL, 0);
  1842. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1843. if (tp->phy_id == PHY_ID_SERDES) {
  1844. tw32_carefully(MAC_RX_MODE, RX_MODE_RESET);
  1845. }
  1846. tp->rx_mode |= RX_MODE_KEEP_VLAN_TAG; /* drop tagged vlan packets */
  1847. tw32_carefully(MAC_RX_MODE, tp->rx_mode);
  1848. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  1849. tw32(MAC_SERDES_CFG, 0x616000);
  1850. /* Prevent chip from dropping frames when flow control
  1851. * is enabled.
  1852. */
  1853. tw32(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  1854. tr32(MAC_LOW_WMARK_MAX_RX_FRAME);
  1855. err = tg3_setup_phy(tp);
  1856. /* Ignore CRC stats */
  1857. /* Initialize receive rules. */
  1858. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  1859. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  1860. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  1861. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  1862. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  1863. || (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750))
  1864. limit = 8;
  1865. else
  1866. limit = 16;
  1867. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  1868. limit -= 4;
  1869. switch (limit) {
  1870. case 16: tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  1871. case 15: tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  1872. case 14: tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  1873. case 13: tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  1874. case 12: tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  1875. case 11: tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  1876. case 10: tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  1877. case 9: tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  1878. case 8: tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  1879. case 7: tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  1880. case 6: tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  1881. case 5: tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  1882. case 4: /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  1883. case 3: /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  1884. case 2:
  1885. case 1:
  1886. default:
  1887. break;
  1888. };
  1889. return err;
  1890. }
  1891. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  1892. static void tg3_nvram_init(struct tg3 *tp)
  1893. {
  1894. tw32(GRC_EEPROM_ADDR,
  1895. (EEPROM_ADDR_FSM_RESET |
  1896. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  1897. EEPROM_ADDR_CLKPERD_SHIFT)));
  1898. mdelay(1);
  1899. /* Enable seeprom accesses. */
  1900. tw32_carefully(GRC_LOCAL_CTRL,
  1901. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  1902. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1903. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1904. uint32_t nvcfg1 = tr32(NVRAM_CFG1);
  1905. tp->tg3_flags |= TG3_FLAG_NVRAM;
  1906. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  1907. if (nvcfg1 & NVRAM_CFG1_BUFFERED_MODE)
  1908. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  1909. } else {
  1910. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  1911. tw32(NVRAM_CFG1, nvcfg1);
  1912. }
  1913. } else {
  1914. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  1915. }
  1916. }
  1917. static int tg3_nvram_read_using_eeprom(
  1918. struct tg3 *tp __unused, uint32_t offset, uint32_t *val)
  1919. {
  1920. uint32_t tmp;
  1921. int i;
  1922. if (offset > EEPROM_ADDR_ADDR_MASK ||
  1923. (offset % 4) != 0) {
  1924. return -EINVAL;
  1925. }
  1926. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1927. EEPROM_ADDR_DEVID_MASK |
  1928. EEPROM_ADDR_READ);
  1929. tw32(GRC_EEPROM_ADDR,
  1930. tmp |
  1931. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1932. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1933. EEPROM_ADDR_ADDR_MASK) |
  1934. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1935. for (i = 0; i < 10000; i++) {
  1936. tmp = tr32(GRC_EEPROM_ADDR);
  1937. if (tmp & EEPROM_ADDR_COMPLETE)
  1938. break;
  1939. udelay(100);
  1940. }
  1941. if (!(tmp & EEPROM_ADDR_COMPLETE)) {
  1942. return -EBUSY;
  1943. }
  1944. *val = tr32(GRC_EEPROM_DATA);
  1945. return 0;
  1946. }
  1947. static int tg3_nvram_read(struct tg3 *tp, uint32_t offset, uint32_t *val)
  1948. {
  1949. int i, saw_done_clear;
  1950. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1951. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1952. if (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED)
  1953. offset = ((offset / NVRAM_BUFFERED_PAGE_SIZE) <<
  1954. NVRAM_BUFFERED_PAGE_POS) +
  1955. (offset % NVRAM_BUFFERED_PAGE_SIZE);
  1956. if (offset > NVRAM_ADDR_MSK)
  1957. return -EINVAL;
  1958. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1959. for (i = 0; i < 1000; i++) {
  1960. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1961. break;
  1962. udelay(20);
  1963. }
  1964. tw32(NVRAM_ADDR, offset);
  1965. tw32(NVRAM_CMD,
  1966. NVRAM_CMD_RD | NVRAM_CMD_GO |
  1967. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1968. /* Wait for done bit to clear then set again. */
  1969. saw_done_clear = 0;
  1970. for (i = 0; i < 1000; i++) {
  1971. udelay(10);
  1972. if (!saw_done_clear &&
  1973. !(tr32(NVRAM_CMD) & NVRAM_CMD_DONE))
  1974. saw_done_clear = 1;
  1975. else if (saw_done_clear &&
  1976. (tr32(NVRAM_CMD) & NVRAM_CMD_DONE))
  1977. break;
  1978. }
  1979. if (i >= 1000) {
  1980. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1981. return -EBUSY;
  1982. }
  1983. *val = bswap_32(tr32(NVRAM_RDDATA));
  1984. tw32(NVRAM_SWARB, 0x20);
  1985. return 0;
  1986. }
  1987. struct subsys_tbl_ent {
  1988. uint16_t subsys_vendor, subsys_devid;
  1989. uint32_t phy_id;
  1990. };
  1991. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  1992. /* Broadcom boards. */
  1993. { 0x14e4, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  1994. { 0x14e4, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  1995. { 0x14e4, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  1996. { 0x14e4, 0x0003, PHY_ID_SERDES }, /* BCM95700A9 */
  1997. { 0x14e4, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  1998. { 0x14e4, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  1999. { 0x14e4, 0x0007, PHY_ID_SERDES }, /* BCM95701A7 */
  2000. { 0x14e4, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  2001. { 0x14e4, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  2002. { 0x14e4, 0x0009, PHY_ID_BCM5701 }, /* BCM95703Ax1 */
  2003. { 0x14e4, 0x8009, PHY_ID_BCM5701 }, /* BCM95703Ax2 */
  2004. /* 3com boards. */
  2005. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  2006. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  2007. /* { PCI_VENDOR_ID_3COM, 0x1002, PHY_ID_XXX }, 3C996CT */
  2008. /* { PCI_VENDOR_ID_3COM, 0x1003, PHY_ID_XXX }, 3C997T */
  2009. { PCI_VENDOR_ID_3COM, 0x1004, PHY_ID_SERDES }, /* 3C996SX */
  2010. /* { PCI_VENDOR_ID_3COM, 0x1005, PHY_ID_XXX }, 3C997SZ */
  2011. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  2012. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  2013. /* DELL boards. */
  2014. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  2015. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  2016. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  2017. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  2018. { PCI_VENDOR_ID_DELL, 0x0179, PHY_ID_BCM5751 }, /* EtherXpress */
  2019. /* Fujitsu Siemens Computer */
  2020. { PCI_VENDOR_ID_FSC, 0x105d, PHY_ID_BCM5751 }, /* Futro C200 */
  2021. /* Compaq boards. */
  2022. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  2023. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  2024. { PCI_VENDOR_ID_COMPAQ, 0x007d, PHY_ID_SERDES }, /* CHANGELING */
  2025. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  2026. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 } /* NC7780_2 */
  2027. };
  2028. static int tg3_phy_probe(struct tg3 *tp)
  2029. {
  2030. uint32_t eeprom_phy_id, hw_phy_id_1, hw_phy_id_2;
  2031. uint32_t hw_phy_id, hw_phy_id_masked;
  2032. enum phy_led_mode eeprom_led_mode;
  2033. uint32_t val;
  2034. unsigned i;
  2035. int eeprom_signature_found, err;
  2036. tp->phy_id = PHY_ID_INVALID;
  2037. for (i = 0; i < sizeof(subsys_id_to_phy_id)/sizeof(subsys_id_to_phy_id[0]); i++) {
  2038. if ((subsys_id_to_phy_id[i].subsys_vendor == tp->subsystem_vendor) &&
  2039. (subsys_id_to_phy_id[i].subsys_devid == tp->subsystem_device)) {
  2040. tp->phy_id = subsys_id_to_phy_id[i].phy_id;
  2041. break;
  2042. }
  2043. }
  2044. eeprom_phy_id = PHY_ID_INVALID;
  2045. eeprom_led_mode = led_mode_auto;
  2046. eeprom_signature_found = 0;
  2047. tg3_read_mem(NIC_SRAM_DATA_SIG, &val);
  2048. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  2049. uint32_t nic_cfg;
  2050. tg3_read_mem(NIC_SRAM_DATA_CFG, &nic_cfg);
  2051. tp->nic_sram_data_cfg = nic_cfg;
  2052. eeprom_signature_found = 1;
  2053. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  2054. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER) {
  2055. eeprom_phy_id = PHY_ID_SERDES;
  2056. } else {
  2057. uint32_t nic_phy_id;
  2058. tg3_read_mem(NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  2059. if (nic_phy_id != 0) {
  2060. uint32_t id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  2061. uint32_t id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  2062. eeprom_phy_id = (id1 >> 16) << 10;
  2063. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  2064. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  2065. }
  2066. }
  2067. switch (nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK) {
  2068. case NIC_SRAM_DATA_CFG_LED_TRIPLE_SPD:
  2069. eeprom_led_mode = led_mode_three_link;
  2070. break;
  2071. case NIC_SRAM_DATA_CFG_LED_LINK_SPD:
  2072. eeprom_led_mode = led_mode_link10;
  2073. break;
  2074. default:
  2075. eeprom_led_mode = led_mode_auto;
  2076. break;
  2077. };
  2078. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) ||
  2079. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  2080. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) &&
  2081. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP)) {
  2082. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  2083. }
  2084. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE)
  2085. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  2086. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  2087. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  2088. }
  2089. /* Now read the physical PHY_ID from the chip and verify
  2090. * that it is sane. If it doesn't look good, we fall back
  2091. * to either the hard-coded table based PHY_ID and failing
  2092. * that the value found in the eeprom area.
  2093. */
  2094. err = tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  2095. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  2096. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  2097. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  2098. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  2099. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  2100. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  2101. tp->phy_id = hw_phy_id;
  2102. } else {
  2103. /* phy_id currently holds the value found in the
  2104. * subsys_id_to_phy_id[] table or PHY_ID_INVALID
  2105. * if a match was not found there.
  2106. */
  2107. if (tp->phy_id == PHY_ID_INVALID) {
  2108. if (!eeprom_signature_found ||
  2109. !KNOWN_PHY_ID(eeprom_phy_id & PHY_ID_MASK))
  2110. return -ENODEV;
  2111. tp->phy_id = eeprom_phy_id;
  2112. }
  2113. }
  2114. err = tg3_phy_reset(tp);
  2115. if (err)
  2116. return err;
  2117. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2118. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2119. uint32_t mii_tg3_ctrl;
  2120. /* These chips, when reset, only advertise 10Mb
  2121. * capabilities. Fix that.
  2122. */
  2123. err = tg3_writephy(tp, MII_ADVERTISE,
  2124. (ADVERTISE_CSMA |
  2125. ADVERTISE_PAUSE_CAP |
  2126. ADVERTISE_10HALF |
  2127. ADVERTISE_10FULL |
  2128. ADVERTISE_100HALF |
  2129. ADVERTISE_100FULL));
  2130. mii_tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  2131. MII_TG3_CTRL_ADV_1000_FULL |
  2132. MII_TG3_CTRL_AS_MASTER |
  2133. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2134. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2135. mii_tg3_ctrl = 0;
  2136. err |= tg3_writephy(tp, MII_TG3_CTRL, mii_tg3_ctrl);
  2137. err |= tg3_writephy(tp, MII_BMCR,
  2138. (BMCR_ANRESTART | BMCR_ANENABLE));
  2139. }
  2140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  2141. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  2142. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2143. tg3_writedsp(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  2144. }
  2145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2146. tg3_writephy(tp, 0x1c, 0x8d68);
  2147. tg3_writephy(tp, 0x1c, 0x8d68);
  2148. }
  2149. /* Enable Ethernet@WireSpeed */
  2150. tg3_phy_set_wirespeed(tp);
  2151. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  2152. err = tg3_init_5401phy_dsp(tp);
  2153. }
  2154. /* Determine the PHY led mode.
  2155. * Be careful if this gets set wrong it can result in an inability to
  2156. * establish a link.
  2157. */
  2158. if (tp->phy_id == PHY_ID_SERDES) {
  2159. tp->led_mode = led_mode_three_link;
  2160. }
  2161. else if (tp->subsystem_vendor == PCI_VENDOR_ID_DELL) {
  2162. tp->led_mode = led_mode_link10;
  2163. } else {
  2164. tp->led_mode = led_mode_three_link;
  2165. if (eeprom_signature_found &&
  2166. eeprom_led_mode != led_mode_auto)
  2167. tp->led_mode = eeprom_led_mode;
  2168. }
  2169. if (tp->phy_id == PHY_ID_SERDES)
  2170. tp->link_config.advertising =
  2171. (ADVERTISED_1000baseT_Half |
  2172. ADVERTISED_1000baseT_Full |
  2173. ADVERTISED_Autoneg |
  2174. ADVERTISED_FIBRE);
  2175. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2176. tp->link_config.advertising &=
  2177. ~(ADVERTISED_1000baseT_Half |
  2178. ADVERTISED_1000baseT_Full);
  2179. return err;
  2180. }
  2181. #if SUPPORT_PARTNO_STR
  2182. static void tg3_read_partno(struct tg3 *tp)
  2183. {
  2184. unsigned char vpd_data[256];
  2185. int i;
  2186. for (i = 0; i < 256; i += 4) {
  2187. uint32_t tmp;
  2188. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  2189. goto out_not_found;
  2190. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  2191. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  2192. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  2193. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  2194. }
  2195. /* Now parse and find the part number. */
  2196. for (i = 0; i < 256; ) {
  2197. unsigned char val = vpd_data[i];
  2198. int block_end;
  2199. if (val == 0x82 || val == 0x91) {
  2200. i = (i + 3 +
  2201. (vpd_data[i + 1] +
  2202. (vpd_data[i + 2] << 8)));
  2203. continue;
  2204. }
  2205. if (val != 0x90)
  2206. goto out_not_found;
  2207. block_end = (i + 3 +
  2208. (vpd_data[i + 1] +
  2209. (vpd_data[i + 2] << 8)));
  2210. i += 3;
  2211. while (i < block_end) {
  2212. if (vpd_data[i + 0] == 'P' &&
  2213. vpd_data[i + 1] == 'N') {
  2214. int partno_len = vpd_data[i + 2];
  2215. if (partno_len > 24)
  2216. goto out_not_found;
  2217. memcpy(tp->board_part_number,
  2218. &vpd_data[i + 3],
  2219. partno_len);
  2220. /* Success. */
  2221. return;
  2222. }
  2223. }
  2224. /* Part number not found. */
  2225. goto out_not_found;
  2226. }
  2227. out_not_found:
  2228. memcpy(tp->board_part_number, "none", sizeof("none"));
  2229. }
  2230. #else
  2231. #define tg3_read_partno(TP) ((TP)->board_part_number[0] = '\0')
  2232. #endif
  2233. static int tg3_get_invariants(struct tg3 *tp)
  2234. {
  2235. uint32_t misc_ctrl_reg;
  2236. uint32_t pci_state_reg, grc_misc_cfg;
  2237. uint16_t pci_cmd;
  2238. uint8_t pci_latency;
  2239. uint32_t val ;
  2240. int err;
  2241. /* Read the subsystem vendor and device ids */
  2242. pci_read_config_word(tp->pdev, PCI_SUBSYSTEM_VENDOR_ID, &tp->subsystem_vendor);
  2243. pci_read_config_word(tp->pdev, PCI_SUBSYSTEM_ID, &tp->subsystem_device);
  2244. /* The sun_5704 code needs infrastructure etherboot does have
  2245. * ignore it for now.
  2246. */
  2247. /* If we have an AMD 762 or Intel ICH/ICH0 chipset, write
  2248. * reordering to the mailbox registers done by the host
  2249. * controller can cause major troubles. We read back from
  2250. * every mailbox register write to force the writes to be
  2251. * posted to the chip in order.
  2252. *
  2253. * TG3_FLAG_MBOX_WRITE_REORDER has been forced on.
  2254. */
  2255. /* Force memory write invalidate off. If we leave it on,
  2256. * then on 5700_BX chips we have to enable a workaround.
  2257. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundry
  2258. * to match the cacheline size. The Broadcom driver have this
  2259. * workaround but turns MWI off all the times so never uses
  2260. * it. This seems to suggest that the workaround is insufficient.
  2261. */
  2262. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  2263. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  2264. /* Also, force SERR#/PERR# in PCI command. */
  2265. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  2266. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  2267. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  2268. * has the register indirect write enable bit set before
  2269. * we try to access any of the MMIO registers. It is also
  2270. * critical that the PCI-X hw workaround situation is decided
  2271. * before that as well.
  2272. */
  2273. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL, &misc_ctrl_reg);
  2274. tp->pci_chip_rev_id = (misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT);
  2275. /* Initialize misc host control in PCI block. */
  2276. tp->misc_host_ctrl |= (misc_ctrl_reg &
  2277. MISC_HOST_CTRL_CHIPREV);
  2278. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  2279. tp->misc_host_ctrl);
  2280. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER, &pci_latency);
  2281. if (pci_latency < 64) {
  2282. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER, 64);
  2283. }
  2284. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &pci_state_reg);
  2285. /* If this is a 5700 BX chipset, and we are in PCI-X
  2286. * mode, enable register write workaround.
  2287. *
  2288. * The workaround is to use indirect register accesses
  2289. * for all chip writes not to mailbox registers.
  2290. *
  2291. * In etherboot to simplify things we just always use this work around.
  2292. */
  2293. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  2294. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  2295. }
  2296. /* Back to back register writes can cause problems on the 5701,
  2297. * the workaround is to read back all reg writes except those to
  2298. * mailbox regs.
  2299. * In etherboot we always use indirect register accesses so
  2300. * we don't see this.
  2301. */
  2302. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  2303. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  2304. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  2305. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  2306. /* Chip-specific fixup from Broadcom driver */
  2307. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  2308. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  2309. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  2310. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  2311. }
  2312. /* determine if it is PCIE system */
  2313. // Alf : I have no idea what this is about...
  2314. // But it's definitely usefull
  2315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  2316. val = tr32(TG3PCI_MSI_CAP_ID) ;
  2317. if (((val >> 8) & 0xff) == T3_PCIE_CAPABILITY_ID_REG) {
  2318. val = tr32(T3_PCIE_CAPABILITY_ID_REG) ;
  2319. if ((val & 0xff) == T3_PCIE_CAPABILITY_ID) {
  2320. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS ;
  2321. }
  2322. }
  2323. }
  2324. /* Force the chip into D0. */
  2325. tg3_set_power_state_0(tp);
  2326. /* Etherboot does not ask the tg3 to do checksums */
  2327. /* Etherboot does not ask the tg3 to do jumbo frames */
  2328. /* Ehterboot does not ask the tg3 to use WakeOnLan. */
  2329. /* A few boards don't want Ethernet@WireSpeed phy feature */
  2330. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  2331. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  2332. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2333. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  2334. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1))) {
  2335. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  2336. }
  2337. /* Avoid tagged irq status etherboot does not use irqs */
  2338. /* Only 5701 and later support tagged irq status mode.
  2339. * Also, 5788 chips cannot use tagged irq status.
  2340. *
  2341. * However, since etherboot does not use irqs avoid tagged irqs
  2342. * status because the interrupt condition is more difficult to
  2343. * fully clear in that mode.
  2344. */
  2345. /* Since some 5700_AX && 5700_BX have problems with 32BYTE
  2346. * coalesce_mode, and the rest work fine anything set.
  2347. * Don't enable HOST_CC_MODE_32BYTE in etherboot.
  2348. */
  2349. /* Initialize MAC MI mode, polling disabled. */
  2350. tw32_carefully(MAC_MI_MODE, tp->mi_mode);
  2351. /* Initialize data/descriptor byte/word swapping. */
  2352. tw32(GRC_MODE, tp->grc_mode);
  2353. tg3_switch_clocks(tp);
  2354. /* Clear this out for sanity. */
  2355. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  2356. /* Etherboot does not need to check if the PCIX_TARGET_HWBUG
  2357. * is needed. It always uses it.
  2358. */
  2359. udelay(50);
  2360. tg3_nvram_init(tp);
  2361. /* The TX descriptors will reside in main memory.
  2362. */
  2363. /* See which board we are using.
  2364. */
  2365. grc_misc_cfg = tr32(GRC_MISC_CFG);
  2366. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  2367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  2368. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  2369. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  2370. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  2371. }
  2372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  2373. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  2374. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  2375. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  2376. #define PCI_DEVICE_ID_TIGON3_5901 0x170d
  2377. #define PCI_DEVICE_ID_TIGON3_5901_2 0x170e
  2378. /* these are limited to 10/100 only */
  2379. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) &&
  2380. ((grc_misc_cfg == 0x8000) || (grc_misc_cfg == 0x4000))) ||
  2381. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2382. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM) &&
  2383. ((tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901) ||
  2384. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2)))) {
  2385. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  2386. }
  2387. err = tg3_phy_probe(tp);
  2388. if (err) {
  2389. printf("phy probe failed, err %d\n", err);
  2390. }
  2391. tg3_read_partno(tp);
  2392. /* 5700 BX chips need to have their TX producer index mailboxes
  2393. * written twice to workaround a bug.
  2394. * In etherboot we do this unconditionally to simplify things.
  2395. */
  2396. /* 5700 chips can get confused if TX buffers straddle the
  2397. * 4GB address boundary in some cases.
  2398. *
  2399. * In etherboot we can ignore the problem as etherboot lives below 4GB.
  2400. */
  2401. /* In etherboot wake-on-lan is unconditionally disabled */
  2402. return err;
  2403. }
  2404. static int tg3_get_device_address(struct tg3 *tp)
  2405. {
  2406. struct nic *nic = tp->nic;
  2407. uint32_t hi, lo, mac_offset;
  2408. if (PCI_FUNC(tp->pdev->devfn) == 0)
  2409. mac_offset = 0x7c;
  2410. else
  2411. mac_offset = 0xcc;
  2412. /* First try to get it from MAC address mailbox. */
  2413. tg3_read_mem(NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  2414. if ((hi >> 16) == 0x484b) {
  2415. nic->node_addr[0] = (hi >> 8) & 0xff;
  2416. nic->node_addr[1] = (hi >> 0) & 0xff;
  2417. tg3_read_mem(NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  2418. nic->node_addr[2] = (lo >> 24) & 0xff;
  2419. nic->node_addr[3] = (lo >> 16) & 0xff;
  2420. nic->node_addr[4] = (lo >> 8) & 0xff;
  2421. nic->node_addr[5] = (lo >> 0) & 0xff;
  2422. }
  2423. /* Next, try NVRAM. */
  2424. else if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  2425. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  2426. nic->node_addr[0] = ((hi >> 16) & 0xff);
  2427. nic->node_addr[1] = ((hi >> 24) & 0xff);
  2428. nic->node_addr[2] = ((lo >> 0) & 0xff);
  2429. nic->node_addr[3] = ((lo >> 8) & 0xff);
  2430. nic->node_addr[4] = ((lo >> 16) & 0xff);
  2431. nic->node_addr[5] = ((lo >> 24) & 0xff);
  2432. }
  2433. /* Finally just fetch it out of the MAC control regs. */
  2434. else {
  2435. hi = tr32(MAC_ADDR_0_HIGH);
  2436. lo = tr32(MAC_ADDR_0_LOW);
  2437. nic->node_addr[5] = lo & 0xff;
  2438. nic->node_addr[4] = (lo >> 8) & 0xff;
  2439. nic->node_addr[3] = (lo >> 16) & 0xff;
  2440. nic->node_addr[2] = (lo >> 24) & 0xff;
  2441. nic->node_addr[1] = hi & 0xff;
  2442. nic->node_addr[0] = (hi >> 8) & 0xff;
  2443. }
  2444. return 0;
  2445. }
  2446. static int tg3_setup_dma(struct tg3 *tp)
  2447. {
  2448. tw32(TG3PCI_CLOCK_CTRL, 0);
  2449. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) == 0) {
  2450. tp->dma_rwctrl =
  2451. (0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  2452. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT) |
  2453. (0x7 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  2454. (0x7 << DMA_RWCTRL_READ_WATER_SHIFT) |
  2455. (0x0f << DMA_RWCTRL_MIN_DMA_SHIFT);
  2456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2457. tp->dma_rwctrl &= ~(DMA_RWCTRL_MIN_DMA << DMA_RWCTRL_MIN_DMA_SHIFT);
  2458. }
  2459. } else {
  2460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  2461. tp->dma_rwctrl =
  2462. (0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  2463. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT) |
  2464. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  2465. (0x7 << DMA_RWCTRL_READ_WATER_SHIFT) |
  2466. (0x00 << DMA_RWCTRL_MIN_DMA_SHIFT);
  2467. else
  2468. tp->dma_rwctrl =
  2469. (0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  2470. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT) |
  2471. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  2472. (0x3 << DMA_RWCTRL_READ_WATER_SHIFT) |
  2473. (0x0f << DMA_RWCTRL_MIN_DMA_SHIFT);
  2474. /* Wheee, some more chip bugs... */
  2475. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) ||
  2476. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)) {
  2477. uint32_t ccval = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  2478. if ((ccval == 0x6) || (ccval == 0x7)) {
  2479. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  2480. }
  2481. }
  2482. }
  2483. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) ||
  2484. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)) {
  2485. tp->dma_rwctrl &= ~(DMA_RWCTRL_MIN_DMA << DMA_RWCTRL_MIN_DMA_SHIFT);
  2486. }
  2487. /*
  2488. Alf : Tried that, but it does not work. Should be this way though :-(
  2489. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  2490. tp->dma_rwctrl |= 0x001f0000;
  2491. }
  2492. */
  2493. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  2494. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  2495. return 0;
  2496. }
  2497. static void tg3_init_link_config(struct tg3 *tp)
  2498. {
  2499. tp->link_config.advertising =
  2500. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  2501. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  2502. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  2503. ADVERTISED_Autoneg | ADVERTISED_MII);
  2504. tp->carrier_ok = 0;
  2505. tp->link_config.active_speed = SPEED_INVALID;
  2506. tp->link_config.active_duplex = DUPLEX_INVALID;
  2507. }
  2508. #if SUPPORT_PHY_STR
  2509. static const char * tg3_phy_string(struct tg3 *tp)
  2510. {
  2511. switch (tp->phy_id & PHY_ID_MASK) {
  2512. case PHY_ID_BCM5400: return "5400";
  2513. case PHY_ID_BCM5401: return "5401";
  2514. case PHY_ID_BCM5411: return "5411";
  2515. case PHY_ID_BCM5701: return "5701";
  2516. case PHY_ID_BCM5703: return "5703";
  2517. case PHY_ID_BCM5704: return "5704";
  2518. case PHY_ID_BCM5705: return "5705";
  2519. case PHY_ID_BCM5750: return "5750";
  2520. case PHY_ID_BCM5751: return "5751";
  2521. case PHY_ID_BCM8002: return "8002/serdes";
  2522. case PHY_ID_SERDES: return "serdes";
  2523. default: return "unknown";
  2524. };
  2525. }
  2526. #else
  2527. #define tg3_phy_string(TP) "?"
  2528. #endif
  2529. static void tg3_poll_link(struct tg3 *tp)
  2530. {
  2531. uint32_t mac_stat;
  2532. mac_stat = tr32(MAC_STATUS);
  2533. if (tp->phy_id == PHY_ID_SERDES) {
  2534. if (tp->carrier_ok?
  2535. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED):
  2536. (mac_stat & MAC_STATUS_PCS_SYNCED)) {
  2537. tw32_carefully(MAC_MODE, tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK);
  2538. tw32_carefully(MAC_MODE, tp->mac_mode);
  2539. tg3_setup_phy(tp);
  2540. }
  2541. }
  2542. else {
  2543. if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED) {
  2544. tg3_setup_phy(tp);
  2545. }
  2546. }
  2547. }
  2548. /**************************************************************************
  2549. POLL - Wait for a frame
  2550. ***************************************************************************/
  2551. static void tg3_ack_irqs(struct tg3 *tp)
  2552. {
  2553. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  2554. /*
  2555. * writing any value to intr-mbox-0 clears PCI INTA# and
  2556. * chip-internal interrupt pending events.
  2557. * writing non-zero to intr-mbox-0 additional tells the
  2558. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2559. * event coalescing.
  2560. */
  2561. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2562. 0x00000001);
  2563. /*
  2564. * Flush PCI write. This also guarantees that our
  2565. * status block has been flushed to host memory.
  2566. */
  2567. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2568. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  2569. }
  2570. }
  2571. static int tg3_poll(struct nic *nic, int retrieve)
  2572. {
  2573. /* return true if there's an ethernet packet ready to read */
  2574. /* nic->packet should contain data on return */
  2575. /* nic->packetlen should contain length of data */
  2576. struct tg3 *tp = &tg3;
  2577. int result;
  2578. result = 0;
  2579. if ( (tp->hw_status->idx[0].rx_producer != tp->rx_rcb_ptr) && !retrieve )
  2580. return 1;
  2581. tg3_ack_irqs(tp);
  2582. if (tp->hw_status->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2583. struct tg3_rx_buffer_desc *desc;
  2584. unsigned int len;
  2585. desc = &tp->rx_rcb[tp->rx_rcb_ptr];
  2586. if ((desc->opaque & RXD_OPAQUE_RING_MASK) == RXD_OPAQUE_RING_STD) {
  2587. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2588. nic->packetlen = len;
  2589. memcpy(nic->packet, bus_to_virt(desc->addr_lo), len);
  2590. result = 1;
  2591. }
  2592. tp->rx_rcb_ptr = (tp->rx_rcb_ptr + 1) % TG3_RX_RCB_RING_SIZE;
  2593. /* ACK the status ring */
  2594. tw32_mailbox2(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, tp->rx_rcb_ptr);
  2595. /* Refill RX ring. */
  2596. if (result) {
  2597. tp->rx_std_ptr = (tp->rx_std_ptr + 1) % TG3_RX_RING_SIZE;
  2598. tw32_mailbox2(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW, tp->rx_std_ptr);
  2599. }
  2600. }
  2601. tg3_poll_link(tp);
  2602. return result;
  2603. }
  2604. /**************************************************************************
  2605. TRANSMIT - Transmit a frame
  2606. ***************************************************************************/
  2607. #if 0
  2608. static void tg3_set_txd(struct tg3 *tp, int entry,
  2609. dma_addr_t mapping, int len, uint32_t flags,
  2610. uint32_t mss_and_is_end)
  2611. {
  2612. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  2613. int is_end = (mss_and_is_end & 0x1);
  2614. if (is_end) {
  2615. flags |= TXD_FLAG_END;
  2616. }
  2617. txd->addr_hi = 0;
  2618. txd->addr_lo = mapping & 0xffffffff;
  2619. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  2620. txd->vlan_tag = 0 << TXD_VLAN_TAG_SHIFT;
  2621. }
  2622. #endif
  2623. static void tg3_transmit(struct nic *nic, const char *dst_addr,
  2624. unsigned int type, unsigned int size, const char *packet)
  2625. {
  2626. static int frame_idx;
  2627. struct eth_frame *frame;
  2628. /* send the packet to destination */
  2629. struct tg3_tx_buffer_desc *txd;
  2630. struct tg3 *tp;
  2631. uint32_t entry;
  2632. int i;
  2633. /* Wait until there is a free packet frame */
  2634. tp = &tg3;
  2635. i = 0;
  2636. entry = tp->tx_prod;
  2637. while((tp->hw_status->idx[0].tx_consumer != entry) &&
  2638. (tp->hw_status->idx[0].tx_consumer != PREV_TX(entry))) {
  2639. mdelay(10); /* give the nick a chance */
  2640. poll_interruptions();
  2641. if (++i > 500) { /* timeout 5s for transmit */
  2642. printf("transmit timed out\n");
  2643. tg3_halt(tp);
  2644. tg3_setup_hw(tp);
  2645. return;
  2646. }
  2647. }
  2648. if (i != 0) {
  2649. printf("#");
  2650. }
  2651. /* Copy the packet to the our local buffer */
  2652. frame = &tg3_bss.tx_frame[frame_idx];
  2653. memcpy(frame[frame_idx].dst_addr, dst_addr, ETH_ALEN);
  2654. memcpy(frame[frame_idx].src_addr, nic->node_addr, ETH_ALEN);
  2655. frame[frame_idx].type = htons(type);
  2656. memset(frame[frame_idx].data, 0, sizeof(frame[frame_idx].data));
  2657. memcpy(frame[frame_idx].data, packet, size);
  2658. /* Setup the ring buffer entry to transmit */
  2659. txd = &tp->tx_ring[entry];
  2660. txd->addr_hi = 0; /* Etherboot runs under 4GB */
  2661. txd->addr_lo = virt_to_bus(&frame[frame_idx]);
  2662. txd->len_flags = ((size + ETH_HLEN) << TXD_LEN_SHIFT) | TXD_FLAG_END;
  2663. txd->vlan_tag = 0 << TXD_VLAN_TAG_SHIFT;
  2664. /* Advance to the next entry */
  2665. entry = NEXT_TX(entry);
  2666. frame_idx ^= 1;
  2667. /* Packets are ready, update Tx producer idx local and on card */
  2668. tw32_mailbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  2669. tw32_mailbox2((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  2670. tp->tx_prod = entry;
  2671. }
  2672. /**************************************************************************
  2673. DISABLE - Turn off ethernet interface
  2674. ***************************************************************************/
  2675. static void tg3_disable ( struct nic *nic __unused ) {
  2676. struct tg3 *tp = &tg3;
  2677. /* put the card in its initial state */
  2678. /* This function serves 3 purposes.
  2679. * This disables DMA and interrupts so we don't receive
  2680. * unexpected packets or interrupts from the card after
  2681. * etherboot has finished.
  2682. * This frees resources so etherboot may use
  2683. * this driver on another interface
  2684. * This allows etherboot to reinitialize the interface
  2685. * if something is something goes wrong.
  2686. */
  2687. tg3_halt(tp);
  2688. tp->tg3_flags &= ~(TG3_FLAG_INIT_COMPLETE|TG3_FLAG_GOT_SERDES_FLOWCTL);
  2689. tp->carrier_ok = 0;
  2690. iounmap((void *)tp->regs);
  2691. }
  2692. /**************************************************************************
  2693. IRQ - Enable, Disable, or Force interrupts
  2694. ***************************************************************************/
  2695. static void tg3_irq(struct nic *nic __unused, irq_action_t action __unused)
  2696. {
  2697. switch ( action ) {
  2698. case DISABLE :
  2699. break;
  2700. case ENABLE :
  2701. break;
  2702. case FORCE :
  2703. break;
  2704. }
  2705. }
  2706. static struct nic_operations tg3_operations = {
  2707. .connect = dummy_connect,
  2708. .poll = tg3_poll,
  2709. .transmit = tg3_transmit,
  2710. .irq = tg3_irq,
  2711. };
  2712. /**************************************************************************
  2713. PROBE - Look for an adapter, this routine's visible to the outside
  2714. You should omit the last argument struct pci_device * for a non-PCI NIC
  2715. ***************************************************************************/
  2716. static int tg3_probe ( struct nic *nic, struct pci_device *pdev ) {
  2717. struct tg3 *tp = &tg3;
  2718. unsigned long tg3reg_base, tg3reg_len;
  2719. int i, err, pm_cap;
  2720. memset(tp, 0, sizeof(*tp));
  2721. adjust_pci_device(pdev);
  2722. pci_fill_nic ( nic, pdev );
  2723. nic->irqno = 0;
  2724. /* Find power-management capability. */
  2725. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2726. if (pm_cap == 0) {
  2727. printf("Cannot find PowerManagement capability, aborting.\n");
  2728. return 0;
  2729. }
  2730. tg3reg_base = pci_bar_start(pdev, PCI_BASE_ADDRESS_0);
  2731. if (tg3reg_base == -1UL) {
  2732. printf("Unuseable bar\n");
  2733. return 0;
  2734. }
  2735. tg3reg_len = pci_bar_size(pdev, PCI_BASE_ADDRESS_0);
  2736. tp->pdev = pdev;
  2737. tp->nic = nic;
  2738. tp->pm_cap = pm_cap;
  2739. tp->rx_mode = 0;
  2740. tp->tx_mode = 0;
  2741. tp->mi_mode = MAC_MI_MODE_BASE;
  2742. tp->tg3_flags = 0 & ~TG3_FLAG_INIT_COMPLETE;
  2743. /* The word/byte swap controls here control register access byte
  2744. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  2745. * setting below.
  2746. */
  2747. tp->misc_host_ctrl =
  2748. MISC_HOST_CTRL_MASK_PCI_INT |
  2749. MISC_HOST_CTRL_WORD_SWAP |
  2750. MISC_HOST_CTRL_INDIR_ACCESS |
  2751. MISC_HOST_CTRL_PCISTATE_RW;
  2752. /* The NONFRM (non-frame) byte/word swap controls take effect
  2753. * on descriptor entries, anything which isn't packet data.
  2754. *
  2755. * The StrongARM chips on the board (one for tx, one for rx)
  2756. * are running in big-endian mode.
  2757. */
  2758. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  2759. GRC_MODE_WSWAP_NONFRM_DATA);
  2760. #if __BYTE_ORDER == __BIG_ENDIAN
  2761. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  2762. #endif
  2763. tp->regs = (unsigned long) ioremap(tg3reg_base, tg3reg_len);
  2764. if (tp->regs == 0UL) {
  2765. printf("Cannot map device registers, aborting\n");
  2766. return 0;
  2767. }
  2768. tg3_init_link_config(tp);
  2769. err = tg3_get_invariants(tp);
  2770. if (err) {
  2771. printf("Problem fetching invariants of chip, aborting.\n");
  2772. goto err_out_iounmap;
  2773. }
  2774. err = tg3_get_device_address(tp);
  2775. if (err) {
  2776. printf("Could not obtain valid ethernet address, aborting.\n");
  2777. goto err_out_iounmap;
  2778. }
  2779. printf("Ethernet addr: %!\n", nic->node_addr);
  2780. tg3_setup_dma(tp);
  2781. /* Now that we have fully setup the chip, save away a snapshot
  2782. * of the PCI config space. We need to restore this after
  2783. * GRC_MISC_CFG core clock resets and some resume events.
  2784. */
  2785. pci_save_state(tp->pdev, tp->pci_cfg_state);
  2786. printf("Tigon3 [partno(%s) rev %hx PHY(%s)] (PCI%s:%s:%s)\n",
  2787. tp->board_part_number,
  2788. tp->pci_chip_rev_id,
  2789. tg3_phy_string(tp),
  2790. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "X" : ""),
  2791. ((tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED) ?
  2792. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "133MHz" : "66MHz") :
  2793. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "100MHz" : "33MHz")),
  2794. ((tp->tg3_flags & TG3_FLAG_PCI_32BIT) ? "32-bit" : "64-bit"));
  2795. err = tg3_setup_hw(tp);
  2796. if (err) {
  2797. goto err_out_disable;
  2798. }
  2799. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  2800. /* Wait for a reasonable time for the link to come up */
  2801. tg3_poll_link(tp);
  2802. for(i = 0; !tp->carrier_ok && (i < VALID_LINK_TIMEOUT*100); i++) {
  2803. mdelay(1);
  2804. tg3_poll_link(tp);
  2805. }
  2806. if (!tp->carrier_ok){
  2807. printf("Valid link not established\n");
  2808. goto err_out_disable;
  2809. }
  2810. nic->nic_op = &tg3_operations;
  2811. return 1;
  2812. err_out_iounmap:
  2813. iounmap((void *)tp->regs);
  2814. return 0;
  2815. err_out_disable:
  2816. tg3_disable(nic);
  2817. return 0;
  2818. }
  2819. static struct pci_device_id tg3_nics[] = {
  2820. PCI_ROM(0x14e4, 0x1644, "tg3-5700", "Broadcom Tigon 3 5700"),
  2821. PCI_ROM(0x14e4, 0x1645, "tg3-5701", "Broadcom Tigon 3 5701"),
  2822. PCI_ROM(0x14e4, 0x1646, "tg3-5702", "Broadcom Tigon 3 5702"),
  2823. PCI_ROM(0x14e4, 0x1647, "tg3-5703", "Broadcom Tigon 3 5703"),
  2824. PCI_ROM(0x14e4, 0x1648, "tg3-5704", "Broadcom Tigon 3 5704"),
  2825. PCI_ROM(0x14e4, 0x164d, "tg3-5702FE", "Broadcom Tigon 3 5702FE"),
  2826. PCI_ROM(0x14e4, 0x1653, "tg3-5705", "Broadcom Tigon 3 5705"),
  2827. PCI_ROM(0x14e4, 0x1654, "tg3-5705_2", "Broadcom Tigon 3 5705_2"),
  2828. PCI_ROM(0x14e4, 0x165d, "tg3-5705M", "Broadcom Tigon 3 5705M"),
  2829. PCI_ROM(0x14e4, 0x165e, "tg3-5705M_2", "Broadcom Tigon 3 5705M_2"),
  2830. PCI_ROM(0x14e4, 0x1677, "tg3-5751", "Broadcom Tigon 3 5751"),
  2831. PCI_ROM(0x14e4, 0x1696, "tg3-5782", "Broadcom Tigon 3 5782"),
  2832. PCI_ROM(0x14e4, 0x169c, "tg3-5788", "Broadcom Tigon 3 5788"),
  2833. PCI_ROM(0x14e4, 0x16a6, "tg3-5702X", "Broadcom Tigon 3 5702X"),
  2834. PCI_ROM(0x14e4, 0x16a7, "tg3-5703X", "Broadcom Tigon 3 5703X"),
  2835. PCI_ROM(0x14e4, 0x16a8, "tg3-5704S", "Broadcom Tigon 3 5704S"),
  2836. PCI_ROM(0x14e4, 0x16c6, "tg3-5702A3", "Broadcom Tigon 3 5702A3"),
  2837. PCI_ROM(0x14e4, 0x16c7, "tg3-5703A3", "Broadcom Tigon 3 5703A3"),
  2838. PCI_ROM(0x14e4, 0x170d, "tg3-5901", "Broadcom Tigon 3 5901"),
  2839. PCI_ROM(0x14e4, 0x170e, "tg3-5901_2", "Broadcom Tigon 3 5901_2"),
  2840. PCI_ROM(0x1148, 0x4400, "tg3-9DXX", "Syskonnect 9DXX"),
  2841. PCI_ROM(0x1148, 0x4500, "tg3-9MXX", "Syskonnect 9MXX"),
  2842. PCI_ROM(0x173b, 0x03e8, "tg3-ac1000", "Altima AC1000"),
  2843. PCI_ROM(0x173b, 0x03e9, "tg3-ac1001", "Altima AC1001"),
  2844. PCI_ROM(0x173b, 0x03ea, "tg3-ac9100", "Altima AC9100"),
  2845. PCI_ROM(0x173b, 0x03eb, "tg3-ac1003", "Altima AC1003"),
  2846. };
  2847. PCI_DRIVER ( tg3_driver, tg3_nics, PCI_NO_CLASS );
  2848. DRIVER ( "TG3", nic_driver, pci_driver, tg3_driver,
  2849. tg3_probe, tg3_disable );