You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

forcedeth.c 64KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988
  1. /*
  2. * forcedeth.c -- Driver for NVIDIA nForce media access controllers for iPXE
  3. * Copyright (c) 2010 Andrei Faur <da3drus@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of the
  8. * License, or any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. *
  19. * Portions of this code are taken from the Linux forcedeth driver that was
  20. * based on a cleanroom reimplementation which was based on reverse engineered
  21. * documentation written by Carl-Daniel Hailfinger and Andrew de Quincey:
  22. * Copyright (C) 2003,4,5 Manfred Spraul
  23. * Copyright (C) 2004 Andrew de Quincey (wol support)
  24. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  25. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  26. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  27. *
  28. * The probe, remove, open and close functions, along with the functions they
  29. * call, are direct copies of the above mentioned driver, modified where
  30. * necessary to make them work for iPXE.
  31. *
  32. * The poll and transmit functions were completely rewritten to make use of
  33. * the iPXE API. This process was aided by constant referencing of the above
  34. * mentioned Linux driver. This driver would not have been possible without this
  35. * prior work.
  36. *
  37. */
  38. FILE_LICENCE ( GPL2_OR_LATER );
  39. #include <stdint.h>
  40. #include <stdio.h>
  41. #include <stdlib.h>
  42. #include <string.h>
  43. #include <unistd.h>
  44. #include <assert.h>
  45. #include <byteswap.h>
  46. #include <errno.h>
  47. #include <ipxe/ethernet.h>
  48. #include <ipxe/if_ether.h>
  49. #include <ipxe/io.h>
  50. #include <ipxe/iobuf.h>
  51. #include <ipxe/malloc.h>
  52. #include <ipxe/netdevice.h>
  53. #include <ipxe/crypto.h>
  54. #include <ipxe/pci.h>
  55. #include <ipxe/timer.h>
  56. #include <mii.h>
  57. #include "forcedeth.h"
  58. static inline void pci_push ( void *ioaddr )
  59. {
  60. /* force out pending posted writes */
  61. readl ( ioaddr );
  62. }
  63. static int
  64. reg_delay ( struct forcedeth_private *priv, int offset, u32 mask,
  65. u32 target, int delay, int delaymax, const char *msg )
  66. {
  67. void *ioaddr = priv->mmio_addr;
  68. pci_push ( ioaddr );
  69. do {
  70. udelay ( delay );
  71. delaymax -= delay;
  72. if ( delaymax < 0 ) {
  73. if ( msg )
  74. DBG ( "%s\n", msg );
  75. return 1;
  76. }
  77. } while ( ( readl ( ioaddr + offset ) & mask ) != target );
  78. return 0;
  79. }
  80. /* read/write a register on the PHY */
  81. static int
  82. mii_rw ( struct forcedeth_private *priv, int addr, int miireg, int value )
  83. {
  84. void *ioaddr = priv->mmio_addr;
  85. u32 reg;
  86. int retval;
  87. writel ( NVREG_MIISTAT_MASK_RW, ioaddr + NvRegMIIStatus );
  88. reg = readl ( ioaddr + NvRegMIIControl );
  89. if ( reg & NVREG_MIICTL_INUSE ) {
  90. writel ( NVREG_MIICTL_INUSE, ioaddr + NvRegMIIControl );
  91. udelay ( NV_MIIBUSY_DELAY );
  92. }
  93. reg = ( addr << NVREG_MIICTL_ADDRSHIFT ) | miireg;
  94. if ( value != MII_READ ) {
  95. writel ( value, ioaddr + NvRegMIIData );
  96. reg |= NVREG_MIICTL_WRITE;
  97. }
  98. writel ( reg, ioaddr + NvRegMIIControl );
  99. if ( reg_delay ( priv, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  100. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL ) ) {
  101. DBG ( "mii_rw of reg %d at PHY %d timed out.\n",
  102. miireg, addr );
  103. retval = -1;
  104. } else if ( value != MII_READ ) {
  105. /* it was a write operation - fewer failures are detectable */
  106. DBG ( "mii_rw wrote 0x%x to reg %d at PHY %d\n",
  107. value, miireg, addr );
  108. retval = 0;
  109. } else if ( readl ( ioaddr + NvRegMIIStatus ) & NVREG_MIISTAT_ERROR ) {
  110. DBG ( "mii_rw of reg %d at PHY %d failed.\n",
  111. miireg, addr );
  112. retval = -1;
  113. } else {
  114. retval = readl ( ioaddr + NvRegMIIData );
  115. DBG ( "mii_rw read from reg %d at PHY %d: 0x%x.\n",
  116. miireg, addr, retval );
  117. }
  118. return retval;
  119. }
  120. static void
  121. nv_txrx_gate ( struct forcedeth_private *priv, int gate )
  122. {
  123. void *ioaddr = priv->mmio_addr;
  124. u32 powerstate;
  125. if ( ! priv->mac_in_use &&
  126. ( priv->driver_data & DEV_HAS_POWER_CNTRL ) ) {
  127. powerstate = readl ( ioaddr + NvRegPowerState2 );
  128. if ( gate )
  129. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  130. else
  131. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  132. writel ( powerstate, ioaddr + NvRegPowerState2 );
  133. }
  134. }
  135. static void
  136. nv_mac_reset ( struct forcedeth_private * priv )
  137. {
  138. void *ioaddr = priv->mmio_addr;
  139. u32 temp1, temp2, temp3;
  140. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | NVREG_TXRXCTL_DESC_1,
  141. ioaddr + NvRegTxRxControl );
  142. pci_push ( ioaddr );
  143. /* save registers since they will be cleared on reset */
  144. temp1 = readl ( ioaddr + NvRegMacAddrA );
  145. temp2 = readl ( ioaddr + NvRegMacAddrB );
  146. temp3 = readl ( ioaddr + NvRegTransmitPoll );
  147. writel ( NVREG_MAC_RESET_ASSERT, ioaddr + NvRegMacReset );
  148. pci_push ( ioaddr );
  149. udelay ( NV_MAC_RESET_DELAY );
  150. writel ( 0, ioaddr + NvRegMacReset );
  151. pci_push ( ioaddr );
  152. udelay ( NV_MAC_RESET_DELAY );
  153. /* restore saved registers */
  154. writel ( temp1, ioaddr + NvRegMacAddrA );
  155. writel ( temp2, ioaddr + NvRegMacAddrB );
  156. writel ( temp3, ioaddr + NvRegTransmitPoll );
  157. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_DESC_1,
  158. ioaddr + NvRegTxRxControl );
  159. pci_push ( ioaddr );
  160. }
  161. static void
  162. nv_init_tx_ring ( struct forcedeth_private *priv )
  163. {
  164. int i;
  165. for ( i = 0; i < TX_RING_SIZE; i++ ) {
  166. priv->tx_ring[i].flaglen = 0;
  167. priv->tx_ring[i].buf = 0;
  168. priv->tx_iobuf[i] = NULL;
  169. }
  170. priv->tx_fill_ctr = 0;
  171. priv->tx_curr = 0;
  172. priv->tx_tail = 0;
  173. }
  174. /**
  175. * nv_alloc_rx - Allocates iobufs for every Rx descriptor
  176. * that doesn't have one and isn't in use by the hardware
  177. *
  178. * @v priv Driver private structure
  179. */
  180. static void
  181. nv_alloc_rx ( struct forcedeth_private *priv )
  182. {
  183. struct ring_desc *rx_curr_desc;
  184. int i;
  185. u32 status;
  186. DBGP ( "nv_alloc_rx\n" );
  187. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  188. rx_curr_desc = priv->rx_ring + i;
  189. status = le32_to_cpu ( rx_curr_desc->flaglen );
  190. /* Don't touch the descriptors owned by the hardware */
  191. if ( status & NV_RX_AVAIL )
  192. continue;
  193. /* Descriptors with iobufs still need to be processed */
  194. if ( priv->rx_iobuf[i] != NULL )
  195. continue;
  196. /* If alloc_iob fails, try again later (next poll) */
  197. if ( ! ( priv->rx_iobuf[i] = alloc_iob ( RX_BUF_SZ ) ) ) {
  198. DBG ( "Refill rx_ring failed, size %d\n", RX_BUF_SZ );
  199. break;
  200. }
  201. rx_curr_desc->buf =
  202. cpu_to_le32 ( virt_to_bus ( priv->rx_iobuf[i]->data ) );
  203. wmb();
  204. rx_curr_desc->flaglen =
  205. cpu_to_le32 ( RX_BUF_SZ | NV_RX_AVAIL );
  206. }
  207. }
  208. static void
  209. nv_init_rx_ring ( struct forcedeth_private *priv )
  210. {
  211. int i;
  212. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  213. priv->rx_ring[i].flaglen = 0;
  214. priv->rx_ring[i].buf = 0;
  215. priv->rx_iobuf[i] = NULL;
  216. }
  217. priv->rx_curr = 0;
  218. }
  219. /**
  220. * nv_init_rings - Allocate and intialize descriptor rings
  221. *
  222. * @v priv Driver private structure
  223. *
  224. * @ret rc Return status code
  225. **/
  226. static int
  227. nv_init_rings ( struct forcedeth_private *priv )
  228. {
  229. void *ioaddr = priv->mmio_addr;
  230. int rc = -ENOMEM;
  231. /* Allocate ring for both TX and RX */
  232. priv->rx_ring =
  233. malloc_dma ( sizeof(struct ring_desc) * RXTX_RING_SIZE, 32 );
  234. if ( ! priv->rx_ring )
  235. goto err_malloc;
  236. priv->tx_ring = &priv->rx_ring[RX_RING_SIZE];
  237. /* Initialize rings */
  238. nv_init_tx_ring ( priv );
  239. nv_init_rx_ring ( priv );
  240. /* Allocate iobufs for RX */
  241. nv_alloc_rx ( priv );
  242. /* Give hw rings */
  243. writel ( cpu_to_le32 ( virt_to_bus ( priv->rx_ring ) ),
  244. ioaddr + NvRegRxRingPhysAddr );
  245. writel ( cpu_to_le32 ( virt_to_bus ( priv->tx_ring ) ),
  246. ioaddr + NvRegTxRingPhysAddr );
  247. DBG ( "RX ring at phys addr: %#08lx\n",
  248. virt_to_bus ( priv->rx_ring ) );
  249. DBG ( "TX ring at phys addr: %#08lx\n",
  250. virt_to_bus ( priv->tx_ring ) );
  251. writel ( ( ( RX_RING_SIZE - 1 ) << NVREG_RINGSZ_RXSHIFT ) +
  252. ( ( TX_RING_SIZE - 1 ) << NVREG_RINGSZ_TXSHIFT ),
  253. ioaddr + NvRegRingSizes );
  254. return 0;
  255. err_malloc:
  256. DBG ( "Could not allocate descriptor rings\n");
  257. return rc;
  258. }
  259. static void
  260. nv_free_rxtx_resources ( struct forcedeth_private *priv )
  261. {
  262. int i;
  263. DBGP ( "nv_free_rxtx_resources\n" );
  264. free_dma ( priv->rx_ring, sizeof(struct ring_desc) * RXTX_RING_SIZE );
  265. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  266. free_iob ( priv->rx_iobuf[i] );
  267. priv->rx_iobuf[i] = NULL;
  268. }
  269. }
  270. static void
  271. nv_txrx_reset ( struct forcedeth_private *priv )
  272. {
  273. void *ioaddr = priv->mmio_addr;
  274. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | NVREG_TXRXCTL_DESC_1,
  275. ioaddr + NvRegTxRxControl );
  276. pci_push ( ioaddr );
  277. udelay ( NV_TXRX_RESET_DELAY );
  278. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_DESC_1,
  279. ioaddr + NvRegTxRxControl );
  280. pci_push ( ioaddr );
  281. }
  282. static void
  283. nv_disable_hw_interrupts ( struct forcedeth_private *priv )
  284. {
  285. void *ioaddr = priv->mmio_addr;
  286. writel ( 0, ioaddr + NvRegIrqMask );
  287. }
  288. static void
  289. nv_enable_hw_interrupts ( struct forcedeth_private *priv )
  290. {
  291. void *ioaddr = priv->mmio_addr;
  292. writel ( NVREG_IRQMASK_THROUGHPUT, ioaddr + NvRegIrqMask );
  293. }
  294. static void
  295. nv_start_rx ( struct forcedeth_private *priv )
  296. {
  297. void *ioaddr = priv->mmio_addr;
  298. u32 rx_ctrl = readl ( ioaddr + NvRegReceiverControl );
  299. DBGP ( "nv_start_rx\n" );
  300. /* Already running? Stop it. */
  301. if ( ( readl ( ioaddr + NvRegReceiverControl ) & NVREG_RCVCTL_START ) && !priv->mac_in_use ) {
  302. rx_ctrl &= ~NVREG_RCVCTL_START;
  303. writel ( rx_ctrl, ioaddr + NvRegReceiverControl );
  304. pci_push ( ioaddr );
  305. }
  306. writel ( priv->linkspeed, ioaddr + NvRegLinkSpeed );
  307. pci_push ( ioaddr );
  308. rx_ctrl |= NVREG_RCVCTL_START;
  309. if ( priv->mac_in_use )
  310. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  311. writel ( rx_ctrl, ioaddr + NvRegReceiverControl );
  312. DBG ( "nv_start_rx to duplex %d, speed 0x%08x.\n",
  313. priv->duplex, priv->linkspeed);
  314. pci_push ( ioaddr );
  315. }
  316. static void
  317. nv_stop_rx ( struct forcedeth_private *priv )
  318. {
  319. void *ioaddr = priv->mmio_addr;
  320. u32 rx_ctrl = readl ( ioaddr + NvRegReceiverControl );
  321. DBGP ( "nv_stop_rx\n" );
  322. if ( ! priv->mac_in_use )
  323. rx_ctrl &= ~NVREG_RCVCTL_START;
  324. else
  325. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  326. writel ( rx_ctrl, ioaddr + NvRegReceiverControl );
  327. reg_delay ( priv, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  328. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  329. "nv_stop_rx: ReceiverStatus remained busy");
  330. udelay ( NV_RXSTOP_DELAY2 );
  331. if ( ! priv->mac_in_use )
  332. writel ( 0, priv + NvRegLinkSpeed );
  333. }
  334. static void
  335. nv_start_tx ( struct forcedeth_private *priv )
  336. {
  337. void *ioaddr = priv->mmio_addr;
  338. u32 tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  339. DBGP ( "nv_start_tx\n" );
  340. tx_ctrl |= NVREG_XMITCTL_START;
  341. if ( priv->mac_in_use )
  342. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  343. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  344. pci_push ( ioaddr );
  345. }
  346. static void
  347. nv_stop_tx ( struct forcedeth_private *priv )
  348. {
  349. void *ioaddr = priv->mmio_addr;
  350. u32 tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  351. DBGP ( "nv_stop_tx");
  352. if ( ! priv->mac_in_use )
  353. tx_ctrl &= ~NVREG_XMITCTL_START;
  354. else
  355. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  356. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  357. reg_delay ( priv, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  358. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  359. "nv_stop_tx: TransmitterStatus remained busy");
  360. udelay ( NV_TXSTOP_DELAY2 );
  361. if ( ! priv->mac_in_use )
  362. writel( readl ( ioaddr + NvRegTransmitPoll) &
  363. NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  364. ioaddr + NvRegTransmitPoll);
  365. }
  366. static void
  367. nv_update_pause ( struct forcedeth_private *priv, u32 pause_flags )
  368. {
  369. void *ioaddr = priv->mmio_addr;
  370. priv->pause_flags &= ~ ( NV_PAUSEFRAME_TX_ENABLE |
  371. NV_PAUSEFRAME_RX_ENABLE );
  372. if ( priv->pause_flags & NV_PAUSEFRAME_RX_CAPABLE ) {
  373. u32 pff = readl ( ioaddr + NvRegPacketFilterFlags ) & ~NVREG_PFF_PAUSE_RX;
  374. if ( pause_flags & NV_PAUSEFRAME_RX_ENABLE ) {
  375. writel ( pff | NVREG_PFF_PAUSE_RX, ioaddr + NvRegPacketFilterFlags );
  376. priv->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  377. } else {
  378. writel ( pff, ioaddr + NvRegPacketFilterFlags );
  379. }
  380. }
  381. if ( priv->pause_flags & NV_PAUSEFRAME_TX_CAPABLE ) {
  382. u32 regmisc = readl ( ioaddr + NvRegMisc1 ) & ~NVREG_MISC1_PAUSE_TX;
  383. if ( pause_flags & NV_PAUSEFRAME_TX_ENABLE ) {
  384. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  385. if ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V2 )
  386. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  387. if ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V3 ) {
  388. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  389. /* limit the number of tx pause frames to a default of 8 */
  390. writel ( readl ( ioaddr + NvRegTxPauseFrameLimit ) |
  391. NVREG_TX_PAUSEFRAMELIMIT_ENABLE,
  392. ioaddr + NvRegTxPauseFrameLimit );
  393. }
  394. writel ( pause_enable, ioaddr + NvRegTxPauseFrame );
  395. writel ( regmisc | NVREG_MISC1_PAUSE_TX, ioaddr + NvRegMisc1 );
  396. priv->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  397. } else {
  398. writel ( NVREG_TX_PAUSEFRAME_DISABLE, ioaddr + NvRegTxPauseFrame );
  399. writel ( regmisc, ioaddr + NvRegMisc1 );
  400. }
  401. }
  402. }
  403. static int
  404. nv_update_linkspeed ( struct forcedeth_private *priv )
  405. {
  406. void *ioaddr = priv->mmio_addr;
  407. int adv = 0;
  408. int lpa = 0;
  409. int adv_lpa, adv_pause, lpa_pause;
  410. u32 newls = priv->linkspeed;
  411. int newdup = priv->duplex;
  412. int mii_status;
  413. int retval = 0;
  414. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  415. u32 txrxFlags = 0;
  416. u32 phy_exp;
  417. /* BMSR_LSTATUS is latched, read it twice:
  418. * we want the current value.
  419. */
  420. mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  421. mii_status = mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  422. if ( ! ( mii_status & BMSR_LSTATUS ) ) {
  423. DBG ( "No link detected by phy - falling back to 10HD.\n" );
  424. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  425. newdup = 0;
  426. retval = 0;
  427. goto set_speed;
  428. }
  429. /* check auto negotiation is complete */
  430. if ( ! ( mii_status & BMSR_ANEGCOMPLETE ) ) {
  431. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  432. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  433. newdup = 0;
  434. retval = 0;
  435. DBG ( "autoneg not completed - falling back to 10HD.\n" );
  436. goto set_speed;
  437. }
  438. adv = mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, MII_READ );
  439. lpa = mii_rw ( priv, priv->phyaddr, MII_LPA, MII_READ );
  440. DBG ( "nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n", adv, lpa );
  441. retval = 1;
  442. if ( priv->gigabit == PHY_GIGABIT ) {
  443. control_1000 = mii_rw ( priv, priv->phyaddr, MII_CTRL1000, MII_READ);
  444. status_1000 = mii_rw ( priv, priv->phyaddr, MII_STAT1000, MII_READ);
  445. if ( ( control_1000 & ADVERTISE_1000FULL ) &&
  446. ( status_1000 & LPA_1000FULL ) ) {
  447. DBG ( "nv_update_linkspeed: GBit ethernet detected.\n" );
  448. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_1000;
  449. newdup = 1;
  450. goto set_speed;
  451. }
  452. }
  453. /* FIXME: handle parallel detection properly */
  454. adv_lpa = lpa & adv;
  455. if ( adv_lpa & LPA_100FULL ) {
  456. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
  457. newdup = 1;
  458. } else if ( adv_lpa & LPA_100HALF ) {
  459. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
  460. newdup = 0;
  461. } else if ( adv_lpa & LPA_10FULL ) {
  462. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  463. newdup = 1;
  464. } else if ( adv_lpa & LPA_10HALF ) {
  465. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  466. newdup = 0;
  467. } else {
  468. DBG ( "bad ability %04x - falling back to 10HD.\n", adv_lpa);
  469. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  470. newdup = 0;
  471. }
  472. set_speed:
  473. if ( priv->duplex == newdup && priv->linkspeed == newls )
  474. return retval;
  475. DBG ( "changing link setting from %d/%d to %d/%d.\n",
  476. priv->linkspeed, priv->duplex, newls, newdup);
  477. priv->duplex = newdup;
  478. priv->linkspeed = newls;
  479. /* The transmitter and receiver must be restarted for safe update */
  480. if ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_START ) {
  481. txrxFlags |= NV_RESTART_TX;
  482. nv_stop_tx ( priv );
  483. }
  484. if ( readl ( ioaddr + NvRegReceiverControl ) & NVREG_RCVCTL_START) {
  485. txrxFlags |= NV_RESTART_RX;
  486. nv_stop_rx ( priv );
  487. }
  488. if ( priv->gigabit == PHY_GIGABIT ) {
  489. phyreg = readl ( ioaddr + NvRegSlotTime );
  490. phyreg &= ~(0x3FF00);
  491. if ( ( ( priv->linkspeed & 0xFFF ) == NVREG_LINKSPEED_10 ) ||
  492. ( ( priv->linkspeed & 0xFFF ) == NVREG_LINKSPEED_100) )
  493. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  494. else if ( ( priv->linkspeed & 0xFFF ) == NVREG_LINKSPEED_1000 )
  495. phyreg |= NVREG_SLOTTIME_1000_FULL;
  496. writel( phyreg, priv + NvRegSlotTime );
  497. }
  498. phyreg = readl ( ioaddr + NvRegPhyInterface );
  499. phyreg &= ~( PHY_HALF | PHY_100 | PHY_1000 );
  500. if ( priv->duplex == 0 )
  501. phyreg |= PHY_HALF;
  502. if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_100 )
  503. phyreg |= PHY_100;
  504. else if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_1000 )
  505. phyreg |= PHY_1000;
  506. writel ( phyreg, ioaddr + NvRegPhyInterface );
  507. phy_exp = mii_rw ( priv, priv->phyaddr, MII_EXPANSION, MII_READ ) & EXPANSION_NWAY; /* autoneg capable */
  508. if ( phyreg & PHY_RGMII ) {
  509. if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_1000 ) {
  510. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  511. } else {
  512. if ( !phy_exp && !priv->duplex && ( priv->driver_data & DEV_HAS_COLLISION_FIX ) ) {
  513. if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_10 )
  514. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  515. else
  516. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  517. } else {
  518. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  519. }
  520. }
  521. } else {
  522. if ( !phy_exp && !priv->duplex && ( priv->driver_data & DEV_HAS_COLLISION_FIX ) )
  523. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  524. else
  525. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  526. }
  527. writel ( txreg, ioaddr + NvRegTxDeferral );
  528. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  529. writel ( txreg, ioaddr + NvRegTxWatermark );
  530. writel ( NVREG_MISC1_FORCE | ( priv->duplex ? 0 : NVREG_MISC1_HD ), ioaddr + NvRegMisc1 );
  531. pci_push ( ioaddr );
  532. writel ( priv->linkspeed, priv + NvRegLinkSpeed);
  533. pci_push ( ioaddr );
  534. pause_flags = 0;
  535. /* setup pause frame */
  536. if ( priv->duplex != 0 ) {
  537. if ( priv->pause_flags & NV_PAUSEFRAME_AUTONEG ) {
  538. adv_pause = adv & ( ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM );
  539. lpa_pause = lpa & ( LPA_PAUSE_CAP | LPA_PAUSE_ASYM );
  540. switch ( adv_pause ) {
  541. case ADVERTISE_PAUSE_CAP:
  542. if ( lpa_pause & LPA_PAUSE_CAP ) {
  543. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  544. if ( priv->pause_flags & NV_PAUSEFRAME_TX_REQ )
  545. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  546. }
  547. break;
  548. case ADVERTISE_PAUSE_ASYM:
  549. if ( lpa_pause == ( LPA_PAUSE_CAP | LPA_PAUSE_ASYM ) )
  550. {
  551. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  552. }
  553. break;
  554. case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
  555. if ( lpa_pause & LPA_PAUSE_CAP )
  556. {
  557. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  558. if ( priv->pause_flags & NV_PAUSEFRAME_TX_REQ )
  559. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  560. }
  561. if ( lpa_pause == LPA_PAUSE_ASYM )
  562. {
  563. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  564. }
  565. break;
  566. }
  567. } else {
  568. pause_flags = priv->pause_flags;
  569. }
  570. }
  571. nv_update_pause ( priv, pause_flags );
  572. if ( txrxFlags & NV_RESTART_TX )
  573. nv_start_tx ( priv );
  574. if ( txrxFlags & NV_RESTART_RX )
  575. nv_start_rx ( priv );
  576. return retval;
  577. }
  578. /**
  579. * open - Called when a network interface is made active
  580. *
  581. * @v netdev Network device
  582. * @ret rc Return status code, 0 on success, negative value on failure
  583. **/
  584. static int
  585. forcedeth_open ( struct net_device *netdev )
  586. {
  587. struct forcedeth_private *priv = netdev_priv ( netdev );
  588. void *ioaddr = priv->mmio_addr;
  589. int i, ret = 1;
  590. int rc;
  591. u32 low;
  592. DBGP ( "forcedeth_open\n" );
  593. /* Power up phy */
  594. mii_rw ( priv, priv->phyaddr, MII_BMCR,
  595. mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ ) & ~BMCR_PDOWN );
  596. nv_txrx_gate ( priv, 0 );
  597. /* Erase previous misconfiguration */
  598. if ( priv->driver_data & DEV_HAS_POWER_CNTRL )
  599. nv_mac_reset ( priv );
  600. /* Clear multicast masks and addresses, enter promiscuous mode */
  601. writel ( 0, ioaddr + NvRegMulticastAddrA );
  602. writel ( 0, ioaddr + NvRegMulticastAddrB );
  603. writel ( NVREG_MCASTMASKA_NONE, ioaddr + NvRegMulticastMaskA );
  604. writel ( NVREG_MCASTMASKB_NONE, ioaddr + NvRegMulticastMaskB );
  605. writel ( NVREG_PFF_PROMISC, ioaddr + NvRegPacketFilterFlags );
  606. writel ( 0, ioaddr + NvRegTransmitterControl );
  607. writel ( 0, ioaddr + NvRegReceiverControl );
  608. writel ( 0, ioaddr + NvRegAdapterControl );
  609. writel ( 0, ioaddr + NvRegLinkSpeed );
  610. writel ( readl ( ioaddr + NvRegTransmitPoll ) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  611. ioaddr + NvRegTransmitPoll );
  612. nv_txrx_reset ( priv );
  613. writel ( 0, ioaddr + NvRegUnknownSetupReg6 );
  614. /* Initialize descriptor rings */
  615. if ( ( rc = nv_init_rings ( priv ) ) != 0 )
  616. goto err_init_rings;
  617. writel ( priv->linkspeed, ioaddr + NvRegLinkSpeed );
  618. writel ( NVREG_TX_WM_DESC1_DEFAULT, ioaddr + NvRegTxWatermark );
  619. writel ( NVREG_TXRXCTL_DESC_1, ioaddr + NvRegTxRxControl );
  620. writel ( 0 , ioaddr + NvRegVlanControl );
  621. pci_push ( ioaddr );
  622. writel ( NVREG_TXRXCTL_BIT1 | NVREG_TXRXCTL_DESC_1,
  623. ioaddr + NvRegTxRxControl );
  624. reg_delay ( priv, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31,
  625. NVREG_UNKSETUP5_BIT31, NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  626. "open: SetupReg5, Bit 31 remained off\n" );
  627. writel ( 0, ioaddr + NvRegMIIMask );
  628. writel ( NVREG_IRQSTAT_MASK, ioaddr + NvRegIrqStatus );
  629. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  630. writel ( NVREG_MISC1_FORCE | NVREG_MISC1_HD, ioaddr + NvRegMisc1 );
  631. writel ( readl ( ioaddr + NvRegTransmitterStatus ),
  632. ioaddr + NvRegTransmitterStatus );
  633. writel ( RX_BUF_SZ, ioaddr + NvRegOffloadConfig );
  634. writel ( readl ( ioaddr + NvRegReceiverStatus),
  635. ioaddr + NvRegReceiverStatus );
  636. /* Set up slot time */
  637. get_random_bytes ( &low, sizeof(low) );
  638. low &= NVREG_SLOTTIME_MASK;
  639. writel ( low | NVREG_SLOTTIME_DEFAULT, ioaddr + NvRegSlotTime );
  640. writel ( NVREG_TX_DEFERRAL_DEFAULT , ioaddr + NvRegTxDeferral );
  641. writel ( NVREG_RX_DEFERRAL_DEFAULT , ioaddr + NvRegRxDeferral );
  642. writel ( NVREG_POLL_DEFAULT_THROUGHPUT, ioaddr + NvRegPollingInterval );
  643. writel ( NVREG_UNKSETUP6_VAL, ioaddr + NvRegUnknownSetupReg6 );
  644. writel ( ( priv->phyaddr << NVREG_ADAPTCTL_PHYSHIFT ) |
  645. NVREG_ADAPTCTL_PHYVALID | NVREG_ADAPTCTL_RUNNING,
  646. ioaddr + NvRegAdapterControl );
  647. writel ( NVREG_MIISPEED_BIT8 | NVREG_MIIDELAY, ioaddr + NvRegMIISpeed );
  648. writel ( NVREG_MII_LINKCHANGE, ioaddr + NvRegMIIMask );
  649. i = readl ( ioaddr + NvRegPowerState );
  650. if ( ( i & NVREG_POWERSTATE_POWEREDUP ) == 0 )
  651. writel ( NVREG_POWERSTATE_POWEREDUP | i, ioaddr + NvRegPowerState );
  652. pci_push ( ioaddr );
  653. udelay ( 10 );
  654. writel ( readl ( ioaddr + NvRegPowerState ) | NVREG_POWERSTATE_VALID,
  655. ioaddr + NvRegPowerState );
  656. nv_disable_hw_interrupts ( priv );
  657. pci_push ( ioaddr );
  658. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  659. writel ( NVREG_IRQSTAT_MASK, ioaddr + NvRegIrqStatus );
  660. pci_push ( ioaddr );
  661. readl ( ioaddr + NvRegMIIStatus );
  662. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  663. priv->linkspeed = 0;
  664. ret = nv_update_linkspeed ( priv );
  665. nv_start_rx ( priv );
  666. nv_start_tx ( priv );
  667. return 0;
  668. err_init_rings:
  669. return rc;
  670. }
  671. /**
  672. * transmit - Transmit a packet
  673. *
  674. * @v netdev Network device
  675. * @v iobuf I/O buffer
  676. *
  677. * @ret rc Returns 0 on success, negative on failure
  678. */
  679. static int
  680. forcedeth_transmit ( struct net_device *netdev, struct io_buffer *iobuf )
  681. {
  682. struct forcedeth_private *priv = netdev_priv ( netdev );
  683. void *ioaddr = priv->mmio_addr;
  684. struct ring_desc *tx_curr_desc;
  685. u32 size = iob_len ( iobuf );
  686. DBGP ( "forcedeth_transmit\n" );
  687. /* NOTE: Some NICs have a hw bug that causes them to malfunction
  688. * when there are more than 16 outstanding TXs. Increasing the TX
  689. * ring size might trigger this bug */
  690. if ( priv->tx_fill_ctr == TX_RING_SIZE ) {
  691. DBG ( "Tx overflow\n" );
  692. return -ENOBUFS;
  693. }
  694. /* Pad small packets to minimum length */
  695. iob_pad ( iobuf, ETH_ZLEN );
  696. priv->tx_iobuf[priv->tx_curr] = iobuf;
  697. tx_curr_desc = priv->tx_ring + priv->tx_curr;
  698. /* Configure current descriptor to transmit packet
  699. * ( NV_TX_VALID sets the ownership bit ) */
  700. tx_curr_desc->buf =
  701. cpu_to_le32 ( virt_to_bus ( iobuf->data ) );
  702. wmb();
  703. /* Since we don't do fragmentation offloading, we always have
  704. * the last packet bit set */
  705. tx_curr_desc->flaglen =
  706. cpu_to_le32 ( ( size - 1 ) | NV_TX_VALID | NV_TX_LASTPACKET );
  707. DBG ( "forcedeth_transmit: flaglen = %#04x\n",
  708. ( size - 1 ) | NV_TX_VALID | NV_TX_LASTPACKET );
  709. DBG ( "forcedeth_transmit: tx_fill_ctr = %d\n",
  710. priv->tx_fill_ctr );
  711. writel ( NVREG_TXRXCTL_KICK | NVREG_TXRXCTL_DESC_1,
  712. ioaddr + NvRegTxRxControl );
  713. pci_push ( ioaddr );
  714. /* Point to the next free descriptor */
  715. priv->tx_curr = ( priv->tx_curr + 1 ) % TX_RING_SIZE;
  716. /* Increment number of descriptors in use */
  717. priv->tx_fill_ctr++;
  718. return 0;
  719. }
  720. /**
  721. * nv_process_tx_packets - Checks for successfully sent packets,
  722. * reports them to iPXE with netdev_tx_complete()
  723. *
  724. * @v netdev Network device
  725. */
  726. static void
  727. nv_process_tx_packets ( struct net_device *netdev )
  728. {
  729. struct forcedeth_private *priv = netdev_priv ( netdev );
  730. struct ring_desc *tx_curr_desc;
  731. u32 flaglen;
  732. DBGP ( "nv_process_tx_packets\n" );
  733. while ( priv->tx_tail != priv->tx_curr ) {
  734. tx_curr_desc = priv->tx_ring + priv->tx_tail;
  735. flaglen = le32_to_cpu ( tx_curr_desc->flaglen );
  736. rmb();
  737. /* Skip this descriptor if hardware still owns it */
  738. if ( flaglen & NV_TX_VALID )
  739. break;
  740. DBG ( "Transmitted packet.\n" );
  741. DBG ( "priv->tx_fill_ctr= %d\n", priv->tx_fill_ctr );
  742. DBG ( "priv->tx_tail = %d\n", priv->tx_tail );
  743. DBG ( "priv->tx_curr = %d\n", priv->tx_curr );
  744. DBG ( "flaglen = %#04x\n", flaglen );
  745. /* This packet is ready for completion */
  746. netdev_tx_complete ( netdev, priv->tx_iobuf[priv->tx_tail] );
  747. /* Clear the descriptor */
  748. memset ( tx_curr_desc, 0, sizeof(*tx_curr_desc) );
  749. /* Reduce the number of tx descriptors in use */
  750. priv->tx_fill_ctr--;
  751. /* Go to next available descriptor */
  752. priv->tx_tail = ( priv->tx_tail + 1 ) % TX_RING_SIZE;
  753. }
  754. }
  755. /**
  756. * nv_process_rx_packets - Checks for received packets, reports them
  757. * to iPXE with netdev_rx() or netdev_rx_err() if there was an error receiving
  758. * the packet
  759. *
  760. * @v netdev Network device
  761. */
  762. static void
  763. nv_process_rx_packets ( struct net_device *netdev )
  764. {
  765. struct forcedeth_private *priv = netdev_priv ( netdev );
  766. struct io_buffer *curr_iob;
  767. struct ring_desc *rx_curr_desc;
  768. u32 flags, len;
  769. int i;
  770. DBGP ( "nv_process_rx_packets\n" );
  771. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  772. rx_curr_desc = priv->rx_ring + priv->rx_curr;
  773. flags = le32_to_cpu ( rx_curr_desc->flaglen );
  774. rmb();
  775. /* Skip this descriptor if hardware still owns it */
  776. if ( flags & NV_RX_AVAIL )
  777. break;
  778. /* We own the descriptor, but it has not been refilled yet */
  779. curr_iob = priv->rx_iobuf[priv->rx_curr];
  780. DBG ( "%p %p\n", curr_iob, priv->rx_iobuf[priv->rx_curr] );
  781. if ( curr_iob == NULL )
  782. break;
  783. DBG ( "Received packet.\n" );
  784. DBG ( "priv->rx_curr = %d\n", priv->rx_curr );
  785. DBG ( "flags = %#04x\n", flags );
  786. /* Check for errors */
  787. if ( ( flags & NV_RX_DESCRIPTORVALID ) &&
  788. ( flags & NV_RX_ERROR ) ) {
  789. netdev_rx_err ( netdev, curr_iob, -EINVAL );
  790. DBG ( " Corrupted packet received!\n" );
  791. } else {
  792. len = flags & LEN_MASK_V1;
  793. /* Filter any frames that have as destination address a
  794. * local MAC address but are not meant for this NIC */
  795. if ( is_local_ether_addr ( curr_iob->data ) &&
  796. memcmp ( curr_iob->data, netdev->hw_addr, ETH_ALEN ) ) {
  797. free_iob ( curr_iob );
  798. } else {
  799. iob_put ( curr_iob, len );
  800. netdev_rx ( netdev, curr_iob );
  801. }
  802. }
  803. /* Invalidate iobuf */
  804. priv->rx_iobuf[priv->rx_curr] = NULL;
  805. /* Invalidate descriptor */
  806. memset ( rx_curr_desc, 0, sizeof(*rx_curr_desc) );
  807. /* Point to the next free descriptor */
  808. priv->rx_curr = ( priv->rx_curr + 1 ) % RX_RING_SIZE;
  809. }
  810. nv_alloc_rx ( priv );
  811. }
  812. /**
  813. * check_link - Check for link status change
  814. *
  815. * @v netdev Network device
  816. */
  817. static void
  818. forcedeth_link_status ( struct net_device *netdev )
  819. {
  820. struct forcedeth_private *priv = netdev_priv ( netdev );
  821. if ( nv_update_linkspeed ( priv ) == 1 )
  822. netdev_link_up ( netdev );
  823. else
  824. netdev_link_down ( netdev );
  825. }
  826. /**
  827. * poll - Poll for received packets
  828. *
  829. * @v netdev Network device
  830. */
  831. static void
  832. forcedeth_poll ( struct net_device *netdev )
  833. {
  834. struct forcedeth_private *priv = netdev_priv ( netdev );
  835. void *ioaddr = priv->mmio_addr;
  836. u32 status;
  837. DBGP ( "forcedeth_poll\n" );
  838. status = readl ( ioaddr + NvRegIrqStatus ) & NVREG_IRQSTAT_MASK;
  839. /* Return when no interrupts have been triggered */
  840. if ( ! status )
  841. return;
  842. /* Clear interrupts */
  843. writel ( NVREG_IRQSTAT_MASK, ioaddr + NvRegIrqStatus );
  844. DBG ( "forcedeth_poll: status = %#04x\n", status );
  845. /* Link change interrupt occured. Call always if link is down,
  846. * to give auto-neg a chance to finish */
  847. if ( ( status & NVREG_IRQ_LINK ) || ! ( netdev_link_ok ( netdev ) ) )
  848. forcedeth_link_status ( netdev );
  849. /* Process transmitted packets */
  850. nv_process_tx_packets ( netdev );
  851. /* Process received packets */
  852. nv_process_rx_packets ( netdev );
  853. }
  854. /**
  855. * close - Disable network interface
  856. *
  857. * @v netdev network interface device structure
  858. **/
  859. static void
  860. forcedeth_close ( struct net_device *netdev )
  861. {
  862. struct forcedeth_private *priv = netdev_priv ( netdev );
  863. void *ioaddr = priv->mmio_addr;
  864. DBGP ( "forcedeth_close\n" );
  865. nv_stop_rx ( priv );
  866. nv_stop_tx ( priv );
  867. nv_txrx_reset ( priv );
  868. /* Disable interrupts on the nic or we will lock up */
  869. nv_disable_hw_interrupts ( priv );
  870. pci_push ( ioaddr );
  871. nv_free_rxtx_resources ( priv );
  872. nv_txrx_gate ( priv, 0 );
  873. /* FIXME: power down nic */
  874. }
  875. /**
  876. * irq - enable or disable interrupts
  877. *
  878. * @v netdev network adapter
  879. * @v action requested interrupt action
  880. **/
  881. static void
  882. forcedeth_irq ( struct net_device *netdev, int action )
  883. {
  884. struct forcedeth_private *priv = netdev_priv ( netdev );
  885. DBGP ( "forcedeth_irq\n" );
  886. switch ( action ) {
  887. case 0:
  888. nv_disable_hw_interrupts ( priv );
  889. break;
  890. default:
  891. nv_enable_hw_interrupts ( priv );
  892. break;
  893. }
  894. }
  895. static struct net_device_operations forcedeth_operations = {
  896. .open = forcedeth_open,
  897. .transmit = forcedeth_transmit,
  898. .poll = forcedeth_poll,
  899. .close = forcedeth_close,
  900. .irq = forcedeth_irq,
  901. };
  902. static int
  903. nv_setup_mac_addr ( struct forcedeth_private *priv )
  904. {
  905. struct net_device *dev = priv->netdev;
  906. void *ioaddr = priv->mmio_addr;
  907. u32 orig_mac[2];
  908. u32 txreg;
  909. orig_mac[0] = readl ( ioaddr + NvRegMacAddrA );
  910. orig_mac[1] = readl ( ioaddr + NvRegMacAddrB );
  911. txreg = readl ( ioaddr + NvRegTransmitPoll );
  912. if ( ( priv->driver_data & DEV_HAS_CORRECT_MACADDR ) ||
  913. ( txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV ) ) {
  914. /* mac address is already in correct order */
  915. dev->hw_addr[0] = ( orig_mac[0] >> 0 ) & 0xff;
  916. dev->hw_addr[1] = ( orig_mac[0] >> 8 ) & 0xff;
  917. dev->hw_addr[2] = ( orig_mac[0] >> 16 ) & 0xff;
  918. dev->hw_addr[3] = ( orig_mac[0] >> 24 ) & 0xff;
  919. dev->hw_addr[4] = ( orig_mac[1] >> 0 ) & 0xff;
  920. dev->hw_addr[5] = ( orig_mac[1] >> 8 ) & 0xff;
  921. } else {
  922. /* need to reverse mac address to correct order */
  923. dev->hw_addr[0] = ( orig_mac[1] >> 8 ) & 0xff;
  924. dev->hw_addr[1] = ( orig_mac[1] >> 0 ) & 0xff;
  925. dev->hw_addr[2] = ( orig_mac[0] >> 24 ) & 0xff;
  926. dev->hw_addr[3] = ( orig_mac[0] >> 16 ) & 0xff;
  927. dev->hw_addr[4] = ( orig_mac[0] >> 8 ) & 0xff;
  928. dev->hw_addr[5] = ( orig_mac[0] >> 0 ) & 0xff;
  929. writel ( txreg | NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  930. ioaddr + NvRegTransmitPoll );
  931. DBG ( "set workaround bit for reversed mac addr\n" );
  932. }
  933. if ( ! is_valid_ether_addr ( dev->hw_addr ) )
  934. return -EADDRNOTAVAIL;
  935. DBG ( "MAC address is: %s\n", eth_ntoa ( dev->hw_addr ) );
  936. return 0;
  937. }
  938. static int
  939. nv_mgmt_acquire_sema ( struct forcedeth_private *priv )
  940. {
  941. void *ioaddr = priv->mmio_addr;
  942. int i;
  943. u32 tx_ctrl, mgmt_sema;
  944. for ( i = 0; i < 10; i++ ) {
  945. mgmt_sema = readl ( ioaddr + NvRegTransmitterControl ) &
  946. NVREG_XMITCTL_MGMT_SEMA_MASK;
  947. if ( mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE )
  948. break;
  949. mdelay ( 500 );
  950. }
  951. if ( mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE )
  952. return 0;
  953. for ( i = 0; i < 2; i++ ) {
  954. tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  955. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  956. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  957. /* verify that the semaphore was acquired */
  958. tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  959. if ( ( ( tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK ) ==
  960. NVREG_XMITCTL_HOST_SEMA_ACQ ) &&
  961. ( ( tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK ) ==
  962. NVREG_XMITCTL_MGMT_SEMA_FREE ) ) {
  963. priv->mgmt_sema = 1;
  964. return 1;
  965. } else {
  966. udelay ( 50 );
  967. }
  968. }
  969. return 0;
  970. }
  971. static void
  972. nv_mgmt_release_sema ( struct forcedeth_private *priv )
  973. {
  974. void *ioaddr = priv->mmio_addr;
  975. u32 tx_ctrl;
  976. if ( priv->driver_data & DEV_HAS_MGMT_UNIT ) {
  977. if ( priv->mgmt_sema ) {
  978. tx_ctrl = readl (ioaddr + NvRegTransmitterControl );
  979. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  980. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  981. }
  982. }
  983. }
  984. static int
  985. nv_mgmt_get_version ( struct forcedeth_private *priv )
  986. {
  987. void *ioaddr = priv->mmio_addr;
  988. u32 data_ready = readl ( ioaddr + NvRegTransmitterControl );
  989. u32 data_ready2 = 0;
  990. unsigned long start;
  991. int ready = 0;
  992. writel ( NVREG_MGMTUNITGETVERSION,
  993. ioaddr + NvRegMgmtUnitGetVersion );
  994. writel ( data_ready ^ NVREG_XMITCTL_DATA_START,
  995. ioaddr + NvRegTransmitterControl );
  996. start = currticks();
  997. while ( currticks() > start + 5 * ticks_per_sec() ) {
  998. data_ready2 = readl ( ioaddr + NvRegTransmitterControl );
  999. if ( ( data_ready & NVREG_XMITCTL_DATA_READY ) !=
  1000. ( data_ready2 & NVREG_XMITCTL_DATA_READY ) ) {
  1001. ready = 1;
  1002. break;
  1003. }
  1004. mdelay ( 1000 );
  1005. }
  1006. if ( ! ready || ( data_ready2 & NVREG_XMITCTL_DATA_ERROR ) )
  1007. return 0;
  1008. priv->mgmt_version =
  1009. readl ( ioaddr + NvRegMgmtUnitVersion ) & NVREG_MGMTUNITVERSION;
  1010. return 1;
  1011. }
  1012. static int
  1013. phy_reset ( struct forcedeth_private *priv, u32 bmcr_setup )
  1014. {
  1015. u32 miicontrol;
  1016. unsigned int tries = 0;
  1017. miicontrol = BMCR_RESET | bmcr_setup;
  1018. if ( mii_rw ( priv, priv->phyaddr, MII_BMCR, miicontrol ) ) {
  1019. return -1;
  1020. }
  1021. mdelay ( 500 );
  1022. /* must wait till reset is deasserted */
  1023. while ( miicontrol & BMCR_RESET ) {
  1024. mdelay ( 10 );
  1025. miicontrol = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1026. if ( tries++ > 100 )
  1027. return -1;
  1028. }
  1029. return 0;
  1030. }
  1031. static int
  1032. phy_init ( struct forcedeth_private *priv )
  1033. {
  1034. void *ioaddr = priv->mmio_addr;
  1035. u32 phyinterface, phy_reserved, mii_status;
  1036. u32 mii_control, mii_control_1000, reg;
  1037. /* phy errata for E3016 phy */
  1038. if ( priv->phy_model == PHY_MODEL_MARVELL_E3016 ) {
  1039. reg = mii_rw ( priv, priv->phyaddr, MII_NCONFIG, MII_READ );
  1040. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1041. if ( mii_rw ( priv, priv->phyaddr, MII_NCONFIG, reg ) ) {
  1042. DBG ( "PHY write to errata reg failed.\n" );
  1043. return PHY_ERROR;
  1044. }
  1045. }
  1046. if ( priv->phy_oui == PHY_OUI_REALTEK ) {
  1047. if ( priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1048. priv->phy_rev == PHY_REV_REALTEK_8211B ) {
  1049. if ( mii_rw ( priv, priv->phyaddr,
  1050. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1051. DBG ( "PHY init failed.\n" );
  1052. return PHY_ERROR;
  1053. }
  1054. if ( mii_rw ( priv, priv->phyaddr,
  1055. PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 ) ) {
  1056. DBG ( "PHY init failed.\n" );
  1057. return PHY_ERROR;
  1058. }
  1059. if ( mii_rw ( priv, priv->phyaddr,
  1060. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 ) ) {
  1061. DBG ( "PHY init failed.\n" );
  1062. return PHY_ERROR;
  1063. }
  1064. if ( mii_rw ( priv, priv->phyaddr,
  1065. PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 ) ) {
  1066. DBG ( "PHY init failed.\n" );
  1067. return PHY_ERROR;
  1068. }
  1069. if ( mii_rw ( priv, priv->phyaddr,
  1070. PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 ) ) {
  1071. DBG ( "PHY init failed.\n" );
  1072. return PHY_ERROR;
  1073. }
  1074. if ( mii_rw ( priv, priv->phyaddr,
  1075. PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 ) ) {
  1076. DBG ( "PHY init failed.\n" );
  1077. return PHY_ERROR;
  1078. }
  1079. if ( mii_rw ( priv, priv->phyaddr,
  1080. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1081. DBG ( "PHY init failed.\n" );
  1082. return PHY_ERROR;
  1083. }
  1084. }
  1085. if ( priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1086. priv->phy_rev == PHY_REV_REALTEK_8211C ) {
  1087. u32 powerstate = readl ( ioaddr + NvRegPowerState2 );
  1088. /* need to perform hw phy reset */
  1089. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1090. writel ( powerstate , ioaddr + NvRegPowerState2 );
  1091. mdelay ( 25 );
  1092. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1093. writel ( powerstate , ioaddr + NvRegPowerState2 );
  1094. mdelay ( 25 );
  1095. reg = mii_rw ( priv, priv->phyaddr,
  1096. PHY_REALTEK_INIT_REG6, MII_READ );
  1097. reg |= PHY_REALTEK_INIT9;
  1098. if ( mii_rw ( priv, priv->phyaddr,
  1099. PHY_REALTEK_INIT_REG6, reg ) ) {
  1100. DBG ( "PHY init failed.\n" );
  1101. return PHY_ERROR;
  1102. }
  1103. if ( mii_rw ( priv, priv->phyaddr,
  1104. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10 ) ) {
  1105. DBG ( "PHY init failed.\n" );
  1106. return PHY_ERROR;
  1107. }
  1108. reg = mii_rw ( priv, priv->phyaddr,
  1109. PHY_REALTEK_INIT_REG7, MII_READ );
  1110. if ( ! ( reg & PHY_REALTEK_INIT11 ) ) {
  1111. reg |= PHY_REALTEK_INIT11;
  1112. if ( mii_rw ( priv, priv->phyaddr,
  1113. PHY_REALTEK_INIT_REG7, reg ) ) {
  1114. DBG ( "PHY init failed.\n" );
  1115. return PHY_ERROR;
  1116. }
  1117. }
  1118. if ( mii_rw ( priv, priv->phyaddr,
  1119. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1120. DBG ( "PHY init failed.\n" );
  1121. return PHY_ERROR;
  1122. }
  1123. }
  1124. if ( priv->phy_model == PHY_MODEL_REALTEK_8201 ) {
  1125. if ( priv->driver_data & DEV_NEED_PHY_INIT_FIX ) {
  1126. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1127. PHY_REALTEK_INIT_REG6,
  1128. MII_READ );
  1129. phy_reserved |= PHY_REALTEK_INIT7;
  1130. if ( mii_rw ( priv, priv->phyaddr,
  1131. PHY_REALTEK_INIT_REG6,
  1132. phy_reserved ) ) {
  1133. DBG ( "PHY init failed.\n" );
  1134. return PHY_ERROR;
  1135. }
  1136. }
  1137. }
  1138. }
  1139. /* set advertise register */
  1140. reg = mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, MII_READ );
  1141. reg |= ( ADVERTISE_10HALF | ADVERTISE_10FULL | ADVERTISE_100HALF |
  1142. ADVERTISE_100FULL | ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP );
  1143. if ( mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, reg ) ) {
  1144. DBG ( "PHY init failed.\n" );
  1145. return PHY_ERROR;
  1146. }
  1147. /* get phy interface type */
  1148. phyinterface = readl ( ioaddr + NvRegPhyInterface );
  1149. /* see if gigabit phy */
  1150. mii_status = mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  1151. if ( mii_status & PHY_GIGABIT ) {
  1152. priv->gigabit = PHY_GIGABIT;
  1153. mii_control_1000 =
  1154. mii_rw ( priv, priv->phyaddr, MII_CTRL1000, MII_READ );
  1155. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1156. if ( phyinterface & PHY_RGMII )
  1157. mii_control_1000 |= ADVERTISE_1000FULL;
  1158. else
  1159. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1160. if ( mii_rw ( priv, priv->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1161. DBG ( "PHY init failed.\n" );
  1162. return PHY_ERROR;
  1163. }
  1164. } else {
  1165. priv->gigabit = 0;
  1166. }
  1167. mii_control = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1168. mii_control |= BMCR_ANENABLE;
  1169. if ( priv->phy_oui == PHY_OUI_REALTEK &&
  1170. priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1171. priv->phy_rev == PHY_REV_REALTEK_8211C ) {
  1172. /* start autoneg since we already performed hw reset above */
  1173. mii_control |= BMCR_ANRESTART;
  1174. if ( mii_rw ( priv, priv->phyaddr, MII_BMCR, mii_control ) ) {
  1175. DBG ( "PHY init failed.\n" );
  1176. return PHY_ERROR;
  1177. }
  1178. } else {
  1179. /* reset the phy
  1180. * (certain phys need bmcr to be setup with reset )
  1181. */
  1182. if ( phy_reset ( priv, mii_control ) ) {
  1183. DBG ( "PHY reset failed\n" );
  1184. return PHY_ERROR;
  1185. }
  1186. }
  1187. /* phy vendor specific configuration */
  1188. if ( ( priv->phy_oui == PHY_OUI_CICADA ) && ( phyinterface & PHY_RGMII ) ) {
  1189. phy_reserved = mii_rw ( priv, priv->phyaddr, MII_RESV1, MII_READ );
  1190. phy_reserved &= ~( PHY_CICADA_INIT1 | PHY_CICADA_INIT2 );
  1191. phy_reserved |= ( PHY_CICADA_INIT3 | PHY_CICADA_INIT4 );
  1192. if ( mii_rw ( priv, priv->phyaddr, MII_RESV1, phy_reserved ) ) {
  1193. DBG ( "PHY init failed.\n" );
  1194. return PHY_ERROR;
  1195. }
  1196. phy_reserved = mii_rw ( priv, priv->phyaddr, MII_NCONFIG, MII_READ );
  1197. phy_reserved |= PHY_CICADA_INIT5;
  1198. if ( mii_rw ( priv, priv->phyaddr, MII_NCONFIG, phy_reserved ) ) {
  1199. DBG ( "PHY init failed.\n" );
  1200. return PHY_ERROR;
  1201. }
  1202. }
  1203. if ( priv->phy_oui == PHY_OUI_CICADA ) {
  1204. phy_reserved = mii_rw ( priv, priv->phyaddr, MII_SREVISION, MII_READ );
  1205. phy_reserved |= PHY_CICADA_INIT6;
  1206. if ( mii_rw ( priv, priv->phyaddr, MII_SREVISION, phy_reserved ) ) {
  1207. DBG ( "PHY init failed.\n" );
  1208. return PHY_ERROR;
  1209. }
  1210. }
  1211. if ( priv->phy_oui == PHY_OUI_VITESSE ) {
  1212. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG1,
  1213. PHY_VITESSE_INIT1)) {
  1214. DBG ( "PHY init failed.\n" );
  1215. return PHY_ERROR;
  1216. }
  1217. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1218. PHY_VITESSE_INIT2)) {
  1219. DBG ( "PHY init failed.\n" );
  1220. return PHY_ERROR;
  1221. }
  1222. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1223. PHY_VITESSE_INIT_REG4, MII_READ);
  1224. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG4,
  1225. phy_reserved ) ) {
  1226. DBG ( "PHY init failed.\n" );
  1227. return PHY_ERROR;
  1228. }
  1229. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1230. PHY_VITESSE_INIT_REG3, MII_READ);
  1231. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1232. phy_reserved |= PHY_VITESSE_INIT3;
  1233. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG3,
  1234. phy_reserved ) ) {
  1235. DBG ( "PHY init failed.\n" );
  1236. return PHY_ERROR;
  1237. }
  1238. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1239. PHY_VITESSE_INIT4 ) ) {
  1240. DBG ( "PHY init failed.\n" );
  1241. return PHY_ERROR;
  1242. }
  1243. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1244. PHY_VITESSE_INIT5 ) ) {
  1245. DBG ( "PHY init failed.\n" );
  1246. return PHY_ERROR;
  1247. }
  1248. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1249. PHY_VITESSE_INIT_REG4, MII_READ);
  1250. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1251. phy_reserved |= PHY_VITESSE_INIT3;
  1252. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG4,
  1253. phy_reserved ) ) {
  1254. DBG ( "PHY init failed.\n" );
  1255. return PHY_ERROR;
  1256. }
  1257. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1258. PHY_VITESSE_INIT_REG3, MII_READ);
  1259. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG3,
  1260. phy_reserved ) ) {
  1261. DBG ( "PHY init failed.\n" );
  1262. return PHY_ERROR;
  1263. }
  1264. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1265. PHY_VITESSE_INIT6 ) ) {
  1266. DBG ( "PHY init failed.\n" );
  1267. return PHY_ERROR;
  1268. }
  1269. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1270. PHY_VITESSE_INIT7 ) ) {
  1271. DBG ( "PHY init failed.\n" );
  1272. return PHY_ERROR;
  1273. }
  1274. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1275. PHY_VITESSE_INIT_REG4, MII_READ);
  1276. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG4,
  1277. phy_reserved ) ) {
  1278. DBG ( "PHY init failed.\n" );
  1279. return PHY_ERROR;
  1280. }
  1281. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1282. PHY_VITESSE_INIT_REG3, MII_READ);
  1283. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1284. phy_reserved |= PHY_VITESSE_INIT8;
  1285. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG3,
  1286. phy_reserved ) ) {
  1287. DBG ( "PHY init failed.\n" );
  1288. return PHY_ERROR;
  1289. }
  1290. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1291. PHY_VITESSE_INIT9 ) ) {
  1292. DBG ( "PHY init failed.\n" );
  1293. return PHY_ERROR;
  1294. }
  1295. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG1,
  1296. PHY_VITESSE_INIT10 ) ) {
  1297. DBG ( "PHY init failed.\n" );
  1298. return PHY_ERROR;
  1299. }
  1300. }
  1301. if ( priv->phy_oui == PHY_OUI_REALTEK ) {
  1302. if ( priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1303. priv->phy_rev == PHY_REV_REALTEK_8211B ) {
  1304. /* reset could have cleared these out, set them back */
  1305. if ( mii_rw ( priv, priv->phyaddr,
  1306. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1307. DBG ( "PHY init failed.\n" );
  1308. return PHY_ERROR;
  1309. }
  1310. if ( mii_rw ( priv, priv->phyaddr,
  1311. PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 ) ) {
  1312. DBG ( "PHY init failed.\n" );
  1313. return PHY_ERROR;
  1314. }
  1315. if ( mii_rw ( priv, priv->phyaddr,
  1316. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 ) ) {
  1317. DBG ( "PHY init failed.\n" );
  1318. return PHY_ERROR;
  1319. }
  1320. if ( mii_rw ( priv, priv->phyaddr,
  1321. PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 ) ) {
  1322. DBG ( "PHY init failed.\n" );
  1323. return PHY_ERROR;
  1324. }
  1325. if ( mii_rw ( priv, priv->phyaddr,
  1326. PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 ) ) {
  1327. DBG ( "PHY init failed.\n" );
  1328. return PHY_ERROR;
  1329. }
  1330. if ( mii_rw ( priv, priv->phyaddr,
  1331. PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 ) ) {
  1332. DBG ( "PHY init failed.\n" );
  1333. return PHY_ERROR;
  1334. }
  1335. if ( mii_rw ( priv, priv->phyaddr,
  1336. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1337. DBG ( "PHY init failed.\n" );
  1338. return PHY_ERROR;
  1339. }
  1340. }
  1341. if ( priv->phy_model == PHY_MODEL_REALTEK_8201 ) {
  1342. if ( priv->driver_data & DEV_NEED_PHY_INIT_FIX ) {
  1343. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1344. PHY_REALTEK_INIT_REG6,
  1345. MII_READ );
  1346. phy_reserved |= PHY_REALTEK_INIT7;
  1347. if ( mii_rw ( priv, priv->phyaddr,
  1348. PHY_REALTEK_INIT_REG6,
  1349. phy_reserved ) ) {
  1350. DBG ( "PHY init failed.\n" );
  1351. return PHY_ERROR;
  1352. }
  1353. }
  1354. if ( mii_rw ( priv, priv->phyaddr,
  1355. PHY_REALTEK_INIT_REG1,
  1356. PHY_REALTEK_INIT3 ) ) {
  1357. DBG ( "PHY init failed.\n" );
  1358. return PHY_ERROR;
  1359. }
  1360. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1361. PHY_REALTEK_INIT_REG2,
  1362. MII_READ );
  1363. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1364. phy_reserved |= PHY_REALTEK_INIT3;
  1365. if ( mii_rw ( priv, priv->phyaddr,
  1366. PHY_REALTEK_INIT_REG2,
  1367. phy_reserved ) ) {
  1368. DBG ( "PHY init failed.\n" );
  1369. return PHY_ERROR;
  1370. }
  1371. if ( mii_rw ( priv, priv->phyaddr,
  1372. PHY_REALTEK_INIT_REG1,
  1373. PHY_REALTEK_INIT1 ) ) {
  1374. DBG ( "PHY init failed.\n" );
  1375. return PHY_ERROR;
  1376. }
  1377. }
  1378. }
  1379. /* some phys clear out pause advertisement on reset, set it back */
  1380. mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, reg );
  1381. /* restart auto negotiation, power down phy */
  1382. mii_control = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1383. mii_control |= ( BMCR_ANRESTART | BMCR_ANENABLE );
  1384. if ( mii_rw ( priv, priv->phyaddr, MII_BMCR, mii_control ) ) {
  1385. return PHY_ERROR;
  1386. }
  1387. return 0;
  1388. }
  1389. /**
  1390. * nv_setup_phy - Find PHY and initialize it
  1391. *
  1392. * @v priv Driver private structure
  1393. *
  1394. * @ret rc Return status code
  1395. **/
  1396. static int
  1397. nv_setup_phy ( struct forcedeth_private *priv )
  1398. {
  1399. void *ioaddr = priv->mmio_addr;
  1400. u32 phystate_orig = 0, phystate;
  1401. int phyinitialised = 0;
  1402. u32 powerstate;
  1403. int rc = 0;
  1404. int i;
  1405. if ( priv->driver_data & DEV_HAS_POWER_CNTRL ) {
  1406. /* take phy and nic out of low power mode */
  1407. powerstate = readl ( ioaddr + NvRegPowerState2 );
  1408. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  1409. if ( ( priv->driver_data & DEV_NEED_LOW_POWER_FIX ) &&
  1410. ( ( priv->pci_dev->class & 0xff ) >= 0xA3 ) )
  1411. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  1412. writel ( powerstate, ioaddr + NvRegPowerState2 );
  1413. }
  1414. /* clear phy state and temporarily halt phy interrupts */
  1415. writel ( 0, ioaddr + NvRegMIIMask );
  1416. phystate = readl ( ioaddr + NvRegAdapterControl );
  1417. if ( phystate & NVREG_ADAPTCTL_RUNNING ) {
  1418. phystate_orig = 1;
  1419. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  1420. writel ( phystate, ioaddr + NvRegAdapterControl );
  1421. }
  1422. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  1423. if ( priv->driver_data & DEV_HAS_MGMT_UNIT ) {
  1424. /* management unit running on the mac? */
  1425. if ( ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_MGMT_ST ) &&
  1426. ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_SYNC_PHY_INIT ) &&
  1427. nv_mgmt_acquire_sema ( priv ) &&
  1428. nv_mgmt_get_version ( priv ) ) {
  1429. priv->mac_in_use = 1;
  1430. if ( priv->mgmt_version > 0 ) {
  1431. priv->mac_in_use = readl ( ioaddr + NvRegMgmtUnitControl ) & NVREG_MGMTUNITCONTROL_INUSE;
  1432. }
  1433. DBG ( "mgmt unit is running. mac in use\n" );
  1434. /* management unit setup the phy already? */
  1435. if ( priv->mac_in_use &&
  1436. ( ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_SYNC_MASK ) ==
  1437. NVREG_XMITCTL_SYNC_PHY_INIT ) ) {
  1438. /* phy is inited by mgmt unit */
  1439. phyinitialised = 1;
  1440. DBG ( "Phy already initialized by mgmt unit" );
  1441. }
  1442. }
  1443. }
  1444. /* find a suitable phy */
  1445. for ( i = 1; i <= 32; i++ ) {
  1446. int id1, id2;
  1447. int phyaddr = i & 0x1f;
  1448. id1 = mii_rw ( priv, phyaddr, MII_PHYSID1, MII_READ );
  1449. if ( id1 < 0 || id1 == 0xffff )
  1450. continue;
  1451. id2 = mii_rw ( priv, phyaddr, MII_PHYSID2, MII_READ );
  1452. if ( id2 < 0 || id2 == 0xffff )
  1453. continue;
  1454. priv->phy_model = id2 & PHYID2_MODEL_MASK;
  1455. id1 = ( id1 & PHYID1_OUI_MASK ) << PHYID1_OUI_SHFT;
  1456. id2 = ( id2 & PHYID2_OUI_MASK ) >> PHYID2_OUI_SHFT;
  1457. DBG ( "Found PHY: %04x:%04x at address %d\n", id1, id2, phyaddr );
  1458. priv->phyaddr = phyaddr;
  1459. priv->phy_oui = id1 | id2;
  1460. /* Realtek hardcoded phy id1 to all zeros on certain phys */
  1461. if ( priv->phy_oui == PHY_OUI_REALTEK2 )
  1462. priv->phy_oui = PHY_OUI_REALTEK;
  1463. /* Setup phy revision for Realtek */
  1464. if ( priv->phy_oui == PHY_OUI_REALTEK &&
  1465. priv->phy_model == PHY_MODEL_REALTEK_8211 )
  1466. priv->phy_rev = mii_rw ( priv, phyaddr, MII_RESV1,
  1467. MII_READ ) & PHY_REV_MASK;
  1468. break;
  1469. }
  1470. if ( i == 33 ) {
  1471. DBG ( "Could not find a valid PHY.\n" );
  1472. rc = -ENODEV;
  1473. goto err_phy;
  1474. }
  1475. if ( ! phyinitialised ) {
  1476. /* reset it */
  1477. phy_init ( priv );
  1478. } else {
  1479. u32 mii_status = mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  1480. if ( mii_status & PHY_GIGABIT ) {
  1481. priv->gigabit = PHY_GIGABIT;
  1482. }
  1483. }
  1484. return 0;
  1485. err_phy:
  1486. if ( phystate_orig )
  1487. writel ( phystate | NVREG_ADAPTCTL_RUNNING,
  1488. ioaddr + NvRegAdapterControl );
  1489. return rc;
  1490. }
  1491. /**
  1492. * forcedeth_map_regs - Find a suitable BAR for the NIC and
  1493. * map the registers in memory
  1494. *
  1495. * @v priv Driver private structure
  1496. *
  1497. * @ret rc Return status code
  1498. **/
  1499. static int
  1500. forcedeth_map_regs ( struct forcedeth_private *priv )
  1501. {
  1502. void *ioaddr;
  1503. uint32_t bar;
  1504. unsigned long addr;
  1505. u32 register_size;
  1506. int reg;
  1507. int rc;
  1508. /* Set register size based on NIC */
  1509. if ( priv->driver_data & ( DEV_HAS_VLAN | DEV_HAS_MSI_X |
  1510. DEV_HAS_POWER_CNTRL | DEV_HAS_STATISTICS_V2 |
  1511. DEV_HAS_STATISTICS_V3 ) ) {
  1512. register_size = NV_PCI_REGSZ_VER3;
  1513. } else if ( priv->driver_data & DEV_HAS_STATISTICS_V1 ) {
  1514. register_size = NV_PCI_REGSZ_VER2;
  1515. } else {
  1516. register_size = NV_PCI_REGSZ_VER1;
  1517. }
  1518. /* Find an appropriate region for all the registers */
  1519. rc = -EINVAL;
  1520. addr = 0;
  1521. for ( reg = PCI_BASE_ADDRESS_0; reg <= PCI_BASE_ADDRESS_5; reg += 4 ) {
  1522. pci_read_config_dword ( priv->pci_dev, reg, &bar );
  1523. if ( ( ( bar & PCI_BASE_ADDRESS_SPACE ) ==
  1524. PCI_BASE_ADDRESS_SPACE_MEMORY ) &&
  1525. ( pci_bar_size ( priv->pci_dev, reg ) >=
  1526. register_size ) ) {
  1527. addr = pci_bar_start ( priv->pci_dev, reg );
  1528. break;
  1529. }
  1530. }
  1531. if ( reg > PCI_BASE_ADDRESS_5 ) {
  1532. DBG ( "Couldn't find register window\n" );
  1533. goto err_bar_sz;
  1534. }
  1535. rc = -ENOMEM;
  1536. ioaddr = ioremap ( addr, register_size );
  1537. if ( ! ioaddr ) {
  1538. DBG ( "Cannot remap MMIO\n" );
  1539. goto err_ioremap;
  1540. }
  1541. priv->mmio_addr = ioaddr;
  1542. return 0;
  1543. err_bar_sz:
  1544. err_ioremap:
  1545. return rc;
  1546. }
  1547. /**
  1548. * probe - Initial configuration of NIC
  1549. *
  1550. * @v pdev PCI device
  1551. * @v ent PCI IDs
  1552. *
  1553. * @ret rc Return status code
  1554. **/
  1555. static int
  1556. forcedeth_probe ( struct pci_device *pdev )
  1557. {
  1558. struct net_device *netdev;
  1559. struct forcedeth_private *priv;
  1560. void *ioaddr;
  1561. int rc;
  1562. DBGP ( "forcedeth_probe\n" );
  1563. DBG ( "Found %s, vendor = %#04x, device = %#04x\n",
  1564. pdev->id->name, pdev->id->vendor, pdev->id->device );
  1565. /* Allocate our private data */
  1566. netdev = alloc_etherdev ( sizeof ( *priv ) );
  1567. if ( ! netdev ) {
  1568. rc = -ENOMEM;
  1569. DBG ( "Failed to allocate net device\n" );
  1570. goto err_alloc_etherdev;
  1571. }
  1572. /* Link our operations to the netdev struct */
  1573. netdev_init ( netdev, &forcedeth_operations );
  1574. /* Link the PCI device to the netdev struct */
  1575. pci_set_drvdata ( pdev, netdev );
  1576. netdev->dev = &pdev->dev;
  1577. /* Get a reference to our private data */
  1578. priv = netdev_priv ( netdev );
  1579. /* We'll need these set up for the rest of the routines */
  1580. priv->pci_dev = pdev;
  1581. priv->netdev = netdev;
  1582. priv->driver_data = pdev->id->driver_data;
  1583. adjust_pci_device ( pdev );
  1584. /* Use memory mapped I/O */
  1585. if ( ( rc = forcedeth_map_regs ( priv ) ) != 0 )
  1586. goto err_map_regs;
  1587. ioaddr = priv->mmio_addr;
  1588. /* Verify and get MAC address */
  1589. if ( ( rc = nv_setup_mac_addr ( priv ) ) != 0 ) {
  1590. DBG ( "Invalid MAC address detected\n" );
  1591. goto err_mac_addr;
  1592. }
  1593. /* Disable WOL */
  1594. writel ( 0, ioaddr + NvRegWakeUpFlags );
  1595. if ( ( rc = nv_setup_phy ( priv ) ) != 0 )
  1596. goto err_setup_phy;
  1597. /* Set Pause Frame parameters */
  1598. priv->pause_flags = NV_PAUSEFRAME_RX_CAPABLE |
  1599. NV_PAUSEFRAME_RX_REQ |
  1600. NV_PAUSEFRAME_AUTONEG;
  1601. if ( ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V1 ) ||
  1602. ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V2 ) ||
  1603. ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V3 ) ) {
  1604. priv->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  1605. }
  1606. if ( priv->pause_flags & NV_PAUSEFRAME_TX_CAPABLE )
  1607. writel ( NVREG_TX_PAUSEFRAME_DISABLE, ioaddr + NvRegTxPauseFrame );
  1608. /* Set default link speed settings */
  1609. priv->linkspeed = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  1610. priv->duplex = 0;
  1611. if ( ( rc = register_netdev ( netdev ) ) != 0 ) {
  1612. DBG ( "Error registering netdev\n" );
  1613. goto err_register_netdev;
  1614. }
  1615. forcedeth_link_status ( netdev );
  1616. return 0;
  1617. err_register_netdev:
  1618. err_setup_phy:
  1619. err_mac_addr:
  1620. iounmap ( priv->mmio_addr );
  1621. err_map_regs:
  1622. netdev_nullify ( netdev );
  1623. netdev_put ( netdev );
  1624. err_alloc_etherdev:
  1625. return rc;
  1626. }
  1627. static void
  1628. nv_restore_phy ( struct forcedeth_private *priv )
  1629. {
  1630. u16 phy_reserved, mii_control;
  1631. if ( priv->phy_oui == PHY_OUI_REALTEK &&
  1632. priv->phy_model == PHY_MODEL_REALTEK_8201 ) {
  1633. mii_rw ( priv, priv->phyaddr, PHY_REALTEK_INIT_REG1,
  1634. PHY_REALTEK_INIT3 );
  1635. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1636. PHY_REALTEK_INIT_REG2, MII_READ );
  1637. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1638. phy_reserved |= PHY_REALTEK_INIT8;
  1639. mii_rw ( priv, priv->phyaddr, PHY_REALTEK_INIT_REG2,
  1640. phy_reserved );
  1641. mii_rw ( priv, priv->phyaddr, PHY_REALTEK_INIT_REG1,
  1642. PHY_REALTEK_INIT1 );
  1643. /* restart auto negotiation */
  1644. mii_control = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1645. mii_control |= ( BMCR_ANRESTART | BMCR_ANENABLE );
  1646. mii_rw ( priv, priv->phyaddr, MII_BMCR, mii_control );
  1647. }
  1648. }
  1649. /**
  1650. * remove - Device Removal Routine
  1651. *
  1652. * @v pdev PCI device information struct
  1653. **/
  1654. static void
  1655. forcedeth_remove ( struct pci_device *pdev )
  1656. {
  1657. struct net_device *netdev = pci_get_drvdata ( pdev );
  1658. struct forcedeth_private *priv = netdev->priv;
  1659. DBGP ( "forcedeth_remove\n" );
  1660. unregister_netdev ( netdev );
  1661. nv_restore_phy ( priv );
  1662. nv_mgmt_release_sema ( priv );
  1663. iounmap ( priv->mmio_addr );
  1664. netdev_nullify ( netdev );
  1665. netdev_put ( netdev );
  1666. }
  1667. static struct pci_device_id forcedeth_nics[] = {
  1668. PCI_ROM(0x10DE, 0x01C3, "nForce", "nForce Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER),
  1669. PCI_ROM(0x10DE, 0x0066, "nForce2", "nForce2 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER),
  1670. PCI_ROM(0x10DE, 0x00D6, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER),
  1671. PCI_ROM(0x10DE, 0x0086, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1672. PCI_ROM(0x10DE, 0x008C, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1673. PCI_ROM(0x10DE, 0x00E6, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1674. PCI_ROM(0x10DE, 0x00DF, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1675. PCI_ROM(0x10DE, 0x0056, "CK804", "CK804 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1676. PCI_ROM(0x10DE, 0x0057, "CK804", "CK804 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1677. PCI_ROM(0x10DE, 0x0037, "MCP04", "MCP04 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1678. PCI_ROM(0x10DE, 0x0038, "MCP04", "MCP04 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1679. PCI_ROM(0x10DE, 0x0268, "MCP51", "MCP51 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX),
  1680. PCI_ROM(0x10DE, 0x0269, "MCP51", "MCP51 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX),
  1681. PCI_ROM(0x10DE, 0x0372, "MCP55", "MCP55 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X| DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED| DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX),
  1682. PCI_ROM(0x10DE, 0x0373, "MCP55", "MCP55 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X| DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX),
  1683. PCI_ROM(0x10DE, 0x03E5, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1684. PCI_ROM(0x10DE, 0x03E6, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1685. PCI_ROM(0x10DE, 0x03EE, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1686. PCI_ROM(0x10DE, 0x03EF, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1687. PCI_ROM(0x10DE, 0x0450, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1688. PCI_ROM(0x10DE, 0x0451, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1689. PCI_ROM(0x10DE, 0x0452, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1690. PCI_ROM(0x10DE, 0x0453, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1691. PCI_ROM(0x10DE, 0x054C, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1692. PCI_ROM(0x10DE, 0x054D, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1693. PCI_ROM(0x10DE, 0x054E, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1694. PCI_ROM(0x10DE, 0x054F, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1695. PCI_ROM(0x10DE, 0x07DC, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1696. PCI_ROM(0x10DE, 0x07DD, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1697. PCI_ROM(0x10DE, 0x07DE, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1698. PCI_ROM(0x10DE, 0x07DF, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1699. PCI_ROM(0x10DE, 0x0760, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1700. PCI_ROM(0x10DE, 0x0761, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1701. PCI_ROM(0x10DE, 0x0762, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1702. PCI_ROM(0x10DE, 0x0763, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1703. PCI_ROM(0x10DE, 0x0AB0, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1704. PCI_ROM(0x10DE, 0x0AB1, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1705. PCI_ROM(0x10DE, 0x0AB2, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1706. PCI_ROM(0x10DE, 0x0AB3, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1707. PCI_ROM(0x10DE, 0x0D7D, "MCP89", "MCP89 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX),
  1708. };
  1709. struct pci_driver forcedeth_driver __pci_driver = {
  1710. .ids = forcedeth_nics,
  1711. .id_count = ARRAY_SIZE(forcedeth_nics),
  1712. .probe = forcedeth_probe,
  1713. .remove = forcedeth_remove,
  1714. };