12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436 |
-
-
-
- #include "etherboot.h"
-
- #include "nic.h"
-
- #include <gpxe/pci.h>
-
- #include <gpxe/ethernet.h>
- #include "mii.h"
-
- #define drv_version "v1.2"
- #define drv_date "05-14-2005"
-
-
- #ifdef TFTM_DEBUG
- #define dprintf(x) printf x
- #else
- #define dprintf(x)
- #endif
-
- #define ETH_DATA_LEN 1500
-
-
- #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr))
- #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr))
-
- static unsigned long BASE;
-
- #define PCI_DEVICE_ID_NVIDIA_NVENET_1 0x01c3
- #define PCI_DEVICE_ID_NVIDIA_NVENET_2 0x0066
- #define PCI_DEVICE_ID_NVIDIA_NVENET_4 0x0086
- #define PCI_DEVICE_ID_NVIDIA_NVENET_5 0x008c
- #define PCI_DEVICE_ID_NVIDIA_NVENET_3 0x00d6
- #define PCI_DEVICE_ID_NVIDIA_NVENET_7 0x00df
- #define PCI_DEVICE_ID_NVIDIA_NVENET_6 0x00e6
- #define PCI_DEVICE_ID_NVIDIA_NVENET_8 0x0056
- #define PCI_DEVICE_ID_NVIDIA_NVENET_9 0x0057
- #define PCI_DEVICE_ID_NVIDIA_NVENET_10 0x0037
- #define PCI_DEVICE_ID_NVIDIA_NVENET_11 0x0038
-
-
-
-
- #define DEV_NEED_LASTPACKET1 0x0001
- #define DEV_IRQMASK_1 0x0002
- #define DEV_IRQMASK_2 0x0004
- #define DEV_NEED_TIMERIRQ 0x0008
- #define DEV_NEED_LINKTIMER 0x0010
-
- enum {
- NvRegIrqStatus = 0x000,
- #define NVREG_IRQSTAT_MIIEVENT 0040
- #define NVREG_IRQSTAT_MASK 0x1ff
- NvRegIrqMask = 0x004,
- #define NVREG_IRQ_RX_ERROR 0x0001
- #define NVREG_IRQ_RX 0x0002
- #define NVREG_IRQ_RX_NOBUF 0x0004
- #define NVREG_IRQ_TX_ERR 0x0008
- #define NVREG_IRQ_TX2 0x0010
- #define NVREG_IRQ_TIMER 0x0020
- #define NVREG_IRQ_LINK 0x0040
- #define NVREG_IRQ_TX1 0x0100
- #define NVREG_IRQMASK_WANTED_1 0x005f
- #define NVREG_IRQMASK_WANTED_2 0x0147
- #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR|NVREG_IRQ_TX2|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX1))
-
- NvRegUnknownSetupReg6 = 0x008,
- #define NVREG_UNKSETUP6_VAL 3
-
-
- NvRegPollingInterval = 0x00c,
- #define NVREG_POLL_DEFAULT 970
- NvRegMisc1 = 0x080,
- #define NVREG_MISC1_HD 0x02
- #define NVREG_MISC1_FORCE 0x3b0f3c
-
- NvRegTransmitterControl = 0x084,
- #define NVREG_XMITCTL_START 0x01
- NvRegTransmitterStatus = 0x088,
- #define NVREG_XMITSTAT_BUSY 0x01
-
- NvRegPacketFilterFlags = 0x8c,
- #define NVREG_PFF_ALWAYS 0x7F0008
- #define NVREG_PFF_PROMISC 0x80
- #define NVREG_PFF_MYADDR 0x20
-
- NvRegOffloadConfig = 0x90,
- #define NVREG_OFFLOAD_HOMEPHY 0x601
- #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
- NvRegReceiverControl = 0x094,
- #define NVREG_RCVCTL_START 0x01
- NvRegReceiverStatus = 0x98,
- #define NVREG_RCVSTAT_BUSY 0x01
-
- NvRegRandomSeed = 0x9c,
- #define NVREG_RNDSEED_MASK 0x00ff
- #define NVREG_RNDSEED_FORCE 0x7f00
- #define NVREG_RNDSEED_FORCE2 0x2d00
- #define NVREG_RNDSEED_FORCE3 0x7400
-
- NvRegUnknownSetupReg1 = 0xA0,
- #define NVREG_UNKSETUP1_VAL 0x16070f
- NvRegUnknownSetupReg2 = 0xA4,
- #define NVREG_UNKSETUP2_VAL 0x16
- NvRegMacAddrA = 0xA8,
- NvRegMacAddrB = 0xAC,
- NvRegMulticastAddrA = 0xB0,
- #define NVREG_MCASTADDRA_FORCE 0x01
- NvRegMulticastAddrB = 0xB4,
- NvRegMulticastMaskA = 0xB8,
- NvRegMulticastMaskB = 0xBC,
-
- NvRegPhyInterface = 0xC0,
- #define PHY_RGMII 0x10000000
-
- NvRegTxRingPhysAddr = 0x100,
- NvRegRxRingPhysAddr = 0x104,
- NvRegRingSizes = 0x108,
- #define NVREG_RINGSZ_TXSHIFT 0
- #define NVREG_RINGSZ_RXSHIFT 16
- NvRegUnknownTransmitterReg = 0x10c,
- NvRegLinkSpeed = 0x110,
- #define NVREG_LINKSPEED_FORCE 0x10000
- #define NVREG_LINKSPEED_10 1000
- #define NVREG_LINKSPEED_100 100
- #define NVREG_LINKSPEED_1000 50
- NvRegUnknownSetupReg5 = 0x130,
- #define NVREG_UNKSETUP5_BIT31 (1<<31)
- NvRegUnknownSetupReg3 = 0x13c,
- #define NVREG_UNKSETUP3_VAL1 0x200010
- NvRegTxRxControl = 0x144,
- #define NVREG_TXRXCTL_KICK 0x0001
- #define NVREG_TXRXCTL_BIT1 0x0002
- #define NVREG_TXRXCTL_BIT2 0x0004
- #define NVREG_TXRXCTL_IDLE 0x0008
- #define NVREG_TXRXCTL_RESET 0x0010
- #define NVREG_TXRXCTL_RXCHECK 0x0400
- NvRegMIIStatus = 0x180,
- #define NVREG_MIISTAT_ERROR 0x0001
- #define NVREG_MIISTAT_LINKCHANGE 0x0008
- #define NVREG_MIISTAT_MASK 0x000f
- #define NVREG_MIISTAT_MASK2 0x000f
- NvRegUnknownSetupReg4 = 0x184,
- #define NVREG_UNKSETUP4_VAL 8
-
- NvRegAdapterControl = 0x188,
- #define NVREG_ADAPTCTL_START 0x02
- #define NVREG_ADAPTCTL_LINKUP 0x04
- #define NVREG_ADAPTCTL_PHYVALID 0x40000
- #define NVREG_ADAPTCTL_RUNNING 0x100000
- #define NVREG_ADAPTCTL_PHYSHIFT 24
- NvRegMIISpeed = 0x18c,
- #define NVREG_MIISPEED_BIT8 (1<<8)
- #define NVREG_MIIDELAY 5
- NvRegMIIControl = 0x190,
- #define NVREG_MIICTL_INUSE 0x08000
- #define NVREG_MIICTL_WRITE 0x00400
- #define NVREG_MIICTL_ADDRSHIFT 5
- NvRegMIIData = 0x194,
- NvRegWakeUpFlags = 0x200,
- #define NVREG_WAKEUPFLAGS_VAL 0x7770
- #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
- #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
- #define NVREG_WAKEUPFLAGS_D3SHIFT 12
- #define NVREG_WAKEUPFLAGS_D2SHIFT 8
- #define NVREG_WAKEUPFLAGS_D1SHIFT 4
- #define NVREG_WAKEUPFLAGS_D0SHIFT 0
- #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
- #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
- #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
- #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
-
- NvRegPatternCRC = 0x204,
- NvRegPatternMask = 0x208,
- NvRegPowerCap = 0x268,
- #define NVREG_POWERCAP_D3SUPP (1<<30)
- #define NVREG_POWERCAP_D2SUPP (1<<26)
- #define NVREG_POWERCAP_D1SUPP (1<<25)
- NvRegPowerState = 0x26c,
- #define NVREG_POWERSTATE_POWEREDUP 0x8000
- #define NVREG_POWERSTATE_VALID 0x0100
- #define NVREG_POWERSTATE_MASK 0x0003
- #define NVREG_POWERSTATE_D0 0x0000
- #define NVREG_POWERSTATE_D1 0x0001
- #define NVREG_POWERSTATE_D2 0x0002
- #define NVREG_POWERSTATE_D3 0x0003
- };
-
- #define FLAG_MASK_V1 0xffff0000
- #define FLAG_MASK_V2 0xffffc000
- #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
- #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
-
- #define NV_TX_LASTPACKET (1<<16)
- #define NV_TX_RETRYERROR (1<<19)
- #define NV_TX_LASTPACKET1 (1<<24)
- #define NV_TX_DEFERRED (1<<26)
- #define NV_TX_CARRIERLOST (1<<27)
- #define NV_TX_LATECOLLISION (1<<28)
- #define NV_TX_UNDERFLOW (1<<29)
- #define NV_TX_ERROR (1<<30)
- #define NV_TX_VALID (1<<31)
-
- #define NV_TX2_LASTPACKET (1<<29)
- #define NV_TX2_RETRYERROR (1<<18)
- #define NV_TX2_LASTPACKET1 (1<<23)
- #define NV_TX2_DEFERRED (1<<25)
- #define NV_TX2_CARRIERLOST (1<<26)
- #define NV_TX2_LATECOLLISION (1<<27)
- #define NV_TX2_UNDERFLOW (1<<28)
-
- #define NV_TX2_ERROR (1<<30)
- #define NV_TX2_VALID (1<<31)
-
- #define NV_RX_DESCRIPTORVALID (1<<16)
- #define NV_RX_MISSEDFRAME (1<<17)
- #define NV_RX_SUBSTRACT1 (1<<18)
- #define NV_RX_ERROR1 (1<<23)
- #define NV_RX_ERROR2 (1<<24)
- #define NV_RX_ERROR3 (1<<25)
- #define NV_RX_ERROR4 (1<<26)
- #define NV_RX_CRCERR (1<<27)
- #define NV_RX_OVERFLOW (1<<28)
- #define NV_RX_FRAMINGERR (1<<29)
- #define NV_RX_ERROR (1<<30)
- #define NV_RX_AVAIL (1<<31)
-
- #define NV_RX2_CHECKSUMMASK (0x1C000000)
- #define NV_RX2_CHECKSUMOK1 (0x10000000)
- #define NV_RX2_CHECKSUMOK2 (0x14000000)
- #define NV_RX2_CHECKSUMOK3 (0x18000000)
- #define NV_RX2_DESCRIPTORVALID (1<<29)
- #define NV_RX2_SUBSTRACT1 (1<<25)
- #define NV_RX2_ERROR1 (1<<18)
- #define NV_RX2_ERROR2 (1<<19)
- #define NV_RX2_ERROR3 (1<<20)
- #define NV_RX2_ERROR4 (1<<21)
- #define NV_RX2_CRCERR (1<<22)
- #define NV_RX2_OVERFLOW (1<<23)
- #define NV_RX2_FRAMINGERR (1<<24)
-
- #define NV_RX2_ERROR (1<<30)
- #define NV_RX2_AVAIL (1<<31)
-
-
- #define NV_PCI_REGSZ 0x270
-
-
- #define NV_TXRX_RESET_DELAY 4
- #define NV_TXSTOP_DELAY1 10
- #define NV_TXSTOP_DELAY1MAX 500000
- #define NV_TXSTOP_DELAY2 100
- #define NV_RXSTOP_DELAY1 10
- #define NV_RXSTOP_DELAY1MAX 500000
- #define NV_RXSTOP_DELAY2 100
- #define NV_SETUP5_DELAY 5
- #define NV_SETUP5_DELAYMAX 50000
- #define NV_POWERUP_DELAY 5
- #define NV_POWERUP_DELAYMAX 5000
- #define NV_MIIBUSY_DELAY 50
- #define NV_MIIPHY_DELAY 10
- #define NV_MIIPHY_DELAYMAX 10000
-
- #define NV_WAKEUPPATTERNS 5
- #define NV_WAKEUPMASKENTRIES 4
-
-
- #define NV_WATCHDOG_TIMEO (5*HZ)
-
- #define RX_RING 4
- #define TX_RING 2
-
-
- #define TX_LIMIT_STOP 63
- #define TX_LIMIT_START 62
-
-
- #define RX_NIC_BUFSIZE (ETH_DATA_LEN + 64)
-
- #define RX_ALLOC_BUFSIZE (ETH_DATA_LEN + 128)
-
- #define OOM_REFILL (1+HZ/20)
- #define POLL_WAIT (1+HZ/100)
- #define LINK_TIMEOUT (3*HZ)
-
-
- #define DESC_VER_1 0x0
- #define DESC_VER_2 (0x02100|NVREG_TXRXCTL_RXCHECK)
-
-
- #define PHY_OUI_MARVELL 0x5043
- #define PHY_OUI_CICADA 0x03f1
- #define PHYID1_OUI_MASK 0x03ff
- #define PHYID1_OUI_SHFT 6
- #define PHYID2_OUI_MASK 0xfc00
- #define PHYID2_OUI_SHFT 10
- #define PHY_INIT1 0x0f000
- #define PHY_INIT2 0x0e00
- #define PHY_INIT3 0x01000
- #define PHY_INIT4 0x0200
- #define PHY_INIT5 0x0004
- #define PHY_INIT6 0x02000
- #define PHY_GIGABIT 0x0100
-
- #define PHY_TIMEOUT 0x1
- #define PHY_ERROR 0x2
-
- #define PHY_100 0x1
- #define PHY_1000 0x2
- #define PHY_HALF 0x100
-
-
- #define MII_1000BT_CR 0x09
- #define MII_1000BT_SR 0x0a
- #define ADVERTISE_1000FULL 0x0200
- #define ADVERTISE_1000HALF 0x0100
- #define LPA_1000FULL 0x0800
- #define LPA_1000HALF 0x0400
-
-
- struct ring_desc {
- u32 PacketBuffer;
- u32 FlagLen;
- };
-
-
-
- struct {
- struct ring_desc tx_ring[TX_RING];
- unsigned char txb[TX_RING * RX_NIC_BUFSIZE];
- struct ring_desc rx_ring[RX_RING];
- unsigned char rxb[RX_RING * RX_NIC_BUFSIZE];
- } forcedeth_bufs __shared;
- #define tx_ring forcedeth_bufs.tx_ring
- #define rx_ring forcedeth_bufs.rx_ring
- #define txb forcedeth_bufs.txb
- #define rxb forcedeth_bufs.rxb
-
-
- static struct forcedeth_private {
-
-
- int in_shutdown;
- u32 linkspeed;
- int duplex;
- int phyaddr;
- int wolenabled;
- unsigned int phy_oui;
- u16 gigabit;
-
-
- u8 *ring_addr;
- u32 orig_mac[2];
- u32 irqmask;
- u32 desc_ver;
-
-
- unsigned int cur_rx, refill_rx;
-
-
-
- unsigned int next_tx, nic_tx;
- u32 tx_flags;
- } npx;
-
- static struct forcedeth_private *np;
-
- static inline void pci_push(u8 * base)
- {
-
- readl(base);
- }
-
- static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
- {
- return le32_to_cpu(prd->FlagLen)
- & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
- }
-
- static int reg_delay(int offset, u32 mask,
- u32 target, int delay, int delaymax, const char *msg)
- {
- u8 *base = (u8 *) BASE;
-
- pci_push(base);
- do {
- udelay(delay);
- delaymax -= delay;
- if (delaymax < 0) {
- if (msg)
- printf(msg);
- return 1;
- }
- } while ((readl(base + offset) & mask) != target);
- return 0;
- }
-
- #define MII_READ (-1)
- #define MII_PHYSID1 0x02
- #define MII_PHYSID2 0x03
- #define MII_BMCR 0x00
- #define MII_BMSR 0x01
- #define MII_ADVERTISE 0x04
- #define MII_LPA 0x05
-
- #define BMSR_ANEGCOMPLETE 0x0020
-
-
- #define LPA_SLCT 0x001f
- #define LPA_10HALF 0x0020
- #define LPA_10FULL 0x0040
- #define LPA_100HALF 0x0080
- #define LPA_100FULL 0x0100
- #define LPA_100BASE4 0x0200
- #define LPA_RESV 0x1c00
- #define LPA_RFAULT 0x2000
- #define LPA_LPACK 0x4000
- #define LPA_NPAGE 0x8000
-
-
- static int mii_rw(struct nic *nic __unused, int addr, int miireg,
- int value)
- {
- u8 *base = (u8 *) BASE;
- u32 reg;
- int retval;
-
- writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
-
- reg = readl(base + NvRegMIIControl);
- if (reg & NVREG_MIICTL_INUSE) {
- writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
- udelay(NV_MIIBUSY_DELAY);
- }
-
- reg =
- (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
- if (value != MII_READ) {
- writel(value, base + NvRegMIIData);
- reg |= NVREG_MIICTL_WRITE;
- }
- writel(reg, base + NvRegMIIControl);
-
- if (reg_delay(NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
- NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
- dprintf(("mii_rw of reg %d at PHY %d timed out.\n",
- miireg, addr));
- retval = -1;
- } else if (value != MII_READ) {
-
- dprintf(("mii_rw wrote 0x%x to reg %d at PHY %d\n",
- value, miireg, addr));
- retval = 0;
- } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
- dprintf(("mii_rw of reg %d at PHY %d failed.\n",
- miireg, addr));
- retval = -1;
- } else {
- retval = readl(base + NvRegMIIData);
- dprintf(("mii_rw read from reg %d at PHY %d: 0x%x.\n",
- miireg, addr, retval));
- }
- return retval;
- }
-
- static int phy_reset(struct nic *nic)
- {
-
- u32 miicontrol;
- unsigned int tries = 0;
-
- miicontrol = mii_rw(nic, np->phyaddr, MII_BMCR, MII_READ);
- miicontrol |= BMCR_RESET;
- if (mii_rw(nic, np->phyaddr, MII_BMCR, miicontrol)) {
- return -1;
- }
-
-
- mdelay(500);
-
-
- while (miicontrol & BMCR_RESET) {
- mdelay(10);
- miicontrol = mii_rw(nic, np->phyaddr, MII_BMCR, MII_READ);
-
- if (tries++ > 100)
- return -1;
- }
- return 0;
- }
-
- static int phy_init(struct nic *nic)
- {
- u8 *base = (u8 *) BASE;
- u32 phyinterface, phy_reserved, mii_status, mii_control,
- mii_control_1000, reg;
-
-
- reg = mii_rw(nic, np->phyaddr, MII_ADVERTISE, MII_READ);
- reg |=
- (ADVERTISE_10HALF | ADVERTISE_10FULL | ADVERTISE_100HALF |
- ADVERTISE_100FULL | 0x800 | 0x400);
- if (mii_rw(nic, np->phyaddr, MII_ADVERTISE, reg)) {
- printf("phy write to advertise failed.\n");
- return PHY_ERROR;
- }
-
-
- phyinterface = readl(base + NvRegPhyInterface);
-
-
- mii_status = mii_rw(nic, np->phyaddr, MII_BMSR, MII_READ);
-
- if (mii_status & PHY_GIGABIT) {
- np->gigabit = PHY_GIGABIT;
- mii_control_1000 =
- mii_rw(nic, np->phyaddr, MII_1000BT_CR, MII_READ);
- mii_control_1000 &= ~ADVERTISE_1000HALF;
- if (phyinterface & PHY_RGMII)
- mii_control_1000 |= ADVERTISE_1000FULL;
- else
- mii_control_1000 &= ~ADVERTISE_1000FULL;
-
- if (mii_rw
- (nic, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
- printf("phy init failed.\n");
- return PHY_ERROR;
- }
- } else
- np->gigabit = 0;
-
-
- if (phy_reset(nic)) {
- printf("phy reset failed\n");
- return PHY_ERROR;
- }
-
-
- if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII)) {
- phy_reserved =
- mii_rw(nic, np->phyaddr, MII_RESV1, MII_READ);
- phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
- phy_reserved |= (PHY_INIT3 | PHY_INIT4);
- if (mii_rw(nic, np->phyaddr, MII_RESV1, phy_reserved)) {
- printf("phy init failed.\n");
- return PHY_ERROR;
- }
- phy_reserved =
- mii_rw(nic, np->phyaddr, MII_NCONFIG, MII_READ);
- phy_reserved |= PHY_INIT5;
- if (mii_rw(nic, np->phyaddr, MII_NCONFIG, phy_reserved)) {
- printf("phy init failed.\n");
- return PHY_ERROR;
- }
- }
- if (np->phy_oui == PHY_OUI_CICADA) {
- phy_reserved =
- mii_rw(nic, np->phyaddr, MII_SREVISION, MII_READ);
- phy_reserved |= PHY_INIT6;
- if (mii_rw(nic, np->phyaddr, MII_SREVISION, phy_reserved)) {
- printf("phy init failed.\n");
- return PHY_ERROR;
- }
- }
-
-
- mii_control = mii_rw(nic, np->phyaddr, MII_BMCR, MII_READ);
- mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
- if (mii_rw(nic, np->phyaddr, MII_BMCR, mii_control)) {
- return PHY_ERROR;
- }
-
- return 0;
- }
-
- static void start_rx(struct nic *nic __unused)
- {
- u8 *base = (u8 *) BASE;
-
- dprintf(("start_rx\n"));
-
- if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
- writel(0, base + NvRegReceiverControl);
- pci_push(base);
- }
- writel(np->linkspeed, base + NvRegLinkSpeed);
- pci_push(base);
- writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
- pci_push(base);
- }
-
- static void stop_rx(void)
- {
- u8 *base = (u8 *) BASE;
-
- dprintf(("stop_rx\n"));
- writel(0, base + NvRegReceiverControl);
- reg_delay(NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
- NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
- "stop_rx: ReceiverStatus remained busy");
-
- udelay(NV_RXSTOP_DELAY2);
- writel(0, base + NvRegLinkSpeed);
- }
-
- static void start_tx(struct nic *nic __unused)
- {
- u8 *base = (u8 *) BASE;
-
- dprintf(("start_tx\n"));
- writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
- pci_push(base);
- }
-
- static void stop_tx(void)
- {
- u8 *base = (u8 *) BASE;
-
- dprintf(("stop_tx\n"));
- writel(0, base + NvRegTransmitterControl);
- reg_delay(NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
- NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
- "stop_tx: TransmitterStatus remained busy");
-
- udelay(NV_TXSTOP_DELAY2);
- writel(0, base + NvRegUnknownTransmitterReg);
- }
-
-
- static void txrx_reset(struct nic *nic __unused)
- {
- u8 *base = (u8 *) BASE;
-
- dprintf(("txrx_reset\n"));
- writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->desc_ver,
- base + NvRegTxRxControl);
-
- pci_push(base);
- udelay(NV_TXRX_RESET_DELAY);
- writel(NVREG_TXRXCTL_BIT2 | np->desc_ver, base + NvRegTxRxControl);
- pci_push(base);
- }
-
-
- static int alloc_rx(struct nic *nic __unused)
- {
- unsigned int refill_rx = np->refill_rx;
- int i;
-
- for (i = 0; i < RX_RING; i++) {
-
- rx_ring[i].PacketBuffer =
- virt_to_le32desc(&rxb[i * RX_NIC_BUFSIZE]);
- wmb();
- rx_ring[i].FlagLen =
- cpu_to_le32(RX_NIC_BUFSIZE | NV_RX_AVAIL);
-
-
- refill_rx++;
- }
- np->refill_rx = refill_rx;
- if (np->cur_rx - refill_rx == RX_RING)
- return 1;
- return 0;
- }
-
- static int update_linkspeed(struct nic *nic)
- {
- int adv, lpa;
- u32 newls;
- int newdup = np->duplex;
- u32 mii_status;
- int retval = 0;
- u32 control_1000, status_1000, phyreg;
- u8 *base = (u8 *) BASE;
- int i;
-
-
-
- mii_rw(nic, np->phyaddr, MII_BMSR, MII_READ);
- mii_status = mii_rw(nic, np->phyaddr, MII_BMSR, MII_READ);
-
- #if 1
-
- for(i=0;i<30;i++) {
- mii_status = mii_rw(nic, np->phyaddr, MII_BMSR, MII_READ);
- if((mii_status & BMSR_LSTATUS) && (mii_status & BMSR_ANEGCOMPLETE)) break;
- mdelay(100);
- }
- #endif
-
- if (!(mii_status & BMSR_LSTATUS)) {
- printf
- ("no link detected by phy - falling back to 10HD.\n");
- newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
- newdup = 0;
- retval = 0;
- goto set_speed;
- }
-
-
- if (!(mii_status & BMSR_ANEGCOMPLETE)) {
-
- newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
- newdup = 0;
- retval = 0;
- printf("autoneg not completed - falling back to 10HD.\n");
- goto set_speed;
- }
-
- retval = 1;
- if (np->gigabit == PHY_GIGABIT) {
- control_1000 =
- mii_rw(nic, np->phyaddr, MII_1000BT_CR, MII_READ);
- status_1000 =
- mii_rw(nic, np->phyaddr, MII_1000BT_SR, MII_READ);
-
- if ((control_1000 & ADVERTISE_1000FULL) &&
- (status_1000 & LPA_1000FULL)) {
- printf
- ("update_linkspeed: GBit ethernet detected.\n");
- newls =
- NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_1000;
- newdup = 1;
- goto set_speed;
- }
- }
-
- adv = mii_rw(nic, np->phyaddr, MII_ADVERTISE, MII_READ);
- lpa = mii_rw(nic, np->phyaddr, MII_LPA, MII_READ);
- dprintf(("update_linkspeed: PHY advertises 0x%hX, lpa 0x%hX.\n",
- adv, lpa));
-
-
- lpa = lpa & adv;
- if (lpa & LPA_100FULL) {
- newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
- newdup = 1;
- } else if (lpa & LPA_100HALF) {
- newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
- newdup = 0;
- } else if (lpa & LPA_10FULL) {
- newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
- newdup = 1;
- } else if (lpa & LPA_10HALF) {
- newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
- newdup = 0;
- } else {
- printf("bad ability %hX - falling back to 10HD.\n", lpa);
- newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
- newdup = 0;
- }
-
- set_speed:
- if (np->duplex == newdup && np->linkspeed == newls)
- return retval;
-
- dprintf(("changing link setting from %d/%s to %d/%s.\n",
- np->linkspeed, np->duplex ? "Full-Duplex": "Half-Duplex", newls, newdup ? "Full-Duplex": "Half-Duplex"));
-
- np->duplex = newdup;
- np->linkspeed = newls;
-
- if (np->gigabit == PHY_GIGABIT) {
- phyreg = readl(base + NvRegRandomSeed);
- phyreg &= ~(0x3FF00);
- if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
- phyreg |= NVREG_RNDSEED_FORCE3;
- else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
- phyreg |= NVREG_RNDSEED_FORCE2;
- else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
- phyreg |= NVREG_RNDSEED_FORCE;
- writel(phyreg, base + NvRegRandomSeed);
- }
-
- phyreg = readl(base + NvRegPhyInterface);
- phyreg &= ~(PHY_HALF | PHY_100 | PHY_1000);
- if (np->duplex == 0)
- phyreg |= PHY_HALF;
- if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
- phyreg |= PHY_100;
- else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
- phyreg |= PHY_1000;
- writel(phyreg, base + NvRegPhyInterface);
-
- writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
- base + NvRegMisc1);
- pci_push(base);
- writel(np->linkspeed, base + NvRegLinkSpeed);
- pci_push(base);
-
- return retval;
- }
-
- #if 0
- static void nv_linkchange(struct nic *nic)
- {
- if (update_linkspeed(nic)) {
-
- stop_rx();
-
-
-
-
- start_rx(nic);
- } else {
-
-
-
- stop_rx();
-
- }
- }
- #endif
-
- static int init_ring(struct nic *nic)
- {
- int i;
-
- np->next_tx = np->nic_tx = 0;
- for (i = 0; i < TX_RING; i++)
- tx_ring[i].FlagLen = 0;
-
- np->cur_rx = 0;
- np->refill_rx = 0;
- for (i = 0; i < RX_RING; i++)
- rx_ring[i].FlagLen = 0;
- return alloc_rx(nic);
- }
-
- static void set_multicast(struct nic *nic)
- {
-
- u8 *base = (u8 *) BASE;
- u32 addr[2];
- u32 mask[2];
- u32 pff;
- u32 alwaysOff[2];
- u32 alwaysOn[2];
-
- memset(addr, 0, sizeof(addr));
- memset(mask, 0, sizeof(mask));
-
- pff = NVREG_PFF_MYADDR;
-
- alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
-
- addr[0] = alwaysOn[0];
- addr[1] = alwaysOn[1];
- mask[0] = alwaysOn[0] | alwaysOff[0];
- mask[1] = alwaysOn[1] | alwaysOff[1];
-
- addr[0] |= NVREG_MCASTADDRA_FORCE;
- pff |= NVREG_PFF_ALWAYS;
- stop_rx();
- writel(addr[0], base + NvRegMulticastAddrA);
- writel(addr[1], base + NvRegMulticastAddrB);
- writel(mask[0], base + NvRegMulticastMaskA);
- writel(mask[1], base + NvRegMulticastMaskB);
- writel(pff, base + NvRegPacketFilterFlags);
- start_rx(nic);
- }
-
-
- static int forcedeth_reset(struct nic *nic)
- {
- u8 *base = (u8 *) BASE;
- int ret, oom, i;
- ret = 0;
- dprintf(("forcedeth: open\n"));
-
-
-
- writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
- writel(0, base + NvRegMulticastAddrB);
- writel(0, base + NvRegMulticastMaskA);
- writel(0, base + NvRegMulticastMaskB);
- writel(0, base + NvRegPacketFilterFlags);
-
- writel(0, base + NvRegTransmitterControl);
- writel(0, base + NvRegReceiverControl);
-
- writel(0, base + NvRegAdapterControl);
-
-
- oom = init_ring(nic);
-
- writel(0, base + NvRegLinkSpeed);
- writel(0, base + NvRegUnknownTransmitterReg);
- txrx_reset(nic);
- writel(0, base + NvRegUnknownSetupReg6);
-
- np->in_shutdown = 0;
-
-
- {
- u32 mac[2];
-
- mac[0] =
- (nic->node_addr[0] << 0) + (nic->node_addr[1] << 8) +
- (nic->node_addr[2] << 16) + (nic->node_addr[3] << 24);
- mac[1] =
- (nic->node_addr[4] << 0) + (nic->node_addr[5] << 8);
-
- writel(mac[0], base + NvRegMacAddrA);
- writel(mac[1], base + NvRegMacAddrB);
- }
-
-
- writel((u32) virt_to_le32desc(&rx_ring[0]),
- base + NvRegRxRingPhysAddr);
- writel((u32) virt_to_le32desc(&tx_ring[0]),
- base + NvRegTxRingPhysAddr);
-
- writel(((RX_RING - 1) << NVREG_RINGSZ_RXSHIFT) +
- ((TX_RING - 1) << NVREG_RINGSZ_TXSHIFT),
- base + NvRegRingSizes);
-
-
- np->linkspeed = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
- np->duplex = 0;
- writel(np->linkspeed, base + NvRegLinkSpeed);
- writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
- writel(np->desc_ver, base + NvRegTxRxControl);
- pci_push(base);
- writel(NVREG_TXRXCTL_BIT1 | np->desc_ver, base + NvRegTxRxControl);
- reg_delay(NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31,
- NVREG_UNKSETUP5_BIT31, NV_SETUP5_DELAY,
- NV_SETUP5_DELAYMAX,
- "open: SetupReg5, Bit 31 remained off\n");
-
- writel(0, base + NvRegUnknownSetupReg4);
-
- writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
- #if 0
- printf("%d-Mbs Link, %s-Duplex\n",
- np->linkspeed & NVREG_LINKSPEED_10 ? 10 : 100,
- np->duplex ? "Full" : "Half");
- #endif
-
-
- writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
- writel(readl(base + NvRegTransmitterStatus),
- base + NvRegTransmitterStatus);
- writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
- writel(NVREG_OFFLOAD_NORMAL, base + NvRegOffloadConfig);
-
- writel(readl(base + NvRegReceiverStatus),
- base + NvRegReceiverStatus);
-
-
- i = random();
- writel(NVREG_RNDSEED_FORCE | (i & NVREG_RNDSEED_MASK),
- base + NvRegRandomSeed);
- writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
- writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
- writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
- writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
- writel((np->
- phyaddr << NVREG_ADAPTCTL_PHYSHIFT) |
- NVREG_ADAPTCTL_PHYVALID | NVREG_ADAPTCTL_RUNNING,
- base + NvRegAdapterControl);
- writel(NVREG_MIISPEED_BIT8 | NVREG_MIIDELAY, base + NvRegMIISpeed);
- writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
- writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
-
- i = readl(base + NvRegPowerState);
- if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
- writel(NVREG_POWERSTATE_POWEREDUP | i,
- base + NvRegPowerState);
-
- pci_push(base);
- udelay(10);
- writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID,
- base + NvRegPowerState);
-
- writel(0, base + NvRegIrqMask);
- pci_push(base);
- writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
- writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
- pci_push(base);
-
- writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
- writel(0, base + NvRegMulticastAddrB);
- writel(0, base + NvRegMulticastMaskA);
- writel(0, base + NvRegMulticastMaskB);
- writel(NVREG_PFF_ALWAYS | NVREG_PFF_MYADDR,
- base + NvRegPacketFilterFlags);
-
- set_multicast(nic);
-
-
- {
- u32 miistat;
- miistat = readl(base + NvRegMIIStatus);
- writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
- dprintf(("startup: got 0x%hX.\n", miistat));
- }
- ret = update_linkspeed(nic);
-
-
- start_tx(nic);
-
- if (ret) {
-
- } else {
- printf("no link during initialization.\n");
- }
-
- return ret;
- }
-
-
-
- static int forcedeth_poll(struct nic *nic, int retrieve)
- {
-
-
-
-
- int len;
- int i;
- u32 Flags;
-
- i = np->cur_rx % RX_RING;
-
- Flags = le32_to_cpu(rx_ring[i].FlagLen);
- len = nv_descr_getlength(&rx_ring[i], np->desc_ver);
-
- if (Flags & NV_RX_AVAIL)
- return 0;
-
- if (np->desc_ver == DESC_VER_1) {
- if (!(Flags & NV_RX_DESCRIPTORVALID))
- return 0;
- } else {
- if (!(Flags & NV_RX2_DESCRIPTORVALID))
- return 0;
- }
-
- if (!retrieve)
- return 1;
-
-
- nic->packetlen = len;
- memcpy(nic->packet, rxb + (i * RX_NIC_BUFSIZE), nic->packetlen);
-
- wmb();
- np->cur_rx++;
- alloc_rx(nic);
- return 1;
- }
-
-
-
- static void forcedeth_transmit(struct nic *nic, const char *d,
- unsigned int t,
- unsigned int s,
- const char *p)
- {
-
- u8 *ptxb;
- u16 nstype;
- u8 *base = (u8 *) BASE;
- int nr = np->next_tx % TX_RING;
-
-
- ptxb = txb + (nr * RX_NIC_BUFSIZE);
-
-
-
- memcpy(ptxb, d, ETH_ALEN);
- memcpy(ptxb + ETH_ALEN, nic->node_addr, ETH_ALEN);
- nstype = htons((u16) t);
- memcpy(ptxb + 2 * ETH_ALEN, (u8 *) & nstype, 2);
- memcpy(ptxb + ETH_HLEN, p, s);
-
- s += ETH_HLEN;
- while (s < ETH_ZLEN)
- ptxb[s++] = '\0';
-
- tx_ring[nr].PacketBuffer = (u32) virt_to_le32desc(ptxb);
-
- wmb();
- tx_ring[nr].FlagLen = cpu_to_le32((s - 1) | np->tx_flags);
-
- writel(NVREG_TXRXCTL_KICK | np->desc_ver, base + NvRegTxRxControl);
- pci_push(base);
- np->next_tx++;
- }
-
-
- static void forcedeth_disable ( struct nic *nic __unused ) {
-
-
-
- u8 *base = (u8 *) BASE;
- np->in_shutdown = 1;
- stop_tx();
- stop_rx();
-
-
- writel(0, base + NvRegIrqMask);
- pci_push(base);
- dprintf(("Irqmask is zero again\n"));
-
-
-
- writel(np->orig_mac[0], base + NvRegMacAddrA);
- writel(np->orig_mac[1], base + NvRegMacAddrB);
- }
-
-
- static void forcedeth_irq(struct nic *nic __unused,
- irq_action_t action __unused)
- {
- switch (action) {
- case DISABLE:
- break;
- case ENABLE:
- break;
- case FORCE:
- break;
- }
- }
-
- static struct nic_operations forcedeth_operations = {
- .connect = dummy_connect,
- .poll = forcedeth_poll,
- .transmit = forcedeth_transmit,
- .irq = forcedeth_irq,
-
- };
-
-
- #define IORESOURCE_MEM 0x00000200
- #define board_found 1
- #define valid_link 0
- static int forcedeth_probe ( struct nic *nic, struct pci_device *pci ) {
-
- unsigned long addr;
- int sz;
- u8 *base;
- int i;
-
- if (pci->ioaddr == 0)
- return 0;
-
- printf("forcedeth.c: Found %s, vendor=0x%hX, device=0x%hX\n",
- pci->driver_name, pci->vendor, pci->device);
-
- nic->ioaddr = pci->ioaddr;
- nic->irqno = 0;
-
-
- np = &npx;
-
- adjust_pci_device(pci);
-
- addr = pci_bar_start(pci, PCI_BASE_ADDRESS_0);
- sz = pci_bar_size(pci, PCI_BASE_ADDRESS_0);
-
-
- BASE = (unsigned long) ioremap(addr, sz);
- if (!BASE)
- return 0;
-
-
- if (pci->device == PCI_DEVICE_ID_NVIDIA_NVENET_1 ||
- pci->device == PCI_DEVICE_ID_NVIDIA_NVENET_2 ||
- pci->device == PCI_DEVICE_ID_NVIDIA_NVENET_3)
- np->desc_ver = DESC_VER_1;
- else
- np->desc_ver = DESC_VER_2;
-
-
-
-
-
- base = (u8 *) BASE;
- np->orig_mac[0] = readl(base + NvRegMacAddrA);
- np->orig_mac[1] = readl(base + NvRegMacAddrB);
-
- nic->node_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
- nic->node_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
- nic->node_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
- nic->node_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
- nic->node_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
- nic->node_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
- #ifdef LINUX
- if (!is_valid_ether_addr(dev->dev_addr)) {
-
-
- printk(KERN_ERR
- "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
- pci_name(pci_dev), dev->dev_addr[0],
- dev->dev_addr[1], dev->dev_addr[2],
- dev->dev_addr[3], dev->dev_addr[4],
- dev->dev_addr[5]);
- printk(KERN_ERR
- "Please complain to your hardware vendor. Switching to a random MAC.\n");
- dev->dev_addr[0] = 0x00;
- dev->dev_addr[1] = 0x00;
- dev->dev_addr[2] = 0x6c;
- get_random_bytes(&dev->dev_addr[3], 3);
- }
- #endif
-
- DBG ( "%s: MAC Address %s\n", pci->driver_name, eth_ntoa ( nic->node_addr ) );
-
-
- writel(0, base + NvRegWakeUpFlags);
- np->wolenabled = 0;
-
- if (np->desc_ver == DESC_VER_1) {
- np->tx_flags = NV_TX_LASTPACKET | NV_TX_VALID;
- } else {
- np->tx_flags = NV_TX2_LASTPACKET | NV_TX2_VALID;
- }
-
- switch (pci->device) {
- case 0x01C3:
-
- np->irqmask = NVREG_IRQMASK_WANTED_2 | NVREG_IRQ_TIMER;
-
-
- break;
- case 0x0066:
-
- case 0x00D6:
-
- np->irqmask = NVREG_IRQMASK_WANTED_2;
- np->irqmask |= NVREG_IRQ_TIMER;
-
-
- if (np->desc_ver == DESC_VER_1)
- np->tx_flags |= NV_TX_LASTPACKET1;
- else
- np->tx_flags |= NV_TX2_LASTPACKET1;
- break;
- case 0x0086:
-
- case 0x008c:
-
- case 0x00e6:
-
- case 0x00df:
-
- case 0x0056:
-
- case 0x0057:
-
- case 0x0037:
-
- case 0x0038:
-
- np->irqmask = NVREG_IRQMASK_WANTED_2;
- np->irqmask |= NVREG_IRQ_TIMER;
-
-
- if (np->desc_ver == DESC_VER_1)
- np->tx_flags |= NV_TX_LASTPACKET1;
- else
- np->tx_flags |= NV_TX2_LASTPACKET1;
- break;
- default:
- printf
- ("Your card was undefined in this driver. Review driver_data in Linux driver and send a patch\n");
- }
-
-
- for (i = 1; i < 32; i++) {
- int id1, id2;
- id1 = mii_rw(nic, i, MII_PHYSID1, MII_READ);
- if (id1 < 0 || id1 == 0xffff)
- continue;
- id2 = mii_rw(nic, i, MII_PHYSID2, MII_READ);
- if (id2 < 0 || id2 == 0xffff)
- continue;
- id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
- id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
- dprintf
- (("%s: open: Found PHY %hX:%hX at address %d.\n",
- pci->driver_name, id1, id2, i));
- np->phyaddr = i;
- np->phy_oui = id1 | id2;
- break;
- }
- if (i == 32) {
-
-
- printf
- ("%s: open: Could not find a valid PHY.\n", pci->driver_name);
- }
-
- if (i != 32) {
-
- phy_init(nic);
- }
-
- dprintf(("%s: forcedeth.c: subsystem: %hX:%hX bound to %s\n",
- pci->driver_name, pci->vendor, pci->dev_id, pci->driver_name));
- if(!forcedeth_reset(nic)) return 0;
-
-
- nic->nic_op = &forcedeth_operations;
- return 1;
- }
-
- static struct pci_device_id forcedeth_nics[] = {
- PCI_ROM(0x10de, 0x01C3, "nforce", "nForce NVENET_1 Ethernet Controller"),
- PCI_ROM(0x10de, 0x0066, "nforce2", "nForce NVENET_2 Ethernet Controller"),
- PCI_ROM(0x10de, 0x00D6, "nforce3", "nForce NVENET_3 Ethernet Controller"),
- PCI_ROM(0x10de, 0x0086, "nforce4", "nForce NVENET_4 Ethernet Controller"),
- PCI_ROM(0x10de, 0x008c, "nforce5", "nForce NVENET_5 Ethernet Controller"),
- PCI_ROM(0x10de, 0x00e6, "nforce6", "nForce NVENET_6 Ethernet Controller"),
- PCI_ROM(0x10de, 0x00df, "nforce7", "nForce NVENET_7 Ethernet Controller"),
- PCI_ROM(0x10de, 0x0056, "nforce8", "nForce NVENET_8 Ethernet Controller"),
- PCI_ROM(0x10de, 0x0057, "nforce9", "nForce NVENET_9 Ethernet Controller"),
- PCI_ROM(0x10de, 0x0037, "nforce10", "nForce NVENET_10 Ethernet Controller"),
- PCI_ROM(0x10de, 0x0038, "nforce11", "nForce NVENET_11 Ethernet Controller"),
- };
-
- PCI_DRIVER ( forcedeth_driver, forcedeth_nics, PCI_NO_CLASS );
-
- DRIVER ( "forcedeth", nic_driver, pci_driver, forcedeth_driver,
- forcedeth_probe, forcedeth_disable );
-
|