Du kan inte välja fler än 25 ämnen Ämnen måste starta med en bokstav eller siffra, kan innehålla bindestreck ('-') och vara max 35 tecken långa.

ath5k.h 41KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Modified for iPXE, July 2009, by Joshua Oreman <oremanj@rwcr.net>
  6. * Original from Linux kernel 2.6.30.
  7. *
  8. * Permission to use, copy, modify, and distribute this software for any
  9. * purpose with or without fee is hereby granted, provided that the above
  10. * copyright notice and this permission notice appear in all copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  13. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  15. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  16. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  17. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  18. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  19. */
  20. #ifndef _ATH5K_H
  21. #define _ATH5K_H
  22. FILE_LICENCE ( MIT );
  23. #include <stddef.h>
  24. #include <byteswap.h>
  25. #include <ipxe/io.h>
  26. #include <ipxe/netdevice.h>
  27. #include <ipxe/net80211.h>
  28. #include <errno.h>
  29. /* Keep all ath5k files under one errfile ID */
  30. #undef ERRFILE
  31. #define ERRFILE ERRFILE_ath5k
  32. #define ARRAY_SIZE(a) (sizeof(a)/sizeof((a)[0]))
  33. /* RX/TX descriptor hw structs */
  34. #include "desc.h"
  35. /* EEPROM structs/offsets */
  36. #include "eeprom.h"
  37. /* PCI IDs */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  39. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  40. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  42. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  43. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  59. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  61. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  63. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  64. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  65. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  66. /****************************\
  67. GENERIC DRIVER DEFINITIONS
  68. \****************************/
  69. /*
  70. * AR5K REGISTER ACCESS
  71. */
  72. /* Some macros to read/write fields */
  73. /* First shift, then mask */
  74. #define AR5K_REG_SM(_val, _flags) \
  75. (((_val) << _flags##_S) & (_flags))
  76. /* First mask, then shift */
  77. #define AR5K_REG_MS(_val, _flags) \
  78. (((_val) & (_flags)) >> _flags##_S)
  79. /* Some registers can hold multiple values of interest. For this
  80. * reason when we want to write to these registers we must first
  81. * retrieve the values which we do not want to clear (lets call this
  82. * old_data) and then set the register with this and our new_value:
  83. * ( old_data | new_value) */
  84. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  85. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  86. (((_val) << _flags##_S) & (_flags)), _reg)
  87. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  88. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  89. (_mask)) | (_flags), _reg)
  90. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  91. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  92. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  93. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  94. /* Access to PHY registers */
  95. #define AR5K_PHY_READ(ah, _reg) \
  96. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  97. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  98. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  99. /* Access QCU registers per queue */
  100. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  101. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  102. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  103. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  104. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  105. _reg |= 1 << _queue; \
  106. } while (0)
  107. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  108. _reg &= ~(1 << _queue); \
  109. } while (0)
  110. /* Used while writing initvals */
  111. #define AR5K_REG_WAIT(_i) do { \
  112. if (_i % 64) \
  113. udelay(1); \
  114. } while (0)
  115. /* Register dumps are done per operation mode */
  116. #define AR5K_INI_RFGAIN_5GHZ 0
  117. #define AR5K_INI_RFGAIN_2GHZ 1
  118. /* TODO: Clean this up */
  119. #define AR5K_INI_VAL_11A 0
  120. #define AR5K_INI_VAL_11A_TURBO 1
  121. #define AR5K_INI_VAL_11B 2
  122. #define AR5K_INI_VAL_11G 3
  123. #define AR5K_INI_VAL_11G_TURBO 4
  124. #define AR5K_INI_VAL_XR 0
  125. #define AR5K_INI_VAL_MAX 5
  126. /* Used for BSSID etc manipulation */
  127. #define AR5K_LOW_ID(_a)( \
  128. (_a)[0] | (_a)[1] << 8 | (_a)[2] << 16 | (_a)[3] << 24 \
  129. )
  130. #define AR5K_HIGH_ID(_a) ((_a)[4] | (_a)[5] << 8)
  131. #define IEEE80211_MAX_LEN 2352
  132. /*
  133. * Some tuneable values (these should be changeable by the user)
  134. */
  135. #define AR5K_TUNE_DMA_BEACON_RESP 2
  136. #define AR5K_TUNE_SW_BEACON_RESP 10
  137. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  138. #define AR5K_TUNE_RADAR_ALERT 0
  139. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  140. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
  141. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  142. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  143. * be the max value. */
  144. #define AR5K_TUNE_RSSI_THRES 129
  145. /* This must be set when setting the RSSI threshold otherwise it can
  146. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  147. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  148. * track of it. Max value depends on harware. For AR5210 this is just 7.
  149. * For AR5211+ this seems to be up to 255. */
  150. #define AR5K_TUNE_BMISS_THRES 7
  151. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  152. #define AR5K_TUNE_BEACON_INTERVAL 100
  153. #define AR5K_TUNE_AIFS 2
  154. #define AR5K_TUNE_AIFS_11B 2
  155. #define AR5K_TUNE_AIFS_XR 0
  156. #define AR5K_TUNE_CWMIN 15
  157. #define AR5K_TUNE_CWMIN_11B 31
  158. #define AR5K_TUNE_CWMIN_XR 3
  159. #define AR5K_TUNE_CWMAX 1023
  160. #define AR5K_TUNE_CWMAX_11B 1023
  161. #define AR5K_TUNE_CWMAX_XR 7
  162. #define AR5K_TUNE_NOISE_FLOOR -72
  163. #define AR5K_TUNE_MAX_TXPOWER 63
  164. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  165. #define AR5K_TUNE_TPC_TXPOWER 0
  166. #define AR5K_TUNE_ANT_DIVERSITY 1
  167. #define AR5K_TUNE_HWTXTRIES 4
  168. #define AR5K_INIT_CARR_SENSE_EN 1
  169. /*Swap RX/TX Descriptor for big endian archs*/
  170. #if __BYTE_ORDER == __BIG_ENDIAN
  171. #define AR5K_INIT_CFG ( \
  172. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  173. )
  174. #else
  175. #define AR5K_INIT_CFG 0x00000000
  176. #endif
  177. /* Initial values */
  178. #define AR5K_INIT_CYCRSSI_THR1 2
  179. #define AR5K_INIT_TX_LATENCY 502
  180. #define AR5K_INIT_USEC 39
  181. #define AR5K_INIT_USEC_TURBO 79
  182. #define AR5K_INIT_USEC_32 31
  183. #define AR5K_INIT_SLOT_TIME 396
  184. #define AR5K_INIT_SLOT_TIME_TURBO 480
  185. #define AR5K_INIT_ACK_CTS_TIMEOUT 1024
  186. #define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
  187. #define AR5K_INIT_PROG_IFS 920
  188. #define AR5K_INIT_PROG_IFS_TURBO 960
  189. #define AR5K_INIT_EIFS 3440
  190. #define AR5K_INIT_EIFS_TURBO 6880
  191. #define AR5K_INIT_SIFS 560
  192. #define AR5K_INIT_SIFS_TURBO 480
  193. #define AR5K_INIT_SH_RETRY 10
  194. #define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
  195. #define AR5K_INIT_SSH_RETRY 32
  196. #define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
  197. #define AR5K_INIT_TX_RETRY 10
  198. #define AR5K_INIT_TRANSMIT_LATENCY ( \
  199. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  200. (AR5K_INIT_USEC) \
  201. )
  202. #define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
  203. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  204. (AR5K_INIT_USEC_TURBO) \
  205. )
  206. #define AR5K_INIT_PROTO_TIME_CNTRL ( \
  207. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
  208. (AR5K_INIT_PROG_IFS) \
  209. )
  210. #define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
  211. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
  212. (AR5K_INIT_PROG_IFS_TURBO) \
  213. )
  214. /* token to use for aifs, cwmin, cwmax in MadWiFi */
  215. #define AR5K_TXQ_USEDEFAULT ((u32) -1)
  216. /* GENERIC CHIPSET DEFINITIONS */
  217. /* MAC Chips */
  218. enum ath5k_version {
  219. AR5K_AR5210 = 0,
  220. AR5K_AR5211 = 1,
  221. AR5K_AR5212 = 2,
  222. };
  223. /* PHY Chips */
  224. enum ath5k_radio {
  225. AR5K_RF5110 = 0,
  226. AR5K_RF5111 = 1,
  227. AR5K_RF5112 = 2,
  228. AR5K_RF2413 = 3,
  229. AR5K_RF5413 = 4,
  230. AR5K_RF2316 = 5,
  231. AR5K_RF2317 = 6,
  232. AR5K_RF2425 = 7,
  233. };
  234. /*
  235. * Common silicon revision/version values
  236. */
  237. enum ath5k_srev_type {
  238. AR5K_VERSION_MAC,
  239. AR5K_VERSION_RAD,
  240. };
  241. struct ath5k_srev_name {
  242. const char *sr_name;
  243. enum ath5k_srev_type sr_type;
  244. unsigned sr_val;
  245. };
  246. #define AR5K_SREV_UNKNOWN 0xffff
  247. #define AR5K_SREV_AR5210 0x00 /* Crete */
  248. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  249. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  250. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  251. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  252. #define AR5K_SREV_AR5212 0x50 /* Venice */
  253. #define AR5K_SREV_AR5213 0x55 /* ??? */
  254. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  255. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  256. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  257. #define AR5K_SREV_AR5424 0x90 /* Condor */
  258. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  259. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  260. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  261. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  262. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  263. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  264. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  265. #define AR5K_SREV_RAD_5110 0x00
  266. #define AR5K_SREV_RAD_5111 0x10
  267. #define AR5K_SREV_RAD_5111A 0x15
  268. #define AR5K_SREV_RAD_2111 0x20
  269. #define AR5K_SREV_RAD_5112 0x30
  270. #define AR5K_SREV_RAD_5112A 0x35
  271. #define AR5K_SREV_RAD_5112B 0x36
  272. #define AR5K_SREV_RAD_2112 0x40
  273. #define AR5K_SREV_RAD_2112A 0x45
  274. #define AR5K_SREV_RAD_2112B 0x46
  275. #define AR5K_SREV_RAD_2413 0x50
  276. #define AR5K_SREV_RAD_5413 0x60
  277. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  278. #define AR5K_SREV_RAD_2317 0x80
  279. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  280. #define AR5K_SREV_RAD_2425 0xa2
  281. #define AR5K_SREV_RAD_5133 0xc0
  282. #define AR5K_SREV_PHY_5211 0x30
  283. #define AR5K_SREV_PHY_5212 0x41
  284. #define AR5K_SREV_PHY_5212A 0x42
  285. #define AR5K_SREV_PHY_5212B 0x43
  286. #define AR5K_SREV_PHY_2413 0x45
  287. #define AR5K_SREV_PHY_5413 0x61
  288. #define AR5K_SREV_PHY_2425 0x70
  289. /*
  290. * Some of this information is based on Documentation from:
  291. *
  292. * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
  293. *
  294. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  295. * supposed to double the distance an Atheros client device can keep a
  296. * connection with an Atheros access point. This is achieved by increasing
  297. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  298. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  299. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  300. *
  301. * Please note that can you either use XR or TURBO but you cannot use both,
  302. * they are exclusive.
  303. *
  304. */
  305. #define MODULATION_XR 0x00000200
  306. /*
  307. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  308. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  309. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  310. * channels. To use this feature your Access Point must also suport it.
  311. * There is also a distinction between "static" and "dynamic" turbo modes:
  312. *
  313. * - Static: is the dumb version: devices set to this mode stick to it until
  314. * the mode is turned off.
  315. * - Dynamic: is the intelligent version, the network decides itself if it
  316. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  317. * (which would get used in turbo mode), or when a non-turbo station joins
  318. * the network, turbo mode won't be used until the situation changes again.
  319. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  320. * monitors the used radio band in order to decide whether turbo mode may
  321. * be used or not.
  322. *
  323. * This article claims Super G sticks to bonding of channels 5 and 6 for
  324. * USA:
  325. *
  326. * http://www.pcworld.com/article/id,113428-page,1/article.html
  327. *
  328. * The channel bonding seems to be driver specific though. In addition to
  329. * deciding what channels will be used, these "Turbo" modes are accomplished
  330. * by also enabling the following features:
  331. *
  332. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  333. * after each frame. Bursting is a standards-compliant feature that can be
  334. * used with any Access Point.
  335. * - Fast frames: increases the amount of information that can be sent per
  336. * frame, also resulting in a reduction of transmission overhead. It is a
  337. * proprietary feature that needs to be supported by the Access Point.
  338. * - Compression: data frames are compressed in real time using a Lempel Ziv
  339. * algorithm. This is done transparently. Once this feature is enabled,
  340. * compression and decompression takes place inside the chipset, without
  341. * putting additional load on the host CPU.
  342. *
  343. */
  344. #define MODULATION_TURBO 0x00000080
  345. enum ath5k_driver_mode {
  346. AR5K_MODE_11A = 0,
  347. AR5K_MODE_11A_TURBO = 1,
  348. AR5K_MODE_11B = 2,
  349. AR5K_MODE_11G = 3,
  350. AR5K_MODE_11G_TURBO = 4,
  351. AR5K_MODE_XR = 5,
  352. };
  353. enum {
  354. AR5K_MODE_BIT_11A = (1 << AR5K_MODE_11A),
  355. AR5K_MODE_BIT_11A_TURBO = (1 << AR5K_MODE_11A_TURBO),
  356. AR5K_MODE_BIT_11B = (1 << AR5K_MODE_11B),
  357. AR5K_MODE_BIT_11G = (1 << AR5K_MODE_11G),
  358. AR5K_MODE_BIT_11G_TURBO = (1 << AR5K_MODE_11G_TURBO),
  359. AR5K_MODE_BIT_XR = (1 << AR5K_MODE_XR),
  360. };
  361. /****************\
  362. TX DEFINITIONS
  363. \****************/
  364. /*
  365. * TX Status descriptor
  366. */
  367. struct ath5k_tx_status {
  368. u16 ts_seqnum;
  369. u16 ts_tstamp;
  370. u8 ts_status;
  371. u8 ts_rate[4];
  372. u8 ts_retry[4];
  373. u8 ts_final_idx;
  374. s8 ts_rssi;
  375. u8 ts_shortretry;
  376. u8 ts_longretry;
  377. u8 ts_virtcol;
  378. u8 ts_antenna;
  379. } __attribute__ ((packed));
  380. #define AR5K_TXSTAT_ALTRATE 0x80
  381. #define AR5K_TXERR_XRETRY 0x01
  382. #define AR5K_TXERR_FILT 0x02
  383. #define AR5K_TXERR_FIFO 0x04
  384. /**
  385. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  386. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  387. * @AR5K_TX_QUEUE_DATA: A normal data queue
  388. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  389. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  390. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  391. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  392. */
  393. enum ath5k_tx_queue {
  394. AR5K_TX_QUEUE_INACTIVE = 0,
  395. AR5K_TX_QUEUE_DATA,
  396. AR5K_TX_QUEUE_XR_DATA,
  397. AR5K_TX_QUEUE_BEACON,
  398. AR5K_TX_QUEUE_CAB,
  399. AR5K_TX_QUEUE_UAPSD,
  400. };
  401. /*
  402. * Queue syb-types to classify normal data queues.
  403. * These are the 4 Access Categories as defined in
  404. * WME spec. 0 is the lowest priority and 4 is the
  405. * highest. Normal data that hasn't been classified
  406. * goes to the Best Effort AC.
  407. */
  408. enum ath5k_tx_queue_subtype {
  409. AR5K_WME_AC_BK = 0, /*Background traffic*/
  410. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  411. AR5K_WME_AC_VI, /*Video traffic*/
  412. AR5K_WME_AC_VO, /*Voice traffic*/
  413. };
  414. /*
  415. * Queue ID numbers as returned by the hw functions, each number
  416. * represents a hw queue. If hw does not support hw queues
  417. * (eg 5210) all data goes in one queue. These match
  418. * d80211 definitions (net80211/MadWiFi don't use them).
  419. */
  420. enum ath5k_tx_queue_id {
  421. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  422. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  423. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  424. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  425. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  426. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  427. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  428. AR5K_TX_QUEUE_ID_UAPSD = 8,
  429. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  430. };
  431. /*
  432. * Flags to set hw queue's parameters...
  433. */
  434. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  435. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  436. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  437. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  438. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  439. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  440. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  441. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  442. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  443. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  444. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  445. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  446. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  447. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  448. /*
  449. * A struct to hold tx queue's parameters
  450. */
  451. struct ath5k_txq_info {
  452. enum ath5k_tx_queue tqi_type;
  453. enum ath5k_tx_queue_subtype tqi_subtype;
  454. u16 tqi_flags; /* Tx queue flags (see above) */
  455. u32 tqi_aifs; /* Arbitrated Interframe Space */
  456. s32 tqi_cw_min; /* Minimum Contention Window */
  457. s32 tqi_cw_max; /* Maximum Contention Window */
  458. u32 tqi_cbr_period; /* Constant bit rate period */
  459. u32 tqi_cbr_overflow_limit;
  460. u32 tqi_burst_time;
  461. u32 tqi_ready_time; /* Not used */
  462. };
  463. /*
  464. * Transmit packet types.
  465. * used on tx control descriptor
  466. * TODO: Use them inside base.c corectly
  467. */
  468. enum ath5k_pkt_type {
  469. AR5K_PKT_TYPE_NORMAL = 0,
  470. AR5K_PKT_TYPE_ATIM = 1,
  471. AR5K_PKT_TYPE_PSPOLL = 2,
  472. AR5K_PKT_TYPE_BEACON = 3,
  473. AR5K_PKT_TYPE_PROBE_RESP = 4,
  474. AR5K_PKT_TYPE_PIFS = 5,
  475. };
  476. /*
  477. * TX power and TPC settings
  478. */
  479. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  480. ((0 & 1) << ((_v) + 6)) | \
  481. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  482. )
  483. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  484. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  485. )
  486. /*
  487. * DMA size definitions (2^n+2)
  488. */
  489. enum ath5k_dmasize {
  490. AR5K_DMASIZE_4B = 0,
  491. AR5K_DMASIZE_8B,
  492. AR5K_DMASIZE_16B,
  493. AR5K_DMASIZE_32B,
  494. AR5K_DMASIZE_64B,
  495. AR5K_DMASIZE_128B,
  496. AR5K_DMASIZE_256B,
  497. AR5K_DMASIZE_512B
  498. };
  499. /****************\
  500. RX DEFINITIONS
  501. \****************/
  502. /*
  503. * RX Status descriptor
  504. */
  505. struct ath5k_rx_status {
  506. u16 rs_datalen;
  507. u16 rs_tstamp;
  508. u8 rs_status;
  509. u8 rs_phyerr;
  510. s8 rs_rssi;
  511. u8 rs_keyix;
  512. u8 rs_rate;
  513. u8 rs_antenna;
  514. u8 rs_more;
  515. };
  516. #define AR5K_RXERR_CRC 0x01
  517. #define AR5K_RXERR_PHY 0x02
  518. #define AR5K_RXERR_FIFO 0x04
  519. #define AR5K_RXERR_DECRYPT 0x08
  520. #define AR5K_RXERR_MIC 0x10
  521. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  522. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  523. /*
  524. * TSF to TU conversion:
  525. *
  526. * TSF is a 64bit value in usec (microseconds).
  527. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  528. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  529. */
  530. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  531. /*******************************\
  532. GAIN OPTIMIZATION DEFINITIONS
  533. \*******************************/
  534. enum ath5k_rfgain {
  535. AR5K_RFGAIN_INACTIVE = 0,
  536. AR5K_RFGAIN_ACTIVE,
  537. AR5K_RFGAIN_READ_REQUESTED,
  538. AR5K_RFGAIN_NEED_CHANGE,
  539. };
  540. struct ath5k_gain {
  541. u8 g_step_idx;
  542. u8 g_current;
  543. u8 g_target;
  544. u8 g_low;
  545. u8 g_high;
  546. u8 g_f_corr;
  547. u8 g_state;
  548. };
  549. /********************\
  550. COMMON DEFINITIONS
  551. \********************/
  552. #define AR5K_SLOT_TIME_9 396
  553. #define AR5K_SLOT_TIME_20 880
  554. #define AR5K_SLOT_TIME_MAX 0xffff
  555. /* channel_flags */
  556. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  557. #define CHANNEL_TURBO 0x0010 /* Turbo Channel */
  558. #define CHANNEL_CCK 0x0020 /* CCK channel */
  559. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  560. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  561. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  562. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  563. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  564. #define CHANNEL_XR 0x0800 /* XR channel */
  565. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  566. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  567. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  568. #define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  569. #define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  570. #define CHANNEL_108A CHANNEL_T
  571. #define CHANNEL_108G CHANNEL_TG
  572. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  573. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
  574. CHANNEL_TURBO)
  575. #define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
  576. #define CHANNEL_MODES CHANNEL_ALL
  577. /*
  578. * Used internaly for reset_tx_queue).
  579. * Also see struct struct net80211_channel.
  580. */
  581. #define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
  582. #define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
  583. /*
  584. * The following structure is used to map 2GHz channels to
  585. * 5GHz Atheros channels.
  586. * TODO: Clean up
  587. */
  588. struct ath5k_athchan_2ghz {
  589. u32 a2_flags;
  590. u16 a2_athchan;
  591. };
  592. /******************\
  593. RATE DEFINITIONS
  594. \******************/
  595. /**
  596. * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
  597. *
  598. * The rate code is used to get the RX rate or set the TX rate on the
  599. * hardware descriptors. It is also used for internal modulation control
  600. * and settings.
  601. *
  602. * This is the hardware rate map we are aware of:
  603. *
  604. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  605. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  606. *
  607. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  608. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  609. *
  610. * rate_code 17 18 19 20 21 22 23 24
  611. * rate_kbps ? ? ? ? ? ? ? 11000
  612. *
  613. * rate_code 25 26 27 28 29 30 31 32
  614. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  615. *
  616. * "S" indicates CCK rates with short preamble.
  617. *
  618. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  619. * lowest 4 bits, so they are the same as below with a 0xF mask.
  620. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  621. * We handle this in ath5k_setup_bands().
  622. */
  623. #define AR5K_MAX_RATES 32
  624. /* B */
  625. #define ATH5K_RATE_CODE_1M 0x1B
  626. #define ATH5K_RATE_CODE_2M 0x1A
  627. #define ATH5K_RATE_CODE_5_5M 0x19
  628. #define ATH5K_RATE_CODE_11M 0x18
  629. /* A and G */
  630. #define ATH5K_RATE_CODE_6M 0x0B
  631. #define ATH5K_RATE_CODE_9M 0x0F
  632. #define ATH5K_RATE_CODE_12M 0x0A
  633. #define ATH5K_RATE_CODE_18M 0x0E
  634. #define ATH5K_RATE_CODE_24M 0x09
  635. #define ATH5K_RATE_CODE_36M 0x0D
  636. #define ATH5K_RATE_CODE_48M 0x08
  637. #define ATH5K_RATE_CODE_54M 0x0C
  638. /* XR */
  639. #define ATH5K_RATE_CODE_XR_500K 0x07
  640. #define ATH5K_RATE_CODE_XR_1M 0x02
  641. #define ATH5K_RATE_CODE_XR_2M 0x06
  642. #define ATH5K_RATE_CODE_XR_3M 0x01
  643. /* adding this flag to rate_code enables short preamble */
  644. #define AR5K_SET_SHORT_PREAMBLE 0x04
  645. /*
  646. * Crypto definitions
  647. */
  648. #define AR5K_KEYCACHE_SIZE 8
  649. /***********************\
  650. HW RELATED DEFINITIONS
  651. \***********************/
  652. /*
  653. * Misc definitions
  654. */
  655. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  656. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  657. if (_e >= _s) \
  658. return 0; \
  659. } while (0)
  660. /*
  661. * Hardware interrupt abstraction
  662. */
  663. /**
  664. * enum ath5k_int - Hardware interrupt masks helpers
  665. *
  666. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  667. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  668. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  669. * @AR5K_INT_RXNOFRM: No frame received (?)
  670. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  671. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  672. * LinkPtr is NULL. For more details, refer to:
  673. * http://www.freepatentsonline.com/20030225739.html
  674. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  675. * Note that Rx overrun is not always fatal, on some chips we can continue
  676. * operation without reseting the card, that's why int_fatal is not
  677. * common for all chips.
  678. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  679. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  680. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  681. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  682. * We currently do increments on interrupt by
  683. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  684. * @AR5K_INT_MIB: Indicates the Management Information Base counters should be
  685. * checked. We should do this with ath5k_hw_update_mib_counters() but
  686. * it seems we should also then do some noise immunity work.
  687. * @AR5K_INT_RXPHY: RX PHY Error
  688. * @AR5K_INT_RXKCM: RX Key cache miss
  689. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  690. * beacon that must be handled in software. The alternative is if you
  691. * have VEOL support, in that case you let the hardware deal with things.
  692. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  693. * beacons from the AP have associated with, we should probably try to
  694. * reassociate. When in IBSS mode this might mean we have not received
  695. * any beacons from any local stations. Note that every station in an
  696. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  697. * (TBTT) with a random backoff.
  698. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  699. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  700. * until properly handled
  701. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  702. * errors. These types of errors we can enable seem to be of type
  703. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  704. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  705. * @AR5K_INT_NOCARD: signals the card has been removed
  706. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  707. * bit value
  708. *
  709. * These are mapped to take advantage of some common bits
  710. * between the MACs, to be able to set intr properties
  711. * easier. Some of them are not used yet inside hw.c. Most map
  712. * to the respective hw interrupt value as they are common amogst different
  713. * MACs.
  714. */
  715. enum ath5k_int {
  716. AR5K_INT_RXOK = 0x00000001,
  717. AR5K_INT_RXDESC = 0x00000002,
  718. AR5K_INT_RXERR = 0x00000004,
  719. AR5K_INT_RXNOFRM = 0x00000008,
  720. AR5K_INT_RXEOL = 0x00000010,
  721. AR5K_INT_RXORN = 0x00000020,
  722. AR5K_INT_TXOK = 0x00000040,
  723. AR5K_INT_TXDESC = 0x00000080,
  724. AR5K_INT_TXERR = 0x00000100,
  725. AR5K_INT_TXNOFRM = 0x00000200,
  726. AR5K_INT_TXEOL = 0x00000400,
  727. AR5K_INT_TXURN = 0x00000800,
  728. AR5K_INT_MIB = 0x00001000,
  729. AR5K_INT_SWI = 0x00002000,
  730. AR5K_INT_RXPHY = 0x00004000,
  731. AR5K_INT_RXKCM = 0x00008000,
  732. AR5K_INT_SWBA = 0x00010000,
  733. AR5K_INT_BRSSI = 0x00020000,
  734. AR5K_INT_BMISS = 0x00040000,
  735. AR5K_INT_FATAL = 0x00080000, /* Non common */
  736. AR5K_INT_BNR = 0x00100000, /* Non common */
  737. AR5K_INT_TIM = 0x00200000, /* Non common */
  738. AR5K_INT_DTIM = 0x00400000, /* Non common */
  739. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  740. AR5K_INT_GPIO = 0x01000000,
  741. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  742. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  743. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  744. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  745. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  746. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  747. AR5K_INT_GLOBAL = 0x80000000,
  748. AR5K_INT_COMMON = AR5K_INT_RXOK
  749. | AR5K_INT_RXDESC
  750. | AR5K_INT_RXERR
  751. | AR5K_INT_RXNOFRM
  752. | AR5K_INT_RXEOL
  753. | AR5K_INT_RXORN
  754. | AR5K_INT_TXOK
  755. | AR5K_INT_TXDESC
  756. | AR5K_INT_TXERR
  757. | AR5K_INT_TXNOFRM
  758. | AR5K_INT_TXEOL
  759. | AR5K_INT_TXURN
  760. | AR5K_INT_MIB
  761. | AR5K_INT_SWI
  762. | AR5K_INT_RXPHY
  763. | AR5K_INT_RXKCM
  764. | AR5K_INT_SWBA
  765. | AR5K_INT_BRSSI
  766. | AR5K_INT_BMISS
  767. | AR5K_INT_GPIO
  768. | AR5K_INT_GLOBAL,
  769. AR5K_INT_NOCARD = 0xffffffff
  770. };
  771. /*
  772. * Power management
  773. */
  774. enum ath5k_power_mode {
  775. AR5K_PM_UNDEFINED = 0,
  776. AR5K_PM_AUTO,
  777. AR5K_PM_AWAKE,
  778. AR5K_PM_FULL_SLEEP,
  779. AR5K_PM_NETWORK_SLEEP,
  780. };
  781. /* GPIO-controlled software LED */
  782. #define AR5K_SOFTLED_PIN 0
  783. #define AR5K_SOFTLED_ON 0
  784. #define AR5K_SOFTLED_OFF 1
  785. /*
  786. * Chipset capabilities -see ath5k_hw_get_capability-
  787. * get_capability function is not yet fully implemented
  788. * in ath5k so most of these don't work yet...
  789. * TODO: Implement these & merge with _TUNE_ stuff above
  790. */
  791. enum ath5k_capability_type {
  792. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  793. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  794. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  795. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  796. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  797. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  798. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  799. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  800. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  801. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  802. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  803. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  804. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  805. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  806. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  807. AR5K_CAP_XR = 16, /* Supports XR mode */
  808. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  809. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  810. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  811. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  812. };
  813. /* XXX: we *may* move cap_range stuff to struct wiphy */
  814. struct ath5k_capabilities {
  815. /*
  816. * Supported PHY modes
  817. * (ie. CHANNEL_A, CHANNEL_B, ...)
  818. */
  819. u16 cap_mode;
  820. /*
  821. * Frequency range (without regulation restrictions)
  822. */
  823. struct {
  824. u16 range_2ghz_min;
  825. u16 range_2ghz_max;
  826. u16 range_5ghz_min;
  827. u16 range_5ghz_max;
  828. } cap_range;
  829. /*
  830. * Values stored in the EEPROM (some of them...)
  831. */
  832. struct ath5k_eeprom_info cap_eeprom;
  833. /*
  834. * Queue information
  835. */
  836. struct {
  837. u8 q_tx_num;
  838. } cap_queues;
  839. };
  840. /***************************************\
  841. HARDWARE ABSTRACTION LAYER STRUCTURE
  842. \***************************************/
  843. /*
  844. * Misc defines
  845. */
  846. #define AR5K_MAX_GPIO 10
  847. #define AR5K_MAX_RF_BANKS 8
  848. /* TODO: Clean up and merge with ath5k_softc */
  849. struct ath5k_hw {
  850. struct ath5k_softc *ah_sc;
  851. void *ah_iobase;
  852. enum ath5k_int ah_imr;
  853. int ah_ier;
  854. struct net80211_channel *ah_current_channel;
  855. int ah_turbo;
  856. int ah_calibration;
  857. int ah_running;
  858. int ah_single_chip;
  859. int ah_combined_mic;
  860. u32 ah_mac_srev;
  861. u16 ah_mac_version;
  862. u16 ah_mac_revision;
  863. u16 ah_phy_revision;
  864. u16 ah_radio_5ghz_revision;
  865. u16 ah_radio_2ghz_revision;
  866. enum ath5k_version ah_version;
  867. enum ath5k_radio ah_radio;
  868. u32 ah_phy;
  869. int ah_5ghz;
  870. int ah_2ghz;
  871. #define ah_regdomain ah_capabilities.cap_regdomain.reg_current
  872. #define ah_regdomain_hw ah_capabilities.cap_regdomain.reg_hw
  873. #define ah_modes ah_capabilities.cap_mode
  874. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  875. u32 ah_atim_window;
  876. u32 ah_aifs;
  877. u32 ah_cw_min;
  878. u32 ah_cw_max;
  879. int ah_software_retry;
  880. u32 ah_limit_tx_retries;
  881. u32 ah_antenna[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  882. int ah_ant_diversity;
  883. u8 ah_sta_id[ETH_ALEN];
  884. /* Current BSSID we are trying to assoc to / create.
  885. * This is passed by mac80211 on config_interface() and cached here for
  886. * use in resets */
  887. u8 ah_bssid[ETH_ALEN];
  888. u8 ah_bssid_mask[ETH_ALEN];
  889. u32 ah_gpio[AR5K_MAX_GPIO];
  890. int ah_gpio_npins;
  891. struct ath5k_capabilities ah_capabilities;
  892. struct ath5k_txq_info ah_txq;
  893. u32 ah_txq_status;
  894. u32 ah_txq_imr_txok;
  895. u32 ah_txq_imr_txerr;
  896. u32 ah_txq_imr_txurn;
  897. u32 ah_txq_imr_txdesc;
  898. u32 ah_txq_imr_txeol;
  899. u32 ah_txq_imr_cbrorn;
  900. u32 ah_txq_imr_cbrurn;
  901. u32 ah_txq_imr_qtrig;
  902. u32 ah_txq_imr_nofrm;
  903. u32 ah_txq_isr;
  904. u32 *ah_rf_banks;
  905. size_t ah_rf_banks_size;
  906. size_t ah_rf_regs_count;
  907. struct ath5k_gain ah_gain;
  908. u8 ah_offset[AR5K_MAX_RF_BANKS];
  909. struct {
  910. /* Temporary tables used for interpolation */
  911. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  912. [AR5K_EEPROM_POWER_TABLE_SIZE];
  913. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  914. [AR5K_EEPROM_POWER_TABLE_SIZE];
  915. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  916. u16 txp_rates_power_table[AR5K_MAX_RATES];
  917. u8 txp_min_idx;
  918. int txp_tpc;
  919. /* Values in 0.25dB units */
  920. s16 txp_min_pwr;
  921. s16 txp_max_pwr;
  922. s16 txp_offset;
  923. s16 txp_ofdm;
  924. /* Values in dB units */
  925. s16 txp_cck_ofdm_pwr_delta;
  926. s16 txp_cck_ofdm_gainf_delta;
  927. } ah_txpower;
  928. /* noise floor from last periodic calibration */
  929. s32 ah_noise_floor;
  930. /*
  931. * Function pointers
  932. */
  933. int (*ah_setup_rx_desc)(struct ath5k_hw *ah, struct ath5k_desc *desc,
  934. u32 size, unsigned int flags);
  935. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  936. unsigned int, unsigned int, enum ath5k_pkt_type, unsigned int,
  937. unsigned int, unsigned int, unsigned int, unsigned int,
  938. unsigned int, unsigned int, unsigned int);
  939. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  940. struct ath5k_tx_status *);
  941. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  942. struct ath5k_rx_status *);
  943. };
  944. /*
  945. * Prototypes
  946. */
  947. extern int ath5k_bitrate_to_hw_rix(int bitrate);
  948. /* Attach/Detach Functions */
  949. extern int ath5k_hw_attach(struct ath5k_softc *sc, u8 mac_version, struct ath5k_hw **ah);
  950. extern void ath5k_hw_detach(struct ath5k_hw *ah);
  951. /* LED functions */
  952. extern int ath5k_init_leds(struct ath5k_softc *sc);
  953. extern void ath5k_led_enable(struct ath5k_softc *sc);
  954. extern void ath5k_led_off(struct ath5k_softc *sc);
  955. extern void ath5k_unregister_leds(struct ath5k_softc *sc);
  956. /* Reset Functions */
  957. extern int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, int initial);
  958. extern int ath5k_hw_reset(struct ath5k_hw *ah, struct net80211_channel *channel, int change_channel);
  959. /* Power management functions */
  960. extern int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode, int set_chip, u16 sleep_duration);
  961. /* DMA Related Functions */
  962. extern void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  963. extern int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
  964. extern u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  965. extern void ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  966. extern int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  967. extern int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  968. extern u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  969. extern int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  970. u32 phys_addr);
  971. extern int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, int increase);
  972. /* Interrupt handling */
  973. extern int ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  974. extern int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  975. extern enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
  976. /* EEPROM access functions */
  977. extern int ath5k_eeprom_init(struct ath5k_hw *ah);
  978. extern void ath5k_eeprom_detach(struct ath5k_hw *ah);
  979. extern int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
  980. extern int ath5k_eeprom_is_hb63(struct ath5k_hw *ah);
  981. /* Protocol Control Unit Functions */
  982. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah);
  983. /* BSSID Functions */
  984. extern void ath5k_hw_get_lladdr(struct ath5k_hw *ah, u8 *mac);
  985. extern int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  986. extern void ath5k_hw_set_associd(struct ath5k_hw *ah, const u8 *bssid, u16 assoc_id);
  987. extern int ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  988. /* Receive start/stop functions */
  989. extern void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  990. extern void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  991. /* RX Filter functions */
  992. extern void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  993. extern u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  994. extern void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  995. /* ACK bit rate */
  996. void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, int high);
  997. /* ACK/CTS Timeouts */
  998. extern int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout);
  999. extern unsigned int ath5k_hw_get_ack_timeout(struct ath5k_hw *ah);
  1000. extern int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout);
  1001. extern unsigned int ath5k_hw_get_cts_timeout(struct ath5k_hw *ah);
  1002. /* Key table (WEP) functions */
  1003. extern int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
  1004. /* Queue Control Unit, DFS Control Unit Functions */
  1005. extern int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, const struct ath5k_txq_info *queue_info);
  1006. extern int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1007. enum ath5k_tx_queue queue_type,
  1008. struct ath5k_txq_info *queue_info);
  1009. extern u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah);
  1010. extern void ath5k_hw_release_tx_queue(struct ath5k_hw *ah);
  1011. extern int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah);
  1012. extern int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
  1013. /* Hardware Descriptor Functions */
  1014. extern int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1015. /* GPIO Functions */
  1016. extern int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1017. extern int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1018. extern u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1019. extern int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1020. extern void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, u32 interrupt_level);
  1021. /* rfkill Functions */
  1022. extern void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1023. extern void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1024. /* Misc functions */
  1025. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1026. extern int ath5k_hw_get_capability(struct ath5k_hw *ah, enum ath5k_capability_type cap_type, u32 capability, u32 *result);
  1027. extern int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1028. extern int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1029. /* Initial register settings functions */
  1030. extern int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, int change_channel);
  1031. /* Initialize RF */
  1032. extern int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
  1033. struct net80211_channel *channel,
  1034. unsigned int mode);
  1035. extern int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq);
  1036. extern enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1037. extern int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1038. /* PHY/RF channel functions */
  1039. extern int ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1040. extern int ath5k_hw_channel(struct ath5k_hw *ah, struct net80211_channel *channel);
  1041. /* PHY calibration */
  1042. extern int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, struct net80211_channel *channel);
  1043. extern int ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq);
  1044. /* Misc PHY functions */
  1045. extern u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1046. extern void ath5k_hw_set_def_antenna(struct ath5k_hw *ah, unsigned int ant);
  1047. extern unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah);
  1048. extern int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1049. /* TX power setup */
  1050. extern int ath5k_hw_txpower(struct ath5k_hw *ah, struct net80211_channel *channel, u8 ee_mode, u8 txpower);
  1051. extern int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 ee_mode, u8 txpower);
  1052. /*
  1053. * Functions used internaly
  1054. */
  1055. /*
  1056. * Translate usec to hw clock units
  1057. * TODO: Half/quarter rate
  1058. */
  1059. static inline unsigned int ath5k_hw_htoclock(unsigned int usec, int turbo)
  1060. {
  1061. return turbo ? (usec * 80) : (usec * 40);
  1062. }
  1063. /*
  1064. * Translate hw clock units to usec
  1065. * TODO: Half/quarter rate
  1066. */
  1067. static inline unsigned int ath5k_hw_clocktoh(unsigned int clock, int turbo)
  1068. {
  1069. return turbo ? (clock / 80) : (clock / 40);
  1070. }
  1071. /*
  1072. * Read from a register
  1073. */
  1074. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1075. {
  1076. return readl(ah->ah_iobase + reg);
  1077. }
  1078. /*
  1079. * Write to a register
  1080. */
  1081. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1082. {
  1083. writel(val, ah->ah_iobase + reg);
  1084. }
  1085. #if defined(_ATH5K_RESET) || defined(_ATH5K_PHY)
  1086. /*
  1087. * Check if a register write has been completed
  1088. */
  1089. static int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag,
  1090. u32 val, int is_set)
  1091. {
  1092. int i;
  1093. u32 data;
  1094. for (i = AR5K_TUNE_REGISTER_TIMEOUT; i > 0; i--) {
  1095. data = ath5k_hw_reg_read(ah, reg);
  1096. if (is_set && (data & flag))
  1097. break;
  1098. else if ((data & flag) == val)
  1099. break;
  1100. udelay(15);
  1101. }
  1102. return (i <= 0) ? -EAGAIN : 0;
  1103. }
  1104. /*
  1105. * Convert channel frequency to channel number
  1106. */
  1107. static inline int ath5k_freq_to_channel(int freq)
  1108. {
  1109. if (freq == 2484)
  1110. return 14;
  1111. if (freq < 2484)
  1112. return (freq - 2407) / 5;
  1113. return freq/5 - 1000;
  1114. }
  1115. #endif
  1116. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1117. {
  1118. u32 retval = 0, bit, i;
  1119. for (i = 0; i < bits; i++) {
  1120. bit = (val >> i) & 1;
  1121. retval = (retval << 1) | bit;
  1122. }
  1123. return retval;
  1124. }
  1125. #endif