You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

forcedeth.c 64KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980
  1. /*
  2. * forcedeth.c -- Driver for NVIDIA nForce media access controllers for iPXE
  3. * Copyright (c) 2010 Andrei Faur <da3drus@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of the
  8. * License, or any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  18. * 02110-1301, USA.
  19. *
  20. * Portions of this code are taken from the Linux forcedeth driver that was
  21. * based on a cleanroom reimplementation which was based on reverse engineered
  22. * documentation written by Carl-Daniel Hailfinger and Andrew de Quincey:
  23. * Copyright (C) 2003,4,5 Manfred Spraul
  24. * Copyright (C) 2004 Andrew de Quincey (wol support)
  25. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  26. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  27. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  28. *
  29. * The probe, remove, open and close functions, along with the functions they
  30. * call, are direct copies of the above mentioned driver, modified where
  31. * necessary to make them work for iPXE.
  32. *
  33. * The poll and transmit functions were completely rewritten to make use of
  34. * the iPXE API. This process was aided by constant referencing of the above
  35. * mentioned Linux driver. This driver would not have been possible without this
  36. * prior work.
  37. *
  38. */
  39. FILE_LICENCE ( GPL2_OR_LATER );
  40. #include <stdint.h>
  41. #include <stdio.h>
  42. #include <stdlib.h>
  43. #include <string.h>
  44. #include <unistd.h>
  45. #include <assert.h>
  46. #include <byteswap.h>
  47. #include <errno.h>
  48. #include <ipxe/ethernet.h>
  49. #include <ipxe/if_ether.h>
  50. #include <ipxe/io.h>
  51. #include <ipxe/iobuf.h>
  52. #include <ipxe/malloc.h>
  53. #include <ipxe/netdevice.h>
  54. #include <ipxe/crypto.h>
  55. #include <ipxe/pci.h>
  56. #include <ipxe/timer.h>
  57. #include <mii.h>
  58. #include "forcedeth.h"
  59. static inline void pci_push ( void *ioaddr )
  60. {
  61. /* force out pending posted writes */
  62. wmb();
  63. readl ( ioaddr );
  64. }
  65. static int
  66. reg_delay ( struct forcedeth_private *priv, int offset, u32 mask,
  67. u32 target, int delay, int delaymax, const char *msg )
  68. {
  69. void *ioaddr = priv->mmio_addr;
  70. pci_push ( ioaddr );
  71. do {
  72. udelay ( delay );
  73. delaymax -= delay;
  74. if ( delaymax < 0 ) {
  75. if ( msg )
  76. DBG ( "%s\n", msg );
  77. return 1;
  78. }
  79. } while ( ( readl ( ioaddr + offset ) & mask ) != target );
  80. return 0;
  81. }
  82. /* read/write a register on the PHY */
  83. static int
  84. mii_rw ( struct forcedeth_private *priv, int addr, int miireg, int value )
  85. {
  86. void *ioaddr = priv->mmio_addr;
  87. u32 reg;
  88. int retval;
  89. writel ( NVREG_MIISTAT_MASK_RW, ioaddr + NvRegMIIStatus );
  90. reg = readl ( ioaddr + NvRegMIIControl );
  91. if ( reg & NVREG_MIICTL_INUSE ) {
  92. writel ( NVREG_MIICTL_INUSE, ioaddr + NvRegMIIControl );
  93. udelay ( NV_MIIBUSY_DELAY );
  94. }
  95. reg = ( addr << NVREG_MIICTL_ADDRSHIFT ) | miireg;
  96. if ( value != MII_READ ) {
  97. writel ( value, ioaddr + NvRegMIIData );
  98. reg |= NVREG_MIICTL_WRITE;
  99. }
  100. writel ( reg, ioaddr + NvRegMIIControl );
  101. if ( reg_delay ( priv, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  102. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL ) ) {
  103. DBG ( "mii_rw of reg %d at PHY %d timed out.\n",
  104. miireg, addr );
  105. retval = -1;
  106. } else if ( value != MII_READ ) {
  107. /* it was a write operation - fewer failures are detectable */
  108. DBG ( "mii_rw wrote 0x%x to reg %d at PHY %d\n",
  109. value, miireg, addr );
  110. retval = 0;
  111. } else if ( readl ( ioaddr + NvRegMIIStatus ) & NVREG_MIISTAT_ERROR ) {
  112. DBG ( "mii_rw of reg %d at PHY %d failed.\n",
  113. miireg, addr );
  114. retval = -1;
  115. } else {
  116. retval = readl ( ioaddr + NvRegMIIData );
  117. DBG ( "mii_rw read from reg %d at PHY %d: 0x%x.\n",
  118. miireg, addr, retval );
  119. }
  120. return retval;
  121. }
  122. static void
  123. nv_txrx_gate ( struct forcedeth_private *priv, int gate )
  124. {
  125. void *ioaddr = priv->mmio_addr;
  126. u32 powerstate;
  127. if ( ! priv->mac_in_use &&
  128. ( priv->driver_data & DEV_HAS_POWER_CNTRL ) ) {
  129. powerstate = readl ( ioaddr + NvRegPowerState2 );
  130. if ( gate )
  131. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  132. else
  133. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  134. writel ( powerstate, ioaddr + NvRegPowerState2 );
  135. }
  136. }
  137. static void
  138. nv_mac_reset ( struct forcedeth_private * priv )
  139. {
  140. void *ioaddr = priv->mmio_addr;
  141. u32 temp1, temp2, temp3;
  142. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | NVREG_TXRXCTL_DESC_1,
  143. ioaddr + NvRegTxRxControl );
  144. pci_push ( ioaddr );
  145. /* save registers since they will be cleared on reset */
  146. temp1 = readl ( ioaddr + NvRegMacAddrA );
  147. temp2 = readl ( ioaddr + NvRegMacAddrB );
  148. temp3 = readl ( ioaddr + NvRegTransmitPoll );
  149. writel ( NVREG_MAC_RESET_ASSERT, ioaddr + NvRegMacReset );
  150. pci_push ( ioaddr );
  151. udelay ( NV_MAC_RESET_DELAY );
  152. writel ( 0, ioaddr + NvRegMacReset );
  153. pci_push ( ioaddr );
  154. udelay ( NV_MAC_RESET_DELAY );
  155. /* restore saved registers */
  156. writel ( temp1, ioaddr + NvRegMacAddrA );
  157. writel ( temp2, ioaddr + NvRegMacAddrB );
  158. writel ( temp3, ioaddr + NvRegTransmitPoll );
  159. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_DESC_1,
  160. ioaddr + NvRegTxRxControl );
  161. pci_push ( ioaddr );
  162. }
  163. static void
  164. nv_init_tx_ring ( struct forcedeth_private *priv )
  165. {
  166. int i;
  167. for ( i = 0; i < TX_RING_SIZE; i++ ) {
  168. priv->tx_ring[i].flaglen = 0;
  169. priv->tx_ring[i].buf = 0;
  170. priv->tx_iobuf[i] = NULL;
  171. }
  172. priv->tx_fill_ctr = 0;
  173. priv->tx_curr = 0;
  174. priv->tx_tail = 0;
  175. }
  176. /**
  177. * nv_alloc_rx - Allocates iobufs for every Rx descriptor
  178. * that doesn't have one and isn't in use by the hardware
  179. *
  180. * @v priv Driver private structure
  181. */
  182. static void
  183. nv_alloc_rx ( struct forcedeth_private *priv )
  184. {
  185. struct ring_desc *rx_curr_desc;
  186. int i;
  187. u32 status;
  188. DBGP ( "nv_alloc_rx\n" );
  189. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  190. rx_curr_desc = priv->rx_ring + i;
  191. status = le32_to_cpu ( rx_curr_desc->flaglen );
  192. /* Don't touch the descriptors owned by the hardware */
  193. if ( status & NV_RX_AVAIL )
  194. continue;
  195. /* Descriptors with iobufs still need to be processed */
  196. if ( priv->rx_iobuf[i] != NULL )
  197. continue;
  198. /* If alloc_iob fails, try again later (next poll) */
  199. if ( ! ( priv->rx_iobuf[i] = alloc_iob ( RX_BUF_SZ ) ) ) {
  200. DBG ( "Refill rx_ring failed, size %d\n", RX_BUF_SZ );
  201. break;
  202. }
  203. rx_curr_desc->buf =
  204. cpu_to_le32 ( virt_to_bus ( priv->rx_iobuf[i]->data ) );
  205. wmb();
  206. rx_curr_desc->flaglen =
  207. cpu_to_le32 ( RX_BUF_SZ | NV_RX_AVAIL );
  208. }
  209. }
  210. static void
  211. nv_init_rx_ring ( struct forcedeth_private *priv )
  212. {
  213. int i;
  214. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  215. priv->rx_ring[i].flaglen = 0;
  216. priv->rx_ring[i].buf = 0;
  217. priv->rx_iobuf[i] = NULL;
  218. }
  219. priv->rx_curr = 0;
  220. }
  221. /**
  222. * nv_init_rings - Allocate and intialize descriptor rings
  223. *
  224. * @v priv Driver private structure
  225. *
  226. * @ret rc Return status code
  227. **/
  228. static int
  229. nv_init_rings ( struct forcedeth_private *priv )
  230. {
  231. void *ioaddr = priv->mmio_addr;
  232. int rc = -ENOMEM;
  233. /* Allocate ring for both TX and RX */
  234. priv->rx_ring =
  235. malloc_dma ( sizeof(struct ring_desc) * RXTX_RING_SIZE, 32 );
  236. if ( ! priv->rx_ring )
  237. goto err_malloc;
  238. priv->tx_ring = &priv->rx_ring[RX_RING_SIZE];
  239. /* Initialize rings */
  240. nv_init_tx_ring ( priv );
  241. nv_init_rx_ring ( priv );
  242. /* Allocate iobufs for RX */
  243. nv_alloc_rx ( priv );
  244. /* Give hw rings */
  245. writel ( cpu_to_le32 ( virt_to_bus ( priv->rx_ring ) ),
  246. ioaddr + NvRegRxRingPhysAddr );
  247. writel ( cpu_to_le32 ( virt_to_bus ( priv->tx_ring ) ),
  248. ioaddr + NvRegTxRingPhysAddr );
  249. DBG ( "RX ring at phys addr: %#08lx\n",
  250. virt_to_bus ( priv->rx_ring ) );
  251. DBG ( "TX ring at phys addr: %#08lx\n",
  252. virt_to_bus ( priv->tx_ring ) );
  253. writel ( ( ( RX_RING_SIZE - 1 ) << NVREG_RINGSZ_RXSHIFT ) +
  254. ( ( TX_RING_SIZE - 1 ) << NVREG_RINGSZ_TXSHIFT ),
  255. ioaddr + NvRegRingSizes );
  256. return 0;
  257. err_malloc:
  258. DBG ( "Could not allocate descriptor rings\n");
  259. return rc;
  260. }
  261. static void
  262. nv_free_rxtx_resources ( struct forcedeth_private *priv )
  263. {
  264. int i;
  265. DBGP ( "nv_free_rxtx_resources\n" );
  266. free_dma ( priv->rx_ring, sizeof(struct ring_desc) * RXTX_RING_SIZE );
  267. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  268. free_iob ( priv->rx_iobuf[i] );
  269. priv->rx_iobuf[i] = NULL;
  270. }
  271. }
  272. static void
  273. nv_txrx_reset ( struct forcedeth_private *priv )
  274. {
  275. void *ioaddr = priv->mmio_addr;
  276. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | NVREG_TXRXCTL_DESC_1,
  277. ioaddr + NvRegTxRxControl );
  278. pci_push ( ioaddr );
  279. udelay ( NV_TXRX_RESET_DELAY );
  280. writel ( NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_DESC_1,
  281. ioaddr + NvRegTxRxControl );
  282. pci_push ( ioaddr );
  283. }
  284. static void
  285. nv_disable_hw_interrupts ( struct forcedeth_private *priv )
  286. {
  287. void *ioaddr = priv->mmio_addr;
  288. writel ( 0, ioaddr + NvRegIrqMask );
  289. pci_push ( ioaddr );
  290. }
  291. static void
  292. nv_enable_hw_interrupts ( struct forcedeth_private *priv )
  293. {
  294. void *ioaddr = priv->mmio_addr;
  295. writel ( NVREG_IRQMASK_THROUGHPUT, ioaddr + NvRegIrqMask );
  296. }
  297. static void
  298. nv_start_rx ( struct forcedeth_private *priv )
  299. {
  300. void *ioaddr = priv->mmio_addr;
  301. u32 rx_ctrl = readl ( ioaddr + NvRegReceiverControl );
  302. DBGP ( "nv_start_rx\n" );
  303. /* Already running? Stop it. */
  304. if ( ( readl ( ioaddr + NvRegReceiverControl ) & NVREG_RCVCTL_START ) && !priv->mac_in_use ) {
  305. rx_ctrl &= ~NVREG_RCVCTL_START;
  306. writel ( rx_ctrl, ioaddr + NvRegReceiverControl );
  307. pci_push ( ioaddr );
  308. }
  309. writel ( priv->linkspeed, ioaddr + NvRegLinkSpeed );
  310. pci_push ( ioaddr );
  311. rx_ctrl |= NVREG_RCVCTL_START;
  312. if ( priv->mac_in_use )
  313. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  314. writel ( rx_ctrl, ioaddr + NvRegReceiverControl );
  315. DBG ( "nv_start_rx to duplex %d, speed 0x%08x.\n",
  316. priv->duplex, priv->linkspeed);
  317. pci_push ( ioaddr );
  318. }
  319. static void
  320. nv_stop_rx ( struct forcedeth_private *priv )
  321. {
  322. void *ioaddr = priv->mmio_addr;
  323. u32 rx_ctrl = readl ( ioaddr + NvRegReceiverControl );
  324. DBGP ( "nv_stop_rx\n" );
  325. if ( ! priv->mac_in_use )
  326. rx_ctrl &= ~NVREG_RCVCTL_START;
  327. else
  328. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  329. writel ( rx_ctrl, ioaddr + NvRegReceiverControl );
  330. reg_delay ( priv, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  331. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  332. "nv_stop_rx: ReceiverStatus remained busy");
  333. udelay ( NV_RXSTOP_DELAY2 );
  334. if ( ! priv->mac_in_use )
  335. writel ( 0, priv + NvRegLinkSpeed );
  336. }
  337. static void
  338. nv_start_tx ( struct forcedeth_private *priv )
  339. {
  340. void *ioaddr = priv->mmio_addr;
  341. u32 tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  342. DBGP ( "nv_start_tx\n" );
  343. tx_ctrl |= NVREG_XMITCTL_START;
  344. if ( priv->mac_in_use )
  345. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  346. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  347. pci_push ( ioaddr );
  348. }
  349. static void
  350. nv_stop_tx ( struct forcedeth_private *priv )
  351. {
  352. void *ioaddr = priv->mmio_addr;
  353. u32 tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  354. DBGP ( "nv_stop_tx");
  355. if ( ! priv->mac_in_use )
  356. tx_ctrl &= ~NVREG_XMITCTL_START;
  357. else
  358. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  359. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  360. reg_delay ( priv, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  361. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  362. "nv_stop_tx: TransmitterStatus remained busy");
  363. udelay ( NV_TXSTOP_DELAY2 );
  364. if ( ! priv->mac_in_use )
  365. writel( readl ( ioaddr + NvRegTransmitPoll) &
  366. NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  367. ioaddr + NvRegTransmitPoll);
  368. }
  369. static void
  370. nv_update_pause ( struct forcedeth_private *priv, u32 pause_flags )
  371. {
  372. void *ioaddr = priv->mmio_addr;
  373. priv->pause_flags &= ~ ( NV_PAUSEFRAME_TX_ENABLE |
  374. NV_PAUSEFRAME_RX_ENABLE );
  375. if ( priv->pause_flags & NV_PAUSEFRAME_RX_CAPABLE ) {
  376. u32 pff = readl ( ioaddr + NvRegPacketFilterFlags ) & ~NVREG_PFF_PAUSE_RX;
  377. if ( pause_flags & NV_PAUSEFRAME_RX_ENABLE ) {
  378. writel ( pff | NVREG_PFF_PAUSE_RX, ioaddr + NvRegPacketFilterFlags );
  379. priv->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  380. } else {
  381. writel ( pff, ioaddr + NvRegPacketFilterFlags );
  382. }
  383. }
  384. if ( priv->pause_flags & NV_PAUSEFRAME_TX_CAPABLE ) {
  385. u32 regmisc = readl ( ioaddr + NvRegMisc1 ) & ~NVREG_MISC1_PAUSE_TX;
  386. if ( pause_flags & NV_PAUSEFRAME_TX_ENABLE ) {
  387. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  388. if ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V2 )
  389. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  390. if ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V3 ) {
  391. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  392. /* limit the number of tx pause frames to a default of 8 */
  393. writel ( readl ( ioaddr + NvRegTxPauseFrameLimit ) |
  394. NVREG_TX_PAUSEFRAMELIMIT_ENABLE,
  395. ioaddr + NvRegTxPauseFrameLimit );
  396. }
  397. writel ( pause_enable, ioaddr + NvRegTxPauseFrame );
  398. writel ( regmisc | NVREG_MISC1_PAUSE_TX, ioaddr + NvRegMisc1 );
  399. priv->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  400. } else {
  401. writel ( NVREG_TX_PAUSEFRAME_DISABLE, ioaddr + NvRegTxPauseFrame );
  402. writel ( regmisc, ioaddr + NvRegMisc1 );
  403. }
  404. }
  405. }
  406. static int
  407. nv_update_linkspeed ( struct forcedeth_private *priv )
  408. {
  409. void *ioaddr = priv->mmio_addr;
  410. int adv = 0;
  411. int lpa = 0;
  412. int adv_lpa, adv_pause, lpa_pause;
  413. u32 newls = priv->linkspeed;
  414. int newdup = priv->duplex;
  415. int mii_status;
  416. int retval = 0;
  417. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  418. u32 txrxFlags = 0;
  419. u32 phy_exp;
  420. /* BMSR_LSTATUS is latched, read it twice:
  421. * we want the current value.
  422. */
  423. mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  424. mii_status = mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  425. if ( ! ( mii_status & BMSR_LSTATUS ) ) {
  426. DBG ( "No link detected by phy - falling back to 10HD.\n" );
  427. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  428. newdup = 0;
  429. retval = 0;
  430. goto set_speed;
  431. }
  432. /* check auto negotiation is complete */
  433. if ( ! ( mii_status & BMSR_ANEGCOMPLETE ) ) {
  434. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  435. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  436. newdup = 0;
  437. retval = 0;
  438. DBG ( "autoneg not completed - falling back to 10HD.\n" );
  439. goto set_speed;
  440. }
  441. adv = mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, MII_READ );
  442. lpa = mii_rw ( priv, priv->phyaddr, MII_LPA, MII_READ );
  443. DBG ( "nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n", adv, lpa );
  444. retval = 1;
  445. if ( priv->gigabit == PHY_GIGABIT ) {
  446. control_1000 = mii_rw ( priv, priv->phyaddr, MII_CTRL1000, MII_READ);
  447. status_1000 = mii_rw ( priv, priv->phyaddr, MII_STAT1000, MII_READ);
  448. if ( ( control_1000 & ADVERTISE_1000FULL ) &&
  449. ( status_1000 & LPA_1000FULL ) ) {
  450. DBG ( "nv_update_linkspeed: GBit ethernet detected.\n" );
  451. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_1000;
  452. newdup = 1;
  453. goto set_speed;
  454. }
  455. }
  456. /* FIXME: handle parallel detection properly */
  457. adv_lpa = lpa & adv;
  458. if ( adv_lpa & LPA_100FULL ) {
  459. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
  460. newdup = 1;
  461. } else if ( adv_lpa & LPA_100HALF ) {
  462. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
  463. newdup = 0;
  464. } else if ( adv_lpa & LPA_10FULL ) {
  465. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  466. newdup = 1;
  467. } else if ( adv_lpa & LPA_10HALF ) {
  468. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  469. newdup = 0;
  470. } else {
  471. DBG ( "bad ability %04x - falling back to 10HD.\n", adv_lpa);
  472. newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  473. newdup = 0;
  474. }
  475. set_speed:
  476. if ( priv->duplex == newdup && priv->linkspeed == newls )
  477. return retval;
  478. DBG ( "changing link setting from %d/%d to %d/%d.\n",
  479. priv->linkspeed, priv->duplex, newls, newdup);
  480. priv->duplex = newdup;
  481. priv->linkspeed = newls;
  482. /* The transmitter and receiver must be restarted for safe update */
  483. if ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_START ) {
  484. txrxFlags |= NV_RESTART_TX;
  485. nv_stop_tx ( priv );
  486. }
  487. if ( readl ( ioaddr + NvRegReceiverControl ) & NVREG_RCVCTL_START) {
  488. txrxFlags |= NV_RESTART_RX;
  489. nv_stop_rx ( priv );
  490. }
  491. if ( priv->gigabit == PHY_GIGABIT ) {
  492. phyreg = readl ( ioaddr + NvRegSlotTime );
  493. phyreg &= ~(0x3FF00);
  494. if ( ( ( priv->linkspeed & 0xFFF ) == NVREG_LINKSPEED_10 ) ||
  495. ( ( priv->linkspeed & 0xFFF ) == NVREG_LINKSPEED_100) )
  496. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  497. else if ( ( priv->linkspeed & 0xFFF ) == NVREG_LINKSPEED_1000 )
  498. phyreg |= NVREG_SLOTTIME_1000_FULL;
  499. writel( phyreg, priv + NvRegSlotTime );
  500. }
  501. phyreg = readl ( ioaddr + NvRegPhyInterface );
  502. phyreg &= ~( PHY_HALF | PHY_100 | PHY_1000 );
  503. if ( priv->duplex == 0 )
  504. phyreg |= PHY_HALF;
  505. if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_100 )
  506. phyreg |= PHY_100;
  507. else if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_1000 )
  508. phyreg |= PHY_1000;
  509. writel ( phyreg, ioaddr + NvRegPhyInterface );
  510. phy_exp = mii_rw ( priv, priv->phyaddr, MII_EXPANSION, MII_READ ) & EXPANSION_NWAY; /* autoneg capable */
  511. if ( phyreg & PHY_RGMII ) {
  512. if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_1000 ) {
  513. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  514. } else {
  515. if ( !phy_exp && !priv->duplex && ( priv->driver_data & DEV_HAS_COLLISION_FIX ) ) {
  516. if ( ( priv->linkspeed & NVREG_LINKSPEED_MASK ) == NVREG_LINKSPEED_10 )
  517. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  518. else
  519. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  520. } else {
  521. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  522. }
  523. }
  524. } else {
  525. if ( !phy_exp && !priv->duplex && ( priv->driver_data & DEV_HAS_COLLISION_FIX ) )
  526. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  527. else
  528. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  529. }
  530. writel ( txreg, ioaddr + NvRegTxDeferral );
  531. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  532. writel ( txreg, ioaddr + NvRegTxWatermark );
  533. writel ( NVREG_MISC1_FORCE | ( priv->duplex ? 0 : NVREG_MISC1_HD ), ioaddr + NvRegMisc1 );
  534. pci_push ( ioaddr );
  535. writel ( priv->linkspeed, priv + NvRegLinkSpeed);
  536. pci_push ( ioaddr );
  537. pause_flags = 0;
  538. /* setup pause frame */
  539. if ( priv->duplex != 0 ) {
  540. if ( priv->pause_flags & NV_PAUSEFRAME_AUTONEG ) {
  541. adv_pause = adv & ( ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM );
  542. lpa_pause = lpa & ( LPA_PAUSE_CAP | LPA_PAUSE_ASYM );
  543. switch ( adv_pause ) {
  544. case ADVERTISE_PAUSE_CAP:
  545. if ( lpa_pause & LPA_PAUSE_CAP ) {
  546. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  547. if ( priv->pause_flags & NV_PAUSEFRAME_TX_REQ )
  548. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  549. }
  550. break;
  551. case ADVERTISE_PAUSE_ASYM:
  552. if ( lpa_pause == ( LPA_PAUSE_CAP | LPA_PAUSE_ASYM ) )
  553. {
  554. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  555. }
  556. break;
  557. case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
  558. if ( lpa_pause & LPA_PAUSE_CAP )
  559. {
  560. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  561. if ( priv->pause_flags & NV_PAUSEFRAME_TX_REQ )
  562. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  563. }
  564. if ( lpa_pause == LPA_PAUSE_ASYM )
  565. {
  566. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  567. }
  568. break;
  569. }
  570. } else {
  571. pause_flags = priv->pause_flags;
  572. }
  573. }
  574. nv_update_pause ( priv, pause_flags );
  575. if ( txrxFlags & NV_RESTART_TX )
  576. nv_start_tx ( priv );
  577. if ( txrxFlags & NV_RESTART_RX )
  578. nv_start_rx ( priv );
  579. return retval;
  580. }
  581. /**
  582. * open - Called when a network interface is made active
  583. *
  584. * @v netdev Network device
  585. * @ret rc Return status code, 0 on success, negative value on failure
  586. **/
  587. static int
  588. forcedeth_open ( struct net_device *netdev )
  589. {
  590. struct forcedeth_private *priv = netdev_priv ( netdev );
  591. void *ioaddr = priv->mmio_addr;
  592. int i;
  593. int rc;
  594. u32 low;
  595. DBGP ( "forcedeth_open\n" );
  596. /* Power up phy */
  597. mii_rw ( priv, priv->phyaddr, MII_BMCR,
  598. mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ ) & ~BMCR_PDOWN );
  599. nv_txrx_gate ( priv, 0 );
  600. /* Erase previous misconfiguration */
  601. if ( priv->driver_data & DEV_HAS_POWER_CNTRL )
  602. nv_mac_reset ( priv );
  603. /* Clear multicast masks and addresses, enter promiscuous mode */
  604. writel ( 0, ioaddr + NvRegMulticastAddrA );
  605. writel ( 0, ioaddr + NvRegMulticastAddrB );
  606. writel ( NVREG_MCASTMASKA_NONE, ioaddr + NvRegMulticastMaskA );
  607. writel ( NVREG_MCASTMASKB_NONE, ioaddr + NvRegMulticastMaskB );
  608. writel ( NVREG_PFF_PROMISC, ioaddr + NvRegPacketFilterFlags );
  609. writel ( 0, ioaddr + NvRegTransmitterControl );
  610. writel ( 0, ioaddr + NvRegReceiverControl );
  611. writel ( 0, ioaddr + NvRegAdapterControl );
  612. writel ( 0, ioaddr + NvRegLinkSpeed );
  613. writel ( readl ( ioaddr + NvRegTransmitPoll ) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  614. ioaddr + NvRegTransmitPoll );
  615. nv_txrx_reset ( priv );
  616. writel ( 0, ioaddr + NvRegUnknownSetupReg6 );
  617. /* Initialize descriptor rings */
  618. if ( ( rc = nv_init_rings ( priv ) ) != 0 )
  619. goto err_init_rings;
  620. writel ( priv->linkspeed, ioaddr + NvRegLinkSpeed );
  621. writel ( NVREG_TX_WM_DESC1_DEFAULT, ioaddr + NvRegTxWatermark );
  622. writel ( NVREG_TXRXCTL_DESC_1, ioaddr + NvRegTxRxControl );
  623. writel ( 0 , ioaddr + NvRegVlanControl );
  624. pci_push ( ioaddr );
  625. writel ( NVREG_TXRXCTL_BIT1 | NVREG_TXRXCTL_DESC_1,
  626. ioaddr + NvRegTxRxControl );
  627. reg_delay ( priv, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31,
  628. NVREG_UNKSETUP5_BIT31, NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  629. "open: SetupReg5, Bit 31 remained off\n" );
  630. writel ( 0, ioaddr + NvRegMIIMask );
  631. writel ( NVREG_IRQSTAT_MASK, ioaddr + NvRegIrqStatus );
  632. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  633. writel ( NVREG_MISC1_FORCE | NVREG_MISC1_HD, ioaddr + NvRegMisc1 );
  634. writel ( readl ( ioaddr + NvRegTransmitterStatus ),
  635. ioaddr + NvRegTransmitterStatus );
  636. writel ( RX_BUF_SZ, ioaddr + NvRegOffloadConfig );
  637. writel ( readl ( ioaddr + NvRegReceiverStatus),
  638. ioaddr + NvRegReceiverStatus );
  639. /* Set up slot time */
  640. low = ( random() & NVREG_SLOTTIME_MASK );
  641. writel ( low | NVREG_SLOTTIME_DEFAULT, ioaddr + NvRegSlotTime );
  642. writel ( NVREG_TX_DEFERRAL_DEFAULT , ioaddr + NvRegTxDeferral );
  643. writel ( NVREG_RX_DEFERRAL_DEFAULT , ioaddr + NvRegRxDeferral );
  644. writel ( NVREG_POLL_DEFAULT_THROUGHPUT, ioaddr + NvRegPollingInterval );
  645. writel ( NVREG_UNKSETUP6_VAL, ioaddr + NvRegUnknownSetupReg6 );
  646. writel ( ( priv->phyaddr << NVREG_ADAPTCTL_PHYSHIFT ) |
  647. NVREG_ADAPTCTL_PHYVALID | NVREG_ADAPTCTL_RUNNING,
  648. ioaddr + NvRegAdapterControl );
  649. writel ( NVREG_MIISPEED_BIT8 | NVREG_MIIDELAY, ioaddr + NvRegMIISpeed );
  650. writel ( NVREG_MII_LINKCHANGE, ioaddr + NvRegMIIMask );
  651. i = readl ( ioaddr + NvRegPowerState );
  652. if ( ( i & NVREG_POWERSTATE_POWEREDUP ) == 0 )
  653. writel ( NVREG_POWERSTATE_POWEREDUP | i, ioaddr + NvRegPowerState );
  654. pci_push ( ioaddr );
  655. udelay ( 10 );
  656. writel ( readl ( ioaddr + NvRegPowerState ) | NVREG_POWERSTATE_VALID,
  657. ioaddr + NvRegPowerState );
  658. nv_disable_hw_interrupts ( priv );
  659. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  660. writel ( NVREG_IRQSTAT_MASK, ioaddr + NvRegIrqStatus );
  661. pci_push ( ioaddr );
  662. readl ( ioaddr + NvRegMIIStatus );
  663. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  664. priv->linkspeed = 0;
  665. nv_update_linkspeed ( priv );
  666. nv_start_rx ( priv );
  667. nv_start_tx ( priv );
  668. return 0;
  669. err_init_rings:
  670. return rc;
  671. }
  672. /**
  673. * transmit - Transmit a packet
  674. *
  675. * @v netdev Network device
  676. * @v iobuf I/O buffer
  677. *
  678. * @ret rc Returns 0 on success, negative on failure
  679. */
  680. static int
  681. forcedeth_transmit ( struct net_device *netdev, struct io_buffer *iobuf )
  682. {
  683. struct forcedeth_private *priv = netdev_priv ( netdev );
  684. void *ioaddr = priv->mmio_addr;
  685. struct ring_desc *tx_curr_desc;
  686. u32 size = iob_len ( iobuf );
  687. DBGP ( "forcedeth_transmit\n" );
  688. /* NOTE: Some NICs have a hw bug that causes them to malfunction
  689. * when there are more than 16 outstanding TXs. Increasing the TX
  690. * ring size might trigger this bug */
  691. if ( priv->tx_fill_ctr == TX_RING_SIZE ) {
  692. DBG ( "Tx overflow\n" );
  693. return -ENOBUFS;
  694. }
  695. /* Pad small packets to minimum length */
  696. iob_pad ( iobuf, ETH_ZLEN );
  697. priv->tx_iobuf[priv->tx_curr] = iobuf;
  698. tx_curr_desc = priv->tx_ring + priv->tx_curr;
  699. /* Configure current descriptor to transmit packet
  700. * ( NV_TX_VALID sets the ownership bit ) */
  701. tx_curr_desc->buf =
  702. cpu_to_le32 ( virt_to_bus ( iobuf->data ) );
  703. wmb();
  704. /* Since we don't do fragmentation offloading, we always have
  705. * the last packet bit set */
  706. tx_curr_desc->flaglen =
  707. cpu_to_le32 ( ( size - 1 ) | NV_TX_VALID | NV_TX_LASTPACKET );
  708. DBG ( "forcedeth_transmit: flaglen = %#04x\n",
  709. ( size - 1 ) | NV_TX_VALID | NV_TX_LASTPACKET );
  710. DBG ( "forcedeth_transmit: tx_fill_ctr = %d\n",
  711. priv->tx_fill_ctr );
  712. writel ( NVREG_TXRXCTL_KICK | NVREG_TXRXCTL_DESC_1,
  713. ioaddr + NvRegTxRxControl );
  714. pci_push ( ioaddr );
  715. /* Point to the next free descriptor */
  716. priv->tx_curr = ( priv->tx_curr + 1 ) % TX_RING_SIZE;
  717. /* Increment number of descriptors in use */
  718. priv->tx_fill_ctr++;
  719. return 0;
  720. }
  721. /**
  722. * nv_process_tx_packets - Checks for successfully sent packets,
  723. * reports them to iPXE with netdev_tx_complete()
  724. *
  725. * @v netdev Network device
  726. */
  727. static void
  728. nv_process_tx_packets ( struct net_device *netdev )
  729. {
  730. struct forcedeth_private *priv = netdev_priv ( netdev );
  731. struct ring_desc *tx_curr_desc;
  732. u32 flaglen;
  733. DBGP ( "nv_process_tx_packets\n" );
  734. while ( priv->tx_tail != priv->tx_curr ) {
  735. tx_curr_desc = priv->tx_ring + priv->tx_tail;
  736. flaglen = le32_to_cpu ( tx_curr_desc->flaglen );
  737. rmb();
  738. /* Skip this descriptor if hardware still owns it */
  739. if ( flaglen & NV_TX_VALID )
  740. break;
  741. DBG ( "Transmitted packet.\n" );
  742. DBG ( "priv->tx_fill_ctr= %d\n", priv->tx_fill_ctr );
  743. DBG ( "priv->tx_tail = %d\n", priv->tx_tail );
  744. DBG ( "priv->tx_curr = %d\n", priv->tx_curr );
  745. DBG ( "flaglen = %#04x\n", flaglen );
  746. /* This packet is ready for completion */
  747. netdev_tx_complete ( netdev, priv->tx_iobuf[priv->tx_tail] );
  748. /* Clear the descriptor */
  749. memset ( tx_curr_desc, 0, sizeof(*tx_curr_desc) );
  750. /* Reduce the number of tx descriptors in use */
  751. priv->tx_fill_ctr--;
  752. /* Go to next available descriptor */
  753. priv->tx_tail = ( priv->tx_tail + 1 ) % TX_RING_SIZE;
  754. }
  755. }
  756. /**
  757. * nv_process_rx_packets - Checks for received packets, reports them
  758. * to iPXE with netdev_rx() or netdev_rx_err() if there was an error receiving
  759. * the packet
  760. *
  761. * @v netdev Network device
  762. */
  763. static void
  764. nv_process_rx_packets ( struct net_device *netdev )
  765. {
  766. struct forcedeth_private *priv = netdev_priv ( netdev );
  767. struct io_buffer *curr_iob;
  768. struct ring_desc *rx_curr_desc;
  769. u32 flags, len;
  770. int i;
  771. DBGP ( "nv_process_rx_packets\n" );
  772. for ( i = 0; i < RX_RING_SIZE; i++ ) {
  773. rx_curr_desc = priv->rx_ring + priv->rx_curr;
  774. flags = le32_to_cpu ( rx_curr_desc->flaglen );
  775. rmb();
  776. /* Skip this descriptor if hardware still owns it */
  777. if ( flags & NV_RX_AVAIL )
  778. break;
  779. /* We own the descriptor, but it has not been refilled yet */
  780. curr_iob = priv->rx_iobuf[priv->rx_curr];
  781. DBG ( "%p %p\n", curr_iob, priv->rx_iobuf[priv->rx_curr] );
  782. if ( curr_iob == NULL )
  783. break;
  784. DBG ( "Received packet.\n" );
  785. DBG ( "priv->rx_curr = %d\n", priv->rx_curr );
  786. DBG ( "flags = %#04x\n", flags );
  787. /* Check for errors */
  788. if ( ( flags & NV_RX_DESCRIPTORVALID ) &&
  789. ( flags & NV_RX_ERROR ) ) {
  790. netdev_rx_err ( netdev, curr_iob, -EINVAL );
  791. DBG ( " Corrupted packet received!\n" );
  792. } else {
  793. len = flags & LEN_MASK_V1;
  794. iob_put ( curr_iob, len );
  795. netdev_rx ( netdev, curr_iob );
  796. }
  797. /* Invalidate iobuf */
  798. priv->rx_iobuf[priv->rx_curr] = NULL;
  799. /* Invalidate descriptor */
  800. memset ( rx_curr_desc, 0, sizeof(*rx_curr_desc) );
  801. /* Point to the next free descriptor */
  802. priv->rx_curr = ( priv->rx_curr + 1 ) % RX_RING_SIZE;
  803. }
  804. nv_alloc_rx ( priv );
  805. }
  806. /**
  807. * check_link - Check for link status change
  808. *
  809. * @v netdev Network device
  810. */
  811. static void
  812. forcedeth_link_status ( struct net_device *netdev )
  813. {
  814. struct forcedeth_private *priv = netdev_priv ( netdev );
  815. void *ioaddr = priv->mmio_addr;
  816. /* Clear the MII link change status by reading the MIIStatus register */
  817. readl ( ioaddr + NvRegMIIStatus );
  818. writel ( NVREG_MIISTAT_LINKCHANGE, ioaddr + NvRegMIIStatus );
  819. if ( nv_update_linkspeed ( priv ) == 1 )
  820. netdev_link_up ( netdev );
  821. else
  822. netdev_link_down ( netdev );
  823. }
  824. /**
  825. * poll - Poll for received packets
  826. *
  827. * @v netdev Network device
  828. */
  829. static void
  830. forcedeth_poll ( struct net_device *netdev )
  831. {
  832. struct forcedeth_private *priv = netdev_priv ( netdev );
  833. void *ioaddr = priv->mmio_addr;
  834. u32 status;
  835. DBGP ( "forcedeth_poll\n" );
  836. status = readl ( ioaddr + NvRegIrqStatus ) & NVREG_IRQSTAT_MASK;
  837. /* Return when no interrupts have been triggered */
  838. if ( ! status )
  839. return;
  840. /* Clear interrupts */
  841. writel ( NVREG_IRQSTAT_MASK, ioaddr + NvRegIrqStatus );
  842. DBG ( "forcedeth_poll: status = %#04x\n", status );
  843. /* Link change interrupt occurred. Call always if link is down,
  844. * to give auto-neg a chance to finish */
  845. if ( ( status & NVREG_IRQ_LINK ) || ! ( netdev_link_ok ( netdev ) ) )
  846. forcedeth_link_status ( netdev );
  847. /* Process transmitted packets */
  848. nv_process_tx_packets ( netdev );
  849. /* Process received packets */
  850. nv_process_rx_packets ( netdev );
  851. }
  852. /**
  853. * close - Disable network interface
  854. *
  855. * @v netdev network interface device structure
  856. **/
  857. static void
  858. forcedeth_close ( struct net_device *netdev )
  859. {
  860. struct forcedeth_private *priv = netdev_priv ( netdev );
  861. DBGP ( "forcedeth_close\n" );
  862. nv_stop_rx ( priv );
  863. nv_stop_tx ( priv );
  864. nv_txrx_reset ( priv );
  865. /* Disable interrupts on the nic or we will lock up */
  866. nv_disable_hw_interrupts ( priv );
  867. nv_free_rxtx_resources ( priv );
  868. nv_txrx_gate ( priv, 0 );
  869. /* FIXME: power down nic */
  870. }
  871. /**
  872. * irq - enable or disable interrupts
  873. *
  874. * @v netdev network adapter
  875. * @v action requested interrupt action
  876. **/
  877. static void
  878. forcedeth_irq ( struct net_device *netdev, int action )
  879. {
  880. struct forcedeth_private *priv = netdev_priv ( netdev );
  881. DBGP ( "forcedeth_irq\n" );
  882. switch ( action ) {
  883. case 0:
  884. nv_disable_hw_interrupts ( priv );
  885. break;
  886. default:
  887. nv_enable_hw_interrupts ( priv );
  888. break;
  889. }
  890. }
  891. static struct net_device_operations forcedeth_operations = {
  892. .open = forcedeth_open,
  893. .transmit = forcedeth_transmit,
  894. .poll = forcedeth_poll,
  895. .close = forcedeth_close,
  896. .irq = forcedeth_irq,
  897. };
  898. static int
  899. nv_setup_mac_addr ( struct forcedeth_private *priv )
  900. {
  901. struct net_device *dev = priv->netdev;
  902. void *ioaddr = priv->mmio_addr;
  903. u32 orig_mac[2];
  904. u32 txreg;
  905. orig_mac[0] = readl ( ioaddr + NvRegMacAddrA );
  906. orig_mac[1] = readl ( ioaddr + NvRegMacAddrB );
  907. txreg = readl ( ioaddr + NvRegTransmitPoll );
  908. if ( ( priv->driver_data & DEV_HAS_CORRECT_MACADDR ) ||
  909. ( txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV ) ) {
  910. /* mac address is already in correct order */
  911. dev->hw_addr[0] = ( orig_mac[0] >> 0 ) & 0xff;
  912. dev->hw_addr[1] = ( orig_mac[0] >> 8 ) & 0xff;
  913. dev->hw_addr[2] = ( orig_mac[0] >> 16 ) & 0xff;
  914. dev->hw_addr[3] = ( orig_mac[0] >> 24 ) & 0xff;
  915. dev->hw_addr[4] = ( orig_mac[1] >> 0 ) & 0xff;
  916. dev->hw_addr[5] = ( orig_mac[1] >> 8 ) & 0xff;
  917. } else {
  918. /* need to reverse mac address to correct order */
  919. dev->hw_addr[0] = ( orig_mac[1] >> 8 ) & 0xff;
  920. dev->hw_addr[1] = ( orig_mac[1] >> 0 ) & 0xff;
  921. dev->hw_addr[2] = ( orig_mac[0] >> 24 ) & 0xff;
  922. dev->hw_addr[3] = ( orig_mac[0] >> 16 ) & 0xff;
  923. dev->hw_addr[4] = ( orig_mac[0] >> 8 ) & 0xff;
  924. dev->hw_addr[5] = ( orig_mac[0] >> 0 ) & 0xff;
  925. }
  926. if ( ! is_valid_ether_addr ( dev->hw_addr ) )
  927. return -EADDRNOTAVAIL;
  928. DBG ( "MAC address is: %s\n", eth_ntoa ( dev->hw_addr ) );
  929. return 0;
  930. }
  931. static int
  932. nv_mgmt_acquire_sema ( struct forcedeth_private *priv )
  933. {
  934. void *ioaddr = priv->mmio_addr;
  935. int i;
  936. u32 tx_ctrl, mgmt_sema;
  937. for ( i = 0; i < 10; i++ ) {
  938. mgmt_sema = readl ( ioaddr + NvRegTransmitterControl ) &
  939. NVREG_XMITCTL_MGMT_SEMA_MASK;
  940. if ( mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE )
  941. break;
  942. mdelay ( 500 );
  943. }
  944. if ( mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE )
  945. return 0;
  946. for ( i = 0; i < 2; i++ ) {
  947. tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  948. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  949. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  950. /* verify that the semaphore was acquired */
  951. tx_ctrl = readl ( ioaddr + NvRegTransmitterControl );
  952. if ( ( ( tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK ) ==
  953. NVREG_XMITCTL_HOST_SEMA_ACQ ) &&
  954. ( ( tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK ) ==
  955. NVREG_XMITCTL_MGMT_SEMA_FREE ) ) {
  956. priv->mgmt_sema = 1;
  957. return 1;
  958. } else {
  959. udelay ( 50 );
  960. }
  961. }
  962. return 0;
  963. }
  964. static void
  965. nv_mgmt_release_sema ( struct forcedeth_private *priv )
  966. {
  967. void *ioaddr = priv->mmio_addr;
  968. u32 tx_ctrl;
  969. if ( priv->driver_data & DEV_HAS_MGMT_UNIT ) {
  970. if ( priv->mgmt_sema ) {
  971. tx_ctrl = readl (ioaddr + NvRegTransmitterControl );
  972. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  973. writel ( tx_ctrl, ioaddr + NvRegTransmitterControl );
  974. }
  975. }
  976. }
  977. static int
  978. nv_mgmt_get_version ( struct forcedeth_private *priv )
  979. {
  980. void *ioaddr = priv->mmio_addr;
  981. u32 data_ready = readl ( ioaddr + NvRegTransmitterControl );
  982. u32 data_ready2 = 0;
  983. unsigned long start;
  984. int ready = 0;
  985. writel ( NVREG_MGMTUNITGETVERSION,
  986. ioaddr + NvRegMgmtUnitGetVersion );
  987. writel ( data_ready ^ NVREG_XMITCTL_DATA_START,
  988. ioaddr + NvRegTransmitterControl );
  989. start = currticks();
  990. while ( currticks() > start + 5 * ticks_per_sec() ) {
  991. data_ready2 = readl ( ioaddr + NvRegTransmitterControl );
  992. if ( ( data_ready & NVREG_XMITCTL_DATA_READY ) !=
  993. ( data_ready2 & NVREG_XMITCTL_DATA_READY ) ) {
  994. ready = 1;
  995. break;
  996. }
  997. mdelay ( 1000 );
  998. }
  999. if ( ! ready || ( data_ready2 & NVREG_XMITCTL_DATA_ERROR ) )
  1000. return 0;
  1001. priv->mgmt_version =
  1002. readl ( ioaddr + NvRegMgmtUnitVersion ) & NVREG_MGMTUNITVERSION;
  1003. return 1;
  1004. }
  1005. static int
  1006. phy_reset ( struct forcedeth_private *priv, u32 bmcr_setup )
  1007. {
  1008. u32 miicontrol;
  1009. unsigned int tries = 0;
  1010. miicontrol = BMCR_RESET | bmcr_setup;
  1011. if ( mii_rw ( priv, priv->phyaddr, MII_BMCR, miicontrol ) ) {
  1012. return -1;
  1013. }
  1014. mdelay ( 500 );
  1015. /* must wait till reset is deasserted */
  1016. while ( miicontrol & BMCR_RESET ) {
  1017. mdelay ( 10 );
  1018. miicontrol = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1019. if ( tries++ > 100 )
  1020. return -1;
  1021. }
  1022. return 0;
  1023. }
  1024. static int
  1025. phy_init ( struct forcedeth_private *priv )
  1026. {
  1027. void *ioaddr = priv->mmio_addr;
  1028. u32 phyinterface, phy_reserved, mii_status;
  1029. u32 mii_control, mii_control_1000, reg;
  1030. /* phy errata for E3016 phy */
  1031. if ( priv->phy_model == PHY_MODEL_MARVELL_E3016 ) {
  1032. reg = mii_rw ( priv, priv->phyaddr, MII_NCONFIG, MII_READ );
  1033. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1034. if ( mii_rw ( priv, priv->phyaddr, MII_NCONFIG, reg ) ) {
  1035. DBG ( "PHY write to errata reg failed.\n" );
  1036. return PHY_ERROR;
  1037. }
  1038. }
  1039. if ( priv->phy_oui == PHY_OUI_REALTEK ) {
  1040. if ( priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1041. priv->phy_rev == PHY_REV_REALTEK_8211B ) {
  1042. if ( mii_rw ( priv, priv->phyaddr,
  1043. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1044. DBG ( "PHY init failed.\n" );
  1045. return PHY_ERROR;
  1046. }
  1047. if ( mii_rw ( priv, priv->phyaddr,
  1048. PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 ) ) {
  1049. DBG ( "PHY init failed.\n" );
  1050. return PHY_ERROR;
  1051. }
  1052. if ( mii_rw ( priv, priv->phyaddr,
  1053. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 ) ) {
  1054. DBG ( "PHY init failed.\n" );
  1055. return PHY_ERROR;
  1056. }
  1057. if ( mii_rw ( priv, priv->phyaddr,
  1058. PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 ) ) {
  1059. DBG ( "PHY init failed.\n" );
  1060. return PHY_ERROR;
  1061. }
  1062. if ( mii_rw ( priv, priv->phyaddr,
  1063. PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 ) ) {
  1064. DBG ( "PHY init failed.\n" );
  1065. return PHY_ERROR;
  1066. }
  1067. if ( mii_rw ( priv, priv->phyaddr,
  1068. PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 ) ) {
  1069. DBG ( "PHY init failed.\n" );
  1070. return PHY_ERROR;
  1071. }
  1072. if ( mii_rw ( priv, priv->phyaddr,
  1073. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1074. DBG ( "PHY init failed.\n" );
  1075. return PHY_ERROR;
  1076. }
  1077. }
  1078. if ( priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1079. priv->phy_rev == PHY_REV_REALTEK_8211C ) {
  1080. u32 powerstate = readl ( ioaddr + NvRegPowerState2 );
  1081. /* need to perform hw phy reset */
  1082. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1083. writel ( powerstate , ioaddr + NvRegPowerState2 );
  1084. mdelay ( 25 );
  1085. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1086. writel ( powerstate , ioaddr + NvRegPowerState2 );
  1087. mdelay ( 25 );
  1088. reg = mii_rw ( priv, priv->phyaddr,
  1089. PHY_REALTEK_INIT_REG6, MII_READ );
  1090. reg |= PHY_REALTEK_INIT9;
  1091. if ( mii_rw ( priv, priv->phyaddr,
  1092. PHY_REALTEK_INIT_REG6, reg ) ) {
  1093. DBG ( "PHY init failed.\n" );
  1094. return PHY_ERROR;
  1095. }
  1096. if ( mii_rw ( priv, priv->phyaddr,
  1097. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10 ) ) {
  1098. DBG ( "PHY init failed.\n" );
  1099. return PHY_ERROR;
  1100. }
  1101. reg = mii_rw ( priv, priv->phyaddr,
  1102. PHY_REALTEK_INIT_REG7, MII_READ );
  1103. if ( ! ( reg & PHY_REALTEK_INIT11 ) ) {
  1104. reg |= PHY_REALTEK_INIT11;
  1105. if ( mii_rw ( priv, priv->phyaddr,
  1106. PHY_REALTEK_INIT_REG7, reg ) ) {
  1107. DBG ( "PHY init failed.\n" );
  1108. return PHY_ERROR;
  1109. }
  1110. }
  1111. if ( mii_rw ( priv, priv->phyaddr,
  1112. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1113. DBG ( "PHY init failed.\n" );
  1114. return PHY_ERROR;
  1115. }
  1116. }
  1117. if ( priv->phy_model == PHY_MODEL_REALTEK_8201 ) {
  1118. if ( priv->driver_data & DEV_NEED_PHY_INIT_FIX ) {
  1119. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1120. PHY_REALTEK_INIT_REG6,
  1121. MII_READ );
  1122. phy_reserved |= PHY_REALTEK_INIT7;
  1123. if ( mii_rw ( priv, priv->phyaddr,
  1124. PHY_REALTEK_INIT_REG6,
  1125. phy_reserved ) ) {
  1126. DBG ( "PHY init failed.\n" );
  1127. return PHY_ERROR;
  1128. }
  1129. }
  1130. }
  1131. }
  1132. /* set advertise register */
  1133. reg = mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, MII_READ );
  1134. reg |= ( ADVERTISE_10HALF | ADVERTISE_10FULL | ADVERTISE_100HALF |
  1135. ADVERTISE_100FULL | ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP );
  1136. if ( mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, reg ) ) {
  1137. DBG ( "PHY init failed.\n" );
  1138. return PHY_ERROR;
  1139. }
  1140. /* get phy interface type */
  1141. phyinterface = readl ( ioaddr + NvRegPhyInterface );
  1142. /* see if gigabit phy */
  1143. mii_status = mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  1144. if ( mii_status & PHY_GIGABIT ) {
  1145. priv->gigabit = PHY_GIGABIT;
  1146. mii_control_1000 =
  1147. mii_rw ( priv, priv->phyaddr, MII_CTRL1000, MII_READ );
  1148. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1149. if ( phyinterface & PHY_RGMII )
  1150. mii_control_1000 |= ADVERTISE_1000FULL;
  1151. else
  1152. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1153. if ( mii_rw ( priv, priv->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1154. DBG ( "PHY init failed.\n" );
  1155. return PHY_ERROR;
  1156. }
  1157. } else {
  1158. priv->gigabit = 0;
  1159. }
  1160. mii_control = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1161. mii_control |= BMCR_ANENABLE;
  1162. if ( priv->phy_oui == PHY_OUI_REALTEK &&
  1163. priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1164. priv->phy_rev == PHY_REV_REALTEK_8211C ) {
  1165. /* start autoneg since we already performed hw reset above */
  1166. mii_control |= BMCR_ANRESTART;
  1167. if ( mii_rw ( priv, priv->phyaddr, MII_BMCR, mii_control ) ) {
  1168. DBG ( "PHY init failed.\n" );
  1169. return PHY_ERROR;
  1170. }
  1171. } else {
  1172. /* reset the phy
  1173. * (certain phys need bmcr to be setup with reset )
  1174. */
  1175. if ( phy_reset ( priv, mii_control ) ) {
  1176. DBG ( "PHY reset failed\n" );
  1177. return PHY_ERROR;
  1178. }
  1179. }
  1180. /* phy vendor specific configuration */
  1181. if ( ( priv->phy_oui == PHY_OUI_CICADA ) && ( phyinterface & PHY_RGMII ) ) {
  1182. phy_reserved = mii_rw ( priv, priv->phyaddr, MII_RESV1, MII_READ );
  1183. phy_reserved &= ~( PHY_CICADA_INIT1 | PHY_CICADA_INIT2 );
  1184. phy_reserved |= ( PHY_CICADA_INIT3 | PHY_CICADA_INIT4 );
  1185. if ( mii_rw ( priv, priv->phyaddr, MII_RESV1, phy_reserved ) ) {
  1186. DBG ( "PHY init failed.\n" );
  1187. return PHY_ERROR;
  1188. }
  1189. phy_reserved = mii_rw ( priv, priv->phyaddr, MII_NCONFIG, MII_READ );
  1190. phy_reserved |= PHY_CICADA_INIT5;
  1191. if ( mii_rw ( priv, priv->phyaddr, MII_NCONFIG, phy_reserved ) ) {
  1192. DBG ( "PHY init failed.\n" );
  1193. return PHY_ERROR;
  1194. }
  1195. }
  1196. if ( priv->phy_oui == PHY_OUI_CICADA ) {
  1197. phy_reserved = mii_rw ( priv, priv->phyaddr, MII_SREVISION, MII_READ );
  1198. phy_reserved |= PHY_CICADA_INIT6;
  1199. if ( mii_rw ( priv, priv->phyaddr, MII_SREVISION, phy_reserved ) ) {
  1200. DBG ( "PHY init failed.\n" );
  1201. return PHY_ERROR;
  1202. }
  1203. }
  1204. if ( priv->phy_oui == PHY_OUI_VITESSE ) {
  1205. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG1,
  1206. PHY_VITESSE_INIT1)) {
  1207. DBG ( "PHY init failed.\n" );
  1208. return PHY_ERROR;
  1209. }
  1210. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1211. PHY_VITESSE_INIT2)) {
  1212. DBG ( "PHY init failed.\n" );
  1213. return PHY_ERROR;
  1214. }
  1215. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1216. PHY_VITESSE_INIT_REG4, MII_READ);
  1217. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG4,
  1218. phy_reserved ) ) {
  1219. DBG ( "PHY init failed.\n" );
  1220. return PHY_ERROR;
  1221. }
  1222. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1223. PHY_VITESSE_INIT_REG3, MII_READ);
  1224. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1225. phy_reserved |= PHY_VITESSE_INIT3;
  1226. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG3,
  1227. phy_reserved ) ) {
  1228. DBG ( "PHY init failed.\n" );
  1229. return PHY_ERROR;
  1230. }
  1231. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1232. PHY_VITESSE_INIT4 ) ) {
  1233. DBG ( "PHY init failed.\n" );
  1234. return PHY_ERROR;
  1235. }
  1236. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1237. PHY_VITESSE_INIT5 ) ) {
  1238. DBG ( "PHY init failed.\n" );
  1239. return PHY_ERROR;
  1240. }
  1241. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1242. PHY_VITESSE_INIT_REG4, MII_READ);
  1243. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1244. phy_reserved |= PHY_VITESSE_INIT3;
  1245. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG4,
  1246. phy_reserved ) ) {
  1247. DBG ( "PHY init failed.\n" );
  1248. return PHY_ERROR;
  1249. }
  1250. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1251. PHY_VITESSE_INIT_REG3, MII_READ);
  1252. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG3,
  1253. phy_reserved ) ) {
  1254. DBG ( "PHY init failed.\n" );
  1255. return PHY_ERROR;
  1256. }
  1257. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1258. PHY_VITESSE_INIT6 ) ) {
  1259. DBG ( "PHY init failed.\n" );
  1260. return PHY_ERROR;
  1261. }
  1262. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1263. PHY_VITESSE_INIT7 ) ) {
  1264. DBG ( "PHY init failed.\n" );
  1265. return PHY_ERROR;
  1266. }
  1267. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1268. PHY_VITESSE_INIT_REG4, MII_READ);
  1269. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG4,
  1270. phy_reserved ) ) {
  1271. DBG ( "PHY init failed.\n" );
  1272. return PHY_ERROR;
  1273. }
  1274. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1275. PHY_VITESSE_INIT_REG3, MII_READ);
  1276. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1277. phy_reserved |= PHY_VITESSE_INIT8;
  1278. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG3,
  1279. phy_reserved ) ) {
  1280. DBG ( "PHY init failed.\n" );
  1281. return PHY_ERROR;
  1282. }
  1283. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG2,
  1284. PHY_VITESSE_INIT9 ) ) {
  1285. DBG ( "PHY init failed.\n" );
  1286. return PHY_ERROR;
  1287. }
  1288. if ( mii_rw ( priv, priv->phyaddr, PHY_VITESSE_INIT_REG1,
  1289. PHY_VITESSE_INIT10 ) ) {
  1290. DBG ( "PHY init failed.\n" );
  1291. return PHY_ERROR;
  1292. }
  1293. }
  1294. if ( priv->phy_oui == PHY_OUI_REALTEK ) {
  1295. if ( priv->phy_model == PHY_MODEL_REALTEK_8211 &&
  1296. priv->phy_rev == PHY_REV_REALTEK_8211B ) {
  1297. /* reset could have cleared these out, set them back */
  1298. if ( mii_rw ( priv, priv->phyaddr,
  1299. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1300. DBG ( "PHY init failed.\n" );
  1301. return PHY_ERROR;
  1302. }
  1303. if ( mii_rw ( priv, priv->phyaddr,
  1304. PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 ) ) {
  1305. DBG ( "PHY init failed.\n" );
  1306. return PHY_ERROR;
  1307. }
  1308. if ( mii_rw ( priv, priv->phyaddr,
  1309. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 ) ) {
  1310. DBG ( "PHY init failed.\n" );
  1311. return PHY_ERROR;
  1312. }
  1313. if ( mii_rw ( priv, priv->phyaddr,
  1314. PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 ) ) {
  1315. DBG ( "PHY init failed.\n" );
  1316. return PHY_ERROR;
  1317. }
  1318. if ( mii_rw ( priv, priv->phyaddr,
  1319. PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 ) ) {
  1320. DBG ( "PHY init failed.\n" );
  1321. return PHY_ERROR;
  1322. }
  1323. if ( mii_rw ( priv, priv->phyaddr,
  1324. PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 ) ) {
  1325. DBG ( "PHY init failed.\n" );
  1326. return PHY_ERROR;
  1327. }
  1328. if ( mii_rw ( priv, priv->phyaddr,
  1329. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 ) ) {
  1330. DBG ( "PHY init failed.\n" );
  1331. return PHY_ERROR;
  1332. }
  1333. }
  1334. if ( priv->phy_model == PHY_MODEL_REALTEK_8201 ) {
  1335. if ( priv->driver_data & DEV_NEED_PHY_INIT_FIX ) {
  1336. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1337. PHY_REALTEK_INIT_REG6,
  1338. MII_READ );
  1339. phy_reserved |= PHY_REALTEK_INIT7;
  1340. if ( mii_rw ( priv, priv->phyaddr,
  1341. PHY_REALTEK_INIT_REG6,
  1342. phy_reserved ) ) {
  1343. DBG ( "PHY init failed.\n" );
  1344. return PHY_ERROR;
  1345. }
  1346. }
  1347. if ( mii_rw ( priv, priv->phyaddr,
  1348. PHY_REALTEK_INIT_REG1,
  1349. PHY_REALTEK_INIT3 ) ) {
  1350. DBG ( "PHY init failed.\n" );
  1351. return PHY_ERROR;
  1352. }
  1353. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1354. PHY_REALTEK_INIT_REG2,
  1355. MII_READ );
  1356. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1357. phy_reserved |= PHY_REALTEK_INIT3;
  1358. if ( mii_rw ( priv, priv->phyaddr,
  1359. PHY_REALTEK_INIT_REG2,
  1360. phy_reserved ) ) {
  1361. DBG ( "PHY init failed.\n" );
  1362. return PHY_ERROR;
  1363. }
  1364. if ( mii_rw ( priv, priv->phyaddr,
  1365. PHY_REALTEK_INIT_REG1,
  1366. PHY_REALTEK_INIT1 ) ) {
  1367. DBG ( "PHY init failed.\n" );
  1368. return PHY_ERROR;
  1369. }
  1370. }
  1371. }
  1372. /* some phys clear out pause advertisement on reset, set it back */
  1373. mii_rw ( priv, priv->phyaddr, MII_ADVERTISE, reg );
  1374. /* restart auto negotiation, power down phy */
  1375. mii_control = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1376. mii_control |= ( BMCR_ANRESTART | BMCR_ANENABLE );
  1377. if ( mii_rw ( priv, priv->phyaddr, MII_BMCR, mii_control ) ) {
  1378. return PHY_ERROR;
  1379. }
  1380. return 0;
  1381. }
  1382. /**
  1383. * nv_setup_phy - Find PHY and initialize it
  1384. *
  1385. * @v priv Driver private structure
  1386. *
  1387. * @ret rc Return status code
  1388. **/
  1389. static int
  1390. nv_setup_phy ( struct forcedeth_private *priv )
  1391. {
  1392. void *ioaddr = priv->mmio_addr;
  1393. u32 phystate_orig = 0, phystate;
  1394. int phyinitialised = 0;
  1395. u32 powerstate;
  1396. int rc = 0;
  1397. int i;
  1398. if ( priv->driver_data & DEV_HAS_POWER_CNTRL ) {
  1399. /* take phy and nic out of low power mode */
  1400. powerstate = readl ( ioaddr + NvRegPowerState2 );
  1401. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  1402. if ( ( priv->driver_data & DEV_NEED_LOW_POWER_FIX ) &&
  1403. ( ( priv->pci_dev->class & 0xff ) >= 0xA3 ) )
  1404. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  1405. writel ( powerstate, ioaddr + NvRegPowerState2 );
  1406. }
  1407. /* clear phy state and temporarily halt phy interrupts */
  1408. writel ( 0, ioaddr + NvRegMIIMask );
  1409. phystate = readl ( ioaddr + NvRegAdapterControl );
  1410. if ( phystate & NVREG_ADAPTCTL_RUNNING ) {
  1411. phystate_orig = 1;
  1412. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  1413. writel ( phystate, ioaddr + NvRegAdapterControl );
  1414. }
  1415. writel ( NVREG_MIISTAT_MASK_ALL, ioaddr + NvRegMIIStatus );
  1416. if ( priv->driver_data & DEV_HAS_MGMT_UNIT ) {
  1417. /* management unit running on the mac? */
  1418. if ( ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_MGMT_ST ) &&
  1419. ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_SYNC_PHY_INIT ) &&
  1420. nv_mgmt_acquire_sema ( priv ) &&
  1421. nv_mgmt_get_version ( priv ) ) {
  1422. priv->mac_in_use = 1;
  1423. if ( priv->mgmt_version > 0 ) {
  1424. priv->mac_in_use = readl ( ioaddr + NvRegMgmtUnitControl ) & NVREG_MGMTUNITCONTROL_INUSE;
  1425. }
  1426. DBG ( "mgmt unit is running. mac in use\n" );
  1427. /* management unit setup the phy already? */
  1428. if ( priv->mac_in_use &&
  1429. ( ( readl ( ioaddr + NvRegTransmitterControl ) & NVREG_XMITCTL_SYNC_MASK ) ==
  1430. NVREG_XMITCTL_SYNC_PHY_INIT ) ) {
  1431. /* phy is inited by mgmt unit */
  1432. phyinitialised = 1;
  1433. DBG ( "Phy already initialized by mgmt unit" );
  1434. }
  1435. }
  1436. }
  1437. /* find a suitable phy */
  1438. for ( i = 1; i <= 32; i++ ) {
  1439. int id1, id2;
  1440. int phyaddr = i & 0x1f;
  1441. id1 = mii_rw ( priv, phyaddr, MII_PHYSID1, MII_READ );
  1442. if ( id1 < 0 || id1 == 0xffff )
  1443. continue;
  1444. id2 = mii_rw ( priv, phyaddr, MII_PHYSID2, MII_READ );
  1445. if ( id2 < 0 || id2 == 0xffff )
  1446. continue;
  1447. priv->phy_model = id2 & PHYID2_MODEL_MASK;
  1448. id1 = ( id1 & PHYID1_OUI_MASK ) << PHYID1_OUI_SHFT;
  1449. id2 = ( id2 & PHYID2_OUI_MASK ) >> PHYID2_OUI_SHFT;
  1450. DBG ( "Found PHY: %04x:%04x at address %d\n", id1, id2, phyaddr );
  1451. priv->phyaddr = phyaddr;
  1452. priv->phy_oui = id1 | id2;
  1453. /* Realtek hardcoded phy id1 to all zeros on certain phys */
  1454. if ( priv->phy_oui == PHY_OUI_REALTEK2 )
  1455. priv->phy_oui = PHY_OUI_REALTEK;
  1456. /* Setup phy revision for Realtek */
  1457. if ( priv->phy_oui == PHY_OUI_REALTEK &&
  1458. priv->phy_model == PHY_MODEL_REALTEK_8211 )
  1459. priv->phy_rev = mii_rw ( priv, phyaddr, MII_RESV1,
  1460. MII_READ ) & PHY_REV_MASK;
  1461. break;
  1462. }
  1463. if ( i == 33 ) {
  1464. DBG ( "Could not find a valid PHY.\n" );
  1465. rc = -ENODEV;
  1466. goto err_phy;
  1467. }
  1468. if ( ! phyinitialised ) {
  1469. /* reset it */
  1470. phy_init ( priv );
  1471. } else {
  1472. u32 mii_status = mii_rw ( priv, priv->phyaddr, MII_BMSR, MII_READ );
  1473. if ( mii_status & PHY_GIGABIT ) {
  1474. priv->gigabit = PHY_GIGABIT;
  1475. }
  1476. }
  1477. return 0;
  1478. err_phy:
  1479. if ( phystate_orig )
  1480. writel ( phystate | NVREG_ADAPTCTL_RUNNING,
  1481. ioaddr + NvRegAdapterControl );
  1482. return rc;
  1483. }
  1484. /**
  1485. * forcedeth_map_regs - Find a suitable BAR for the NIC and
  1486. * map the registers in memory
  1487. *
  1488. * @v priv Driver private structure
  1489. *
  1490. * @ret rc Return status code
  1491. **/
  1492. static int
  1493. forcedeth_map_regs ( struct forcedeth_private *priv )
  1494. {
  1495. void *ioaddr;
  1496. uint32_t bar;
  1497. unsigned long addr;
  1498. u32 register_size;
  1499. int reg;
  1500. int rc;
  1501. /* Set register size based on NIC */
  1502. if ( priv->driver_data & ( DEV_HAS_VLAN | DEV_HAS_MSI_X |
  1503. DEV_HAS_POWER_CNTRL | DEV_HAS_STATISTICS_V2 |
  1504. DEV_HAS_STATISTICS_V3 ) ) {
  1505. register_size = NV_PCI_REGSZ_VER3;
  1506. } else if ( priv->driver_data & DEV_HAS_STATISTICS_V1 ) {
  1507. register_size = NV_PCI_REGSZ_VER2;
  1508. } else {
  1509. register_size = NV_PCI_REGSZ_VER1;
  1510. }
  1511. /* Find an appropriate region for all the registers */
  1512. rc = -EINVAL;
  1513. addr = 0;
  1514. for ( reg = PCI_BASE_ADDRESS_0; reg <= PCI_BASE_ADDRESS_5; reg += 4 ) {
  1515. pci_read_config_dword ( priv->pci_dev, reg, &bar );
  1516. if ( ( ( bar & PCI_BASE_ADDRESS_SPACE ) ==
  1517. PCI_BASE_ADDRESS_SPACE_MEMORY ) &&
  1518. ( pci_bar_size ( priv->pci_dev, reg ) >=
  1519. register_size ) ) {
  1520. addr = pci_bar_start ( priv->pci_dev, reg );
  1521. break;
  1522. }
  1523. }
  1524. if ( reg > PCI_BASE_ADDRESS_5 ) {
  1525. DBG ( "Couldn't find register window\n" );
  1526. goto err_bar_sz;
  1527. }
  1528. rc = -ENOMEM;
  1529. ioaddr = ioremap ( addr, register_size );
  1530. if ( ! ioaddr ) {
  1531. DBG ( "Cannot remap MMIO\n" );
  1532. goto err_ioremap;
  1533. }
  1534. priv->mmio_addr = ioaddr;
  1535. return 0;
  1536. err_bar_sz:
  1537. err_ioremap:
  1538. return rc;
  1539. }
  1540. /**
  1541. * probe - Initial configuration of NIC
  1542. *
  1543. * @v pdev PCI device
  1544. * @v ent PCI IDs
  1545. *
  1546. * @ret rc Return status code
  1547. **/
  1548. static int
  1549. forcedeth_probe ( struct pci_device *pdev )
  1550. {
  1551. struct net_device *netdev;
  1552. struct forcedeth_private *priv;
  1553. void *ioaddr;
  1554. int rc;
  1555. DBGP ( "forcedeth_probe\n" );
  1556. DBG ( "Found %s, vendor = %#04x, device = %#04x\n",
  1557. pdev->id->name, pdev->id->vendor, pdev->id->device );
  1558. /* Allocate our private data */
  1559. netdev = alloc_etherdev ( sizeof ( *priv ) );
  1560. if ( ! netdev ) {
  1561. rc = -ENOMEM;
  1562. DBG ( "Failed to allocate net device\n" );
  1563. goto err_alloc_etherdev;
  1564. }
  1565. /* Link our operations to the netdev struct */
  1566. netdev_init ( netdev, &forcedeth_operations );
  1567. /* Link the PCI device to the netdev struct */
  1568. pci_set_drvdata ( pdev, netdev );
  1569. netdev->dev = &pdev->dev;
  1570. /* Get a reference to our private data */
  1571. priv = netdev_priv ( netdev );
  1572. /* We'll need these set up for the rest of the routines */
  1573. priv->pci_dev = pdev;
  1574. priv->netdev = netdev;
  1575. priv->driver_data = pdev->id->driver_data;
  1576. adjust_pci_device ( pdev );
  1577. /* Use memory mapped I/O */
  1578. if ( ( rc = forcedeth_map_regs ( priv ) ) != 0 )
  1579. goto err_map_regs;
  1580. ioaddr = priv->mmio_addr;
  1581. /* Verify and get MAC address */
  1582. if ( ( rc = nv_setup_mac_addr ( priv ) ) != 0 ) {
  1583. DBG ( "Invalid MAC address detected\n" );
  1584. goto err_mac_addr;
  1585. }
  1586. /* Disable WOL */
  1587. writel ( 0, ioaddr + NvRegWakeUpFlags );
  1588. if ( ( rc = nv_setup_phy ( priv ) ) != 0 )
  1589. goto err_setup_phy;
  1590. /* Set Pause Frame parameters */
  1591. priv->pause_flags = NV_PAUSEFRAME_RX_CAPABLE |
  1592. NV_PAUSEFRAME_RX_REQ |
  1593. NV_PAUSEFRAME_AUTONEG;
  1594. if ( ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V1 ) ||
  1595. ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V2 ) ||
  1596. ( priv->driver_data & DEV_HAS_PAUSEFRAME_TX_V3 ) ) {
  1597. priv->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  1598. }
  1599. if ( priv->pause_flags & NV_PAUSEFRAME_TX_CAPABLE )
  1600. writel ( NVREG_TX_PAUSEFRAME_DISABLE, ioaddr + NvRegTxPauseFrame );
  1601. /* Set default link speed settings */
  1602. priv->linkspeed = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
  1603. priv->duplex = 0;
  1604. if ( ( rc = register_netdev ( netdev ) ) != 0 ) {
  1605. DBG ( "Error registering netdev\n" );
  1606. goto err_register_netdev;
  1607. }
  1608. forcedeth_link_status ( netdev );
  1609. return 0;
  1610. err_register_netdev:
  1611. err_setup_phy:
  1612. err_mac_addr:
  1613. iounmap ( priv->mmio_addr );
  1614. err_map_regs:
  1615. netdev_nullify ( netdev );
  1616. netdev_put ( netdev );
  1617. err_alloc_etherdev:
  1618. return rc;
  1619. }
  1620. static void
  1621. nv_restore_phy ( struct forcedeth_private *priv )
  1622. {
  1623. u16 phy_reserved, mii_control;
  1624. if ( priv->phy_oui == PHY_OUI_REALTEK &&
  1625. priv->phy_model == PHY_MODEL_REALTEK_8201 ) {
  1626. mii_rw ( priv, priv->phyaddr, PHY_REALTEK_INIT_REG1,
  1627. PHY_REALTEK_INIT3 );
  1628. phy_reserved = mii_rw ( priv, priv->phyaddr,
  1629. PHY_REALTEK_INIT_REG2, MII_READ );
  1630. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1631. phy_reserved |= PHY_REALTEK_INIT8;
  1632. mii_rw ( priv, priv->phyaddr, PHY_REALTEK_INIT_REG2,
  1633. phy_reserved );
  1634. mii_rw ( priv, priv->phyaddr, PHY_REALTEK_INIT_REG1,
  1635. PHY_REALTEK_INIT1 );
  1636. /* restart auto negotiation */
  1637. mii_control = mii_rw ( priv, priv->phyaddr, MII_BMCR, MII_READ );
  1638. mii_control |= ( BMCR_ANRESTART | BMCR_ANENABLE );
  1639. mii_rw ( priv, priv->phyaddr, MII_BMCR, mii_control );
  1640. }
  1641. }
  1642. /**
  1643. * remove - Device Removal Routine
  1644. *
  1645. * @v pdev PCI device information struct
  1646. **/
  1647. static void
  1648. forcedeth_remove ( struct pci_device *pdev )
  1649. {
  1650. struct net_device *netdev = pci_get_drvdata ( pdev );
  1651. struct forcedeth_private *priv = netdev->priv;
  1652. DBGP ( "forcedeth_remove\n" );
  1653. unregister_netdev ( netdev );
  1654. nv_restore_phy ( priv );
  1655. nv_mgmt_release_sema ( priv );
  1656. iounmap ( priv->mmio_addr );
  1657. netdev_nullify ( netdev );
  1658. netdev_put ( netdev );
  1659. }
  1660. static struct pci_device_id forcedeth_nics[] = {
  1661. PCI_ROM(0x10DE, 0x01C3, "nForce", "nForce Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER),
  1662. PCI_ROM(0x10DE, 0x0066, "nForce2", "nForce2 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER),
  1663. PCI_ROM(0x10DE, 0x00D6, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER),
  1664. PCI_ROM(0x10DE, 0x0086, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1665. PCI_ROM(0x10DE, 0x008C, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1666. PCI_ROM(0x10DE, 0x00E6, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1667. PCI_ROM(0x10DE, 0x00DF, "nForce3", "nForce3 Ethernet Controller", DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC| DEV_HAS_CHECKSUM),
  1668. PCI_ROM(0x10DE, 0x0056, "CK804", "CK804 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1669. PCI_ROM(0x10DE, 0x0057, "CK804", "CK804 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1670. PCI_ROM(0x10DE, 0x0037, "MCP04", "MCP04 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1671. PCI_ROM(0x10DE, 0x0038, "MCP04", "MCP04 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT),
  1672. PCI_ROM(0x10DE, 0x0268, "MCP51", "MCP51 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX),
  1673. PCI_ROM(0x10DE, 0x0269, "MCP51", "MCP51 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX),
  1674. PCI_ROM(0x10DE, 0x0372, "MCP55", "MCP55 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X| DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED| DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX),
  1675. PCI_ROM(0x10DE, 0x0373, "MCP55", "MCP55 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X| DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX),
  1676. PCI_ROM(0x10DE, 0x03E5, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1677. PCI_ROM(0x10DE, 0x03E6, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1678. PCI_ROM(0x10DE, 0x03EE, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1679. PCI_ROM(0x10DE, 0x03EF, "MCP61", "MCP61 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_NEED_MSI_FIX),
  1680. PCI_ROM(0x10DE, 0x0450, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1681. PCI_ROM(0x10DE, 0x0451, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1682. PCI_ROM(0x10DE, 0x0452, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1683. PCI_ROM(0x10DE, 0x0453, "MCP65", "MCP65 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA| DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1| DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE| DEV_NEED_MSI_FIX),
  1684. PCI_ROM(0x10DE, 0x054C, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1685. PCI_ROM(0x10DE, 0x054D, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1686. PCI_ROM(0x10DE, 0x054E, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1687. PCI_ROM(0x10DE, 0x054F, "MCP67", "MCP67 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1688. PCI_ROM(0x10DE, 0x07DC, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1689. PCI_ROM(0x10DE, 0x07DD, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1690. PCI_ROM(0x10DE, 0x07DE, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1691. PCI_ROM(0x10DE, 0x07DF, "MCP73", "MCP73 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL| DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2| DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX),
  1692. PCI_ROM(0x10DE, 0x0760, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1693. PCI_ROM(0x10DE, 0x0761, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1694. PCI_ROM(0x10DE, 0x0762, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1695. PCI_ROM(0x10DE, 0x0763, "MCP77", "MCP77 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA| DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2| DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT| DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX| DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX| DEV_NEED_MSI_FIX),
  1696. PCI_ROM(0x10DE, 0x0AB0, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1697. PCI_ROM(0x10DE, 0x0AB1, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1698. PCI_ROM(0x10DE, 0x0AB2, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1699. PCI_ROM(0x10DE, 0x0AB3, "MCP79", "MCP79 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE| DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX),
  1700. PCI_ROM(0x10DE, 0x0D7D, "MCP89", "MCP89 Ethernet Controller", DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM| DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL| DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3| DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR| DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX),
  1701. };
  1702. struct pci_driver forcedeth_driver __pci_driver = {
  1703. .ids = forcedeth_nics,
  1704. .id_count = ARRAY_SIZE(forcedeth_nics),
  1705. .probe = forcedeth_probe,
  1706. .remove = forcedeth_remove,
  1707. };