Du kan inte välja fler än 25 ämnen Ämnen måste starta med en bokstav eller siffra, kan innehålla bindestreck ('-') och vara max 35 tecken långa.

mtd80x.c 36KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082
  1. /**************************************************************************
  2. *
  3. * mtd80x.c: Etherboot device driver for the mtd80x Ethernet chip.
  4. * Written 2004-2004 by Erdem Güven <zuencap@yahoo.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. *
  20. * Portions of this code based on:
  21. * fealnx.c: A Linux device driver for the mtd80x Ethernet chip
  22. * Written 1998-2000 by Donald Becker
  23. *
  24. ***************************************************************************/
  25. /* to get some global routines like printf */
  26. #include "etherboot.h"
  27. /* to get the interface to the body of the program */
  28. #include "nic.h"
  29. /* to get the PCI support functions, if this is a PCI NIC */
  30. #include <gpxe/pci.h>
  31. #include <gpxe/ethernet.h>
  32. /* Condensed operations for readability. */
  33. #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr))
  34. #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr))
  35. #define get_unaligned(ptr) (*(ptr))
  36. /* Operational parameters that are set at compile time. */
  37. /* Keep the ring sizes a power of two for compile efficiency. */
  38. /* The compiler will convert <unsigned>'%'<2^N> into a bit mask. */
  39. /* Making the Tx ring too large decreases the effectiveness of channel */
  40. /* bonding and packet priority. */
  41. /* There are no ill effects from too-large receive rings. */
  42. #define TX_RING_SIZE 2
  43. #define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
  44. #define RX_RING_SIZE 4
  45. /* Operational parameters that usually are not changed. */
  46. /* Time in jiffies before concluding the transmitter is hung. */
  47. #define HZ 100
  48. #define TX_TIME_OUT (6*HZ)
  49. /* Allocation size of Rx buffers with normal sized Ethernet frames.
  50. Do not change this value without good reason. This is not a limit,
  51. but a way to keep a consistent allocation size among drivers.
  52. */
  53. #define PKT_BUF_SZ 1536
  54. /* Generic MII registers. */
  55. #define MII_BMCR 0x00 /* Basic mode control register */
  56. #define MII_BMSR 0x01 /* Basic mode status register */
  57. #define MII_PHYSID1 0x02 /* PHYS ID 1 */
  58. #define MII_PHYSID2 0x03 /* PHYS ID 2 */
  59. #define MII_ADVERTISE 0x04 /* Advertisement control reg */
  60. #define MII_LPA 0x05 /* Link partner ability reg */
  61. #define MII_EXPANSION 0x06 /* Expansion register */
  62. #define MII_DCOUNTER 0x12 /* Disconnect counter */
  63. #define MII_FCSCOUNTER 0x13 /* False carrier counter */
  64. #define MII_NWAYTEST 0x14 /* N-way auto-neg test reg */
  65. #define MII_RERRCOUNTER 0x15 /* Receive error counter */
  66. #define MII_SREVISION 0x16 /* Silicon revision */
  67. #define MII_RESV1 0x17 /* Reserved... */
  68. #define MII_LBRERROR 0x18 /* Lpback, rx, bypass error */
  69. #define MII_PHYADDR 0x19 /* PHY address */
  70. #define MII_RESV2 0x1a /* Reserved... */
  71. #define MII_TPISTATUS 0x1b /* TPI status for 10mbps */
  72. #define MII_NCONFIG 0x1c /* Network interface config */
  73. /* Basic mode control register. */
  74. #define BMCR_RESV 0x007f /* Unused... */
  75. #define BMCR_CTST 0x0080 /* Collision test */
  76. #define BMCR_FULLDPLX 0x0100 /* Full duplex */
  77. #define BMCR_ANRESTART 0x0200 /* Auto negotiation restart */
  78. #define BMCR_ISOLATE 0x0400 /* Disconnect DP83840 from MII */
  79. #define BMCR_PDOWN 0x0800 /* Powerdown the DP83840 */
  80. #define BMCR_ANENABLE 0x1000 /* Enable auto negotiation */
  81. #define BMCR_SPEED100 0x2000 /* Select 100Mbps */
  82. #define BMCR_LOOPBACK 0x4000 /* TXD loopback bits */
  83. #define BMCR_RESET 0x8000 /* Reset the DP83840 */
  84. /* Basic mode status register. */
  85. #define BMSR_ERCAP 0x0001 /* Ext-reg capability */
  86. #define BMSR_JCD 0x0002 /* Jabber detected */
  87. #define BMSR_LSTATUS 0x0004 /* Link status */
  88. #define BMSR_ANEGCAPABLE 0x0008 /* Able to do auto-negotiation */
  89. #define BMSR_RFAULT 0x0010 /* Remote fault detected */
  90. #define BMSR_ANEGCOMPLETE 0x0020 /* Auto-negotiation complete */
  91. #define BMSR_RESV 0x07c0 /* Unused... */
  92. #define BMSR_10HALF 0x0800 /* Can do 10mbps, half-duplex */
  93. #define BMSR_10FULL 0x1000 /* Can do 10mbps, full-duplex */
  94. #define BMSR_100HALF 0x2000 /* Can do 100mbps, half-duplex */
  95. #define BMSR_100FULL 0x4000 /* Can do 100mbps, full-duplex */
  96. #define BMSR_100BASE4 0x8000 /* Can do 100mbps, 4k packets */
  97. /* Advertisement control register. */
  98. #define ADVERTISE_SLCT 0x001f /* Selector bits */
  99. #define ADVERTISE_CSMA 0x0001 /* Only selector supported */
  100. #define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */
  101. #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
  102. #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */
  103. #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */
  104. #define ADVERTISE_100BASE4 0x0200 /* Try for 100mbps 4k packets */
  105. #define ADVERTISE_RESV 0x1c00 /* Unused... */
  106. #define ADVERTISE_RFAULT 0x2000 /* Say we can detect faults */
  107. #define ADVERTISE_LPACK 0x4000 /* Ack link partners response */
  108. #define ADVERTISE_NPAGE 0x8000 /* Next page bit */
  109. #define ADVERTISE_FULL (ADVERTISE_100FULL | ADVERTISE_10FULL | \
  110. ADVERTISE_CSMA)
  111. #define ADVERTISE_ALL (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  112. ADVERTISE_100HALF | ADVERTISE_100FULL)
  113. /* for different PHY */
  114. enum phy_type_flags {
  115. MysonPHY = 1,
  116. AhdocPHY = 2,
  117. SeeqPHY = 3,
  118. MarvellPHY = 4,
  119. Myson981 = 5,
  120. LevelOnePHY = 6,
  121. OtherPHY = 10,
  122. };
  123. /* A chip capabilities table*/
  124. enum chip_capability_flags {
  125. HAS_MII_XCVR,
  126. HAS_CHIP_XCVR,
  127. };
  128. #if 0 /* not used */
  129. static
  130. struct chip_info
  131. {
  132. u16 dev_id;
  133. int flag;
  134. }
  135. mtd80x_chips[] = {
  136. {0x0800, HAS_MII_XCVR},
  137. {0x0803, HAS_CHIP_XCVR},
  138. {0x0891, HAS_MII_XCVR}
  139. };
  140. static int chip_cnt = sizeof( mtd80x_chips ) / sizeof( struct chip_info );
  141. #endif
  142. /* Offsets to the Command and Status Registers. */
  143. enum mtd_offsets {
  144. PAR0 = 0x0, /* physical address 0-3 */
  145. PAR1 = 0x04, /* physical address 4-5 */
  146. MAR0 = 0x08, /* multicast address 0-3 */
  147. MAR1 = 0x0C, /* multicast address 4-7 */
  148. FAR0 = 0x10, /* flow-control address 0-3 */
  149. FAR1 = 0x14, /* flow-control address 4-5 */
  150. TCRRCR = 0x18, /* receive & transmit configuration */
  151. BCR = 0x1C, /* bus command */
  152. TXPDR = 0x20, /* transmit polling demand */
  153. RXPDR = 0x24, /* receive polling demand */
  154. RXCWP = 0x28, /* receive current word pointer */
  155. TXLBA = 0x2C, /* transmit list base address */
  156. RXLBA = 0x30, /* receive list base address */
  157. ISR = 0x34, /* interrupt status */
  158. IMR = 0x38, /* interrupt mask */
  159. FTH = 0x3C, /* flow control high/low threshold */
  160. MANAGEMENT = 0x40, /* bootrom/eeprom and mii management */
  161. TALLY = 0x44, /* tally counters for crc and mpa */
  162. TSR = 0x48, /* tally counter for transmit status */
  163. BMCRSR = 0x4c, /* basic mode control and status */
  164. PHYIDENTIFIER = 0x50, /* phy identifier */
  165. ANARANLPAR = 0x54, /* auto-negotiation advertisement and link
  166. partner ability */
  167. ANEROCR = 0x58, /* auto-negotiation expansion and pci conf. */
  168. BPREMRPSR = 0x5c, /* bypass & receive error mask and phy status */
  169. };
  170. /* Bits in the interrupt status/enable registers. */
  171. /* The bits in the Intr Status/Enable registers, mostly interrupt sources. */
  172. enum intr_status_bits {
  173. RFCON = 0x00020000, /* receive flow control xon packet */
  174. RFCOFF = 0x00010000, /* receive flow control xoff packet */
  175. LSCStatus = 0x00008000, /* link status change */
  176. ANCStatus = 0x00004000, /* autonegotiation completed */
  177. FBE = 0x00002000, /* fatal bus error */
  178. FBEMask = 0x00001800, /* mask bit12-11 */
  179. ParityErr = 0x00000000, /* parity error */
  180. TargetErr = 0x00001000, /* target abort */
  181. MasterErr = 0x00000800, /* master error */
  182. TUNF = 0x00000400, /* transmit underflow */
  183. ROVF = 0x00000200, /* receive overflow */
  184. ETI = 0x00000100, /* transmit early int */
  185. ERI = 0x00000080, /* receive early int */
  186. CNTOVF = 0x00000040, /* counter overflow */
  187. RBU = 0x00000020, /* receive buffer unavailable */
  188. TBU = 0x00000010, /* transmit buffer unavilable */
  189. TI = 0x00000008, /* transmit interrupt */
  190. RI = 0x00000004, /* receive interrupt */
  191. RxErr = 0x00000002, /* receive error */
  192. };
  193. /* Bits in the NetworkConfig register. */
  194. enum rx_mode_bits {
  195. RxModeMask = 0xe0,
  196. AcceptAllPhys = 0x80, /* promiscuous mode */
  197. AcceptBroadcast = 0x40, /* accept broadcast */
  198. AcceptMulticast = 0x20, /* accept mutlicast */
  199. AcceptRunt = 0x08, /* receive runt pkt */
  200. ALP = 0x04, /* receive long pkt */
  201. AcceptErr = 0x02, /* receive error pkt */
  202. AcceptMyPhys = 0x00000000,
  203. RxEnable = 0x00000001,
  204. RxFlowCtrl = 0x00002000,
  205. TxEnable = 0x00040000,
  206. TxModeFDX = 0x00100000,
  207. TxThreshold = 0x00e00000,
  208. PS1000 = 0x00010000,
  209. PS10 = 0x00080000,
  210. FD = 0x00100000,
  211. };
  212. /* Bits in network_desc.status */
  213. enum rx_desc_status_bits {
  214. RXOWN = 0x80000000, /* own bit */
  215. FLNGMASK = 0x0fff0000, /* frame length */
  216. FLNGShift = 16,
  217. MARSTATUS = 0x00004000, /* multicast address received */
  218. BARSTATUS = 0x00002000, /* broadcast address received */
  219. PHYSTATUS = 0x00001000, /* physical address received */
  220. RXFSD = 0x00000800, /* first descriptor */
  221. RXLSD = 0x00000400, /* last descriptor */
  222. ErrorSummary = 0x80, /* error summary */
  223. RUNT = 0x40, /* runt packet received */
  224. LONG = 0x20, /* long packet received */
  225. FAE = 0x10, /* frame align error */
  226. CRC = 0x08, /* crc error */
  227. RXER = 0x04, /* receive error */
  228. };
  229. enum rx_desc_control_bits {
  230. RXIC = 0x00800000, /* interrupt control */
  231. RBSShift = 0,
  232. };
  233. enum tx_desc_status_bits {
  234. TXOWN = 0x80000000, /* own bit */
  235. JABTO = 0x00004000, /* jabber timeout */
  236. CSL = 0x00002000, /* carrier sense lost */
  237. LC = 0x00001000, /* late collision */
  238. EC = 0x00000800, /* excessive collision */
  239. UDF = 0x00000400, /* fifo underflow */
  240. DFR = 0x00000200, /* deferred */
  241. HF = 0x00000100, /* heartbeat fail */
  242. NCRMask = 0x000000ff, /* collision retry count */
  243. NCRShift = 0,
  244. };
  245. enum tx_desc_control_bits {
  246. TXIC = 0x80000000, /* interrupt control */
  247. ETIControl = 0x40000000, /* early transmit interrupt */
  248. TXLD = 0x20000000, /* last descriptor */
  249. TXFD = 0x10000000, /* first descriptor */
  250. CRCEnable = 0x08000000, /* crc control */
  251. PADEnable = 0x04000000, /* padding control */
  252. RetryTxLC = 0x02000000, /* retry late collision */
  253. PKTSMask = 0x3ff800, /* packet size bit21-11 */
  254. PKTSShift = 11,
  255. TBSMask = 0x000007ff, /* transmit buffer bit 10-0 */
  256. TBSShift = 0,
  257. };
  258. /* BootROM/EEPROM/MII Management Register */
  259. #define MASK_MIIR_MII_READ 0x00000000
  260. #define MASK_MIIR_MII_WRITE 0x00000008
  261. #define MASK_MIIR_MII_MDO 0x00000004
  262. #define MASK_MIIR_MII_MDI 0x00000002
  263. #define MASK_MIIR_MII_MDC 0x00000001
  264. /* ST+OP+PHYAD+REGAD+TA */
  265. #define OP_READ 0x6000 /* ST:01+OP:10+PHYAD+REGAD+TA:Z0 */
  266. #define OP_WRITE 0x5002 /* ST:01+OP:01+PHYAD+REGAD+TA:10 */
  267. /* ------------------------------------------------------------------------- */
  268. /* Constants for Myson PHY */
  269. /* ------------------------------------------------------------------------- */
  270. #define MysonPHYID 0xd0000302
  271. /* 89-7-27 add, (begin) */
  272. #define MysonPHYID0 0x0302
  273. #define StatusRegister 18
  274. #define SPEED100 0x0400 // bit10
  275. #define FULLMODE 0x0800 // bit11
  276. /* 89-7-27 add, (end) */
  277. /* ------------------------------------------------------------------------- */
  278. /* Constants for Seeq 80225 PHY */
  279. /* ------------------------------------------------------------------------- */
  280. #define SeeqPHYID0 0x0016
  281. #define MIIRegister18 18
  282. #define SPD_DET_100 0x80
  283. #define DPLX_DET_FULL 0x40
  284. /* ------------------------------------------------------------------------- */
  285. /* Constants for Ahdoc 101 PHY */
  286. /* ------------------------------------------------------------------------- */
  287. #define AhdocPHYID0 0x0022
  288. #define DiagnosticReg 18
  289. #define DPLX_FULL 0x0800
  290. #define Speed_100 0x0400
  291. /* 89/6/13 add, */
  292. /* -------------------------------------------------------------------------- */
  293. /* Constants */
  294. /* -------------------------------------------------------------------------- */
  295. #define MarvellPHYID0 0x0141
  296. #define LevelOnePHYID0 0x0013
  297. #define MII1000BaseTControlReg 9
  298. #define MII1000BaseTStatusReg 10
  299. #define SpecificReg 17
  300. /* for 1000BaseT Control Register */
  301. #define PHYAbletoPerform1000FullDuplex 0x0200
  302. #define PHYAbletoPerform1000HalfDuplex 0x0100
  303. #define PHY1000AbilityMask 0x300
  304. // for phy specific status register, marvell phy.
  305. #define SpeedMask 0x0c000
  306. #define Speed_1000M 0x08000
  307. #define Speed_100M 0x4000
  308. #define Speed_10M 0
  309. #define Full_Duplex 0x2000
  310. // 89/12/29 add, for phy specific status register, levelone phy, (begin)
  311. #define LXT1000_100M 0x08000
  312. #define LXT1000_1000M 0x0c000
  313. #define LXT1000_Full 0x200
  314. // 89/12/29 add, for phy specific status register, levelone phy, (end)
  315. #if 0
  316. /* for 3-in-1 case */
  317. #define PS10 0x00080000
  318. #define FD 0x00100000
  319. #define PS1000 0x00010000
  320. #endif
  321. /* for PHY */
  322. #define LinkIsUp 0x0004
  323. #define LinkIsUp2 0x00040000
  324. /* Create a static buffer of size PKT_BUF_SZ for each
  325. RX and TX Descriptor. All descriptors point to a
  326. part of this buffer */
  327. struct {
  328. u8 txb[PKT_BUF_SZ * TX_RING_SIZE] __attribute__ ((aligned(8)));
  329. u8 rxb[PKT_BUF_SZ * RX_RING_SIZE] __attribute__ ((aligned(8)));
  330. } mtd80x_bufs __shared;
  331. #define txb mtd80x_bufs.txb
  332. #define rxb mtd80x_bufs.rxb
  333. /* The Tulip Rx and Tx buffer descriptors. */
  334. struct mtd_desc
  335. {
  336. s32 status;
  337. s32 control;
  338. u32 buffer;
  339. u32 next_desc;
  340. struct mtd_desc *next_desc_logical;
  341. u8* skbuff;
  342. u32 reserved1;
  343. u32 reserved2;
  344. };
  345. struct mtd_private
  346. {
  347. struct mtd_desc rx_ring[RX_RING_SIZE];
  348. struct mtd_desc tx_ring[TX_RING_SIZE];
  349. /* Frequently used values: keep some adjacent for cache effect. */
  350. int flags;
  351. struct pci_dev *pci_dev;
  352. unsigned long crvalue;
  353. unsigned long bcrvalue;
  354. /*unsigned long imrvalue;*/
  355. struct mtd_desc *cur_rx;
  356. struct mtd_desc *lack_rxbuf;
  357. int really_rx_count;
  358. struct mtd_desc *cur_tx;
  359. struct mtd_desc *cur_tx_copy;
  360. int really_tx_count;
  361. int free_tx_count;
  362. unsigned int rx_buf_sz; /* Based on MTU+slack. */
  363. /* These values are keep track of the transceiver/media in use. */
  364. unsigned int linkok;
  365. unsigned int line_speed;
  366. unsigned int duplexmode;
  367. unsigned int default_port:
  368. 4; /* Last dev->if_port value. */
  369. unsigned int PHYType;
  370. /* MII transceiver section. */
  371. int mii_cnt; /* MII device addresses. */
  372. unsigned char phys[1]; /* MII device addresses. */
  373. /*other*/
  374. const char *nic_name;
  375. int ioaddr;
  376. u16 dev_id;
  377. };
  378. static struct mtd_private mtdx;
  379. static int mdio_read(struct nic * , int phy_id, int location);
  380. static void getlinktype(struct nic * );
  381. static void getlinkstatus(struct nic * );
  382. static void set_rx_mode(struct nic *);
  383. /**************************************************************************
  384. * init_ring - setup the tx and rx descriptors
  385. *************************************************************************/
  386. static void init_ring(struct nic *nic __unused)
  387. {
  388. int i;
  389. mtdx.cur_rx = &mtdx.rx_ring[0];
  390. mtdx.rx_buf_sz = PKT_BUF_SZ;
  391. /*mtdx.rx_head_desc = &mtdx.rx_ring[0];*/
  392. /* Initialize all Rx descriptors. */
  393. /* Fill in the Rx buffers. Handle allocation failure gracefully. */
  394. for (i = 0; i < RX_RING_SIZE; i++)
  395. {
  396. mtdx.rx_ring[i].status = RXOWN;
  397. mtdx.rx_ring[i].control = mtdx.rx_buf_sz << RBSShift;
  398. mtdx.rx_ring[i].next_desc = virt_to_le32desc(&mtdx.rx_ring[i+1]);
  399. mtdx.rx_ring[i].next_desc_logical = &mtdx.rx_ring[i+1];
  400. mtdx.rx_ring[i].buffer = virt_to_le32desc(&rxb[i * PKT_BUF_SZ]);
  401. mtdx.rx_ring[i].skbuff = &rxb[i * PKT_BUF_SZ];
  402. }
  403. /* Mark the last entry as wrapping the ring. */
  404. mtdx.rx_ring[i-1].next_desc = virt_to_le32desc(&mtdx.rx_ring[0]);
  405. mtdx.rx_ring[i-1].next_desc_logical = &mtdx.rx_ring[0];
  406. /* We only use one transmit buffer, but two
  407. * descriptors so transmit engines have somewhere
  408. * to point should they feel the need */
  409. mtdx.tx_ring[0].status = 0x00000000;
  410. mtdx.tx_ring[0].buffer = virt_to_bus(&txb[0]);
  411. mtdx.tx_ring[0].next_desc = virt_to_le32desc(&mtdx.tx_ring[1]);
  412. /* This descriptor is never used */
  413. mtdx.tx_ring[1].status = 0x00000000;
  414. mtdx.tx_ring[1].buffer = 0; /*virt_to_bus(&txb[1]); */
  415. mtdx.tx_ring[1].next_desc = virt_to_le32desc(&mtdx.tx_ring[0]);
  416. return;
  417. }
  418. /**************************************************************************
  419. RESET - Reset Adapter
  420. ***************************************************************************/
  421. static void mtd_reset( struct nic *nic )
  422. {
  423. /* Reset the chip to erase previous misconfiguration. */
  424. outl(0x00000001, mtdx.ioaddr + BCR);
  425. init_ring(nic);
  426. outl(virt_to_bus(mtdx.rx_ring), mtdx.ioaddr + RXLBA);
  427. outl(virt_to_bus(mtdx.tx_ring), mtdx.ioaddr + TXLBA);
  428. /* Initialize other registers. */
  429. /* Configure the PCI bus bursts and FIFO thresholds. */
  430. mtdx.bcrvalue = 0x10; /* little-endian, 8 burst length */
  431. mtdx.crvalue = 0xa00; /* rx 128 burst length */
  432. if ( mtdx.dev_id == 0x891 ) {
  433. mtdx.bcrvalue |= 0x200; /* set PROG bit */
  434. mtdx.crvalue |= 0x02000000; /* set enhanced bit */
  435. }
  436. outl( mtdx.bcrvalue, mtdx.ioaddr + BCR);
  437. /* Restart Rx engine if stopped. */
  438. outl(0, mtdx.ioaddr + RXPDR);
  439. getlinkstatus(nic);
  440. if (mtdx.linkok)
  441. {
  442. static const char* texts[]={"half","full","10","100","1000"};
  443. getlinktype(nic);
  444. DBG ( "Link is OK : %s %s\n", texts[mtdx.duplexmode-1], texts[mtdx.line_speed+1] );
  445. } else
  446. {
  447. DBG ( "No link!!!\n" );
  448. }
  449. mtdx.crvalue |= /*TxEnable |*/ RxEnable | TxThreshold;
  450. set_rx_mode(nic);
  451. /* Clear interrupts by setting the interrupt mask. */
  452. outl(FBE | TUNF | CNTOVF | RBU | TI | RI, mtdx.ioaddr + ISR);
  453. outl( 0, mtdx.ioaddr + IMR);
  454. }
  455. /**************************************************************************
  456. POLL - Wait for a frame
  457. ***************************************************************************/
  458. static int mtd_poll(struct nic *nic, __unused int retrieve)
  459. {
  460. s32 rx_status = mtdx.cur_rx->status;
  461. int retval = 0;
  462. if( ( rx_status & RXOWN ) != 0 )
  463. {
  464. return 0;
  465. }
  466. if (rx_status & ErrorSummary)
  467. { /* there was a fatal error */
  468. printf( "%s: Receive error, Rx status %8.8x, Error(s) %s%s%s\n",
  469. mtdx.nic_name, rx_status ,
  470. (rx_status & (LONG | RUNT)) ? "length_error ":"",
  471. (rx_status & RXER) ? "frame_error ":"",
  472. (rx_status & CRC) ? "crc_error ":"" );
  473. retval = 0;
  474. } else if( !((rx_status & RXFSD) && (rx_status & RXLSD)) )
  475. {
  476. /* this pkt is too long, over one rx buffer */
  477. printf("Pkt is too long, over one rx buffer.\n");
  478. retval = 0;
  479. } else
  480. { /* this received pkt is ok */
  481. /* Omit the four octet CRC from the length. */
  482. short pkt_len = ((rx_status & FLNGMASK) >> FLNGShift) - 4;
  483. DBG ( " netdev_rx() normal Rx pkt length %d"
  484. " status %x.\n", pkt_len, rx_status );
  485. nic->packetlen = pkt_len;
  486. memcpy(nic->packet, mtdx.cur_rx->skbuff, pkt_len);
  487. retval = 1;
  488. }
  489. while( ( mtdx.cur_rx->status & RXOWN ) == 0 )
  490. {
  491. mtdx.cur_rx->status = RXOWN;
  492. mtdx.cur_rx = mtdx.cur_rx->next_desc_logical;
  493. }
  494. /* Restart Rx engine if stopped. */
  495. outl(0, mtdx.ioaddr + RXPDR);
  496. return retval;
  497. }
  498. /**************************************************************************
  499. TRANSMIT - Transmit a frame
  500. ***************************************************************************/
  501. static void mtd_transmit(
  502. struct nic *nic,
  503. const char *dest, /* Destination */
  504. unsigned int type, /* Type */
  505. unsigned int size, /* size */
  506. const char *data) /* Packet */
  507. {
  508. u32 to;
  509. u32 tx_status;
  510. unsigned int nstype = htons ( type );
  511. memcpy( txb, dest, ETH_ALEN );
  512. memcpy( txb + ETH_ALEN, nic->node_addr, ETH_ALEN );
  513. memcpy( txb + 2 * ETH_ALEN, &nstype, 2 );
  514. memcpy( txb + ETH_HLEN, data, size );
  515. size += ETH_HLEN;
  516. size &= 0x0FFF;
  517. while( size < ETH_ZLEN )
  518. {
  519. txb[size++] = '\0';
  520. }
  521. mtdx.tx_ring[0].control = TXLD | TXFD | CRCEnable | PADEnable;
  522. mtdx.tx_ring[0].control |= (size << PKTSShift); /* pkt size */
  523. mtdx.tx_ring[0].control |= (size << TBSShift); /* buffer size */
  524. mtdx.tx_ring[0].status = TXOWN;
  525. /* Point to transmit descriptor */
  526. outl(virt_to_bus(mtdx.tx_ring), mtdx.ioaddr + TXLBA);
  527. /* Enable Tx */
  528. outl( mtdx.crvalue | TxEnable, mtdx.ioaddr + TCRRCR);
  529. /* Wake the potentially-idle transmit channel. */
  530. outl(0, mtdx.ioaddr + TXPDR);
  531. to = currticks() + TX_TIME_OUT;
  532. while(( mtdx.tx_ring[0].status & TXOWN) && (currticks() < to));
  533. /* Disable Tx */
  534. outl( mtdx.crvalue & (~TxEnable), mtdx.ioaddr + TCRRCR);
  535. tx_status = mtdx.tx_ring[0].status;
  536. if (currticks() >= to){
  537. DBG ( "TX Time Out" );
  538. } else if( tx_status & (CSL | LC | EC | UDF | HF)){
  539. printf( "Transmit error: %8.8x %s %s %s %s %s\n",
  540. tx_status,
  541. tx_status & EC ? "abort" : "",
  542. tx_status & CSL ? "carrier" : "",
  543. tx_status & LC ? "late" : "",
  544. tx_status & UDF ? "fifo" : "",
  545. tx_status & HF ? "heartbeat" : "" );
  546. }
  547. /*hex_dump( txb, size );*/
  548. /*pause();*/
  549. DBG ( "TRANSMIT\n" );
  550. }
  551. /**************************************************************************
  552. DISABLE - Turn off ethernet interface
  553. ***************************************************************************/
  554. static void mtd_disable ( struct nic *nic ) {
  555. /* Disable Tx Rx*/
  556. outl( mtdx.crvalue & (~TxEnable) & (~RxEnable), mtdx.ioaddr + TCRRCR );
  557. /* Reset the chip to erase previous misconfiguration. */
  558. mtd_reset(nic);
  559. DBG ( "DISABLE\n" );
  560. }
  561. static struct nic_operations mtd_operations = {
  562. .connect = dummy_connect,
  563. .poll = mtd_poll,
  564. .transmit = mtd_transmit,
  565. .irq = dummy_irq,
  566. };
  567. static struct pci_device_id mtd80x_nics[] = {
  568. PCI_ROM(0x1516, 0x0800, "MTD800", "Myson MTD800"),
  569. PCI_ROM(0x1516, 0x0803, "MTD803", "Surecom EP-320X"),
  570. PCI_ROM(0x1516, 0x0891, "MTD891", "Myson MTD891"),
  571. };
  572. PCI_DRIVER ( mtd80x_driver, mtd80x_nics, PCI_NO_CLASS );
  573. /**************************************************************************
  574. PROBE - Look for an adapter, this routine's visible to the outside
  575. ***************************************************************************/
  576. static int mtd_probe ( struct nic *nic, struct pci_device *pci ) {
  577. int i;
  578. if (pci->ioaddr == 0)
  579. return 0;
  580. pci_fill_nic ( nic, pci );
  581. adjust_pci_device(pci);
  582. mtdx.nic_name = pci->name;
  583. mtdx.dev_id = pci->device;
  584. mtdx.ioaddr = nic->ioaddr;
  585. /* read ethernet id */
  586. for (i = 0; i < 6; ++i)
  587. {
  588. nic->node_addr[i] = inb(mtdx.ioaddr + PAR0 + i);
  589. }
  590. if (memcmp(nic->node_addr, "\0\0\0\0\0\0", 6) == 0)
  591. {
  592. return 0;
  593. }
  594. DBG ( "%s: ioaddr %4.4x MAC %s\n", mtdx.nic_name, mtdx.ioaddr, eth_ntoa ( nic->node_addr ) );
  595. /* Reset the chip to erase previous misconfiguration. */
  596. outl(0x00000001, mtdx.ioaddr + BCR);
  597. /* find the connected MII xcvrs */
  598. if( mtdx.dev_id != 0x803 )
  599. {
  600. int phy, phy_idx = 0;
  601. for (phy = 1; phy < 32 && phy_idx < 1; phy++) {
  602. int mii_status = mdio_read(nic, phy, 1);
  603. if (mii_status != 0xffff && mii_status != 0x0000) {
  604. mtdx.phys[phy_idx] = phy;
  605. DBG ( "%s: MII PHY found at address %d, status "
  606. "0x%4.4x.\n", mtdx.nic_name, phy, mii_status );
  607. /* get phy type */
  608. {
  609. unsigned int data;
  610. data = mdio_read(nic, mtdx.phys[phy_idx], 2);
  611. if (data == SeeqPHYID0)
  612. mtdx.PHYType = SeeqPHY;
  613. else if (data == AhdocPHYID0)
  614. mtdx.PHYType = AhdocPHY;
  615. else if (data == MarvellPHYID0)
  616. mtdx.PHYType = MarvellPHY;
  617. else if (data == MysonPHYID0)
  618. mtdx.PHYType = Myson981;
  619. else if (data == LevelOnePHYID0)
  620. mtdx.PHYType = LevelOnePHY;
  621. else
  622. mtdx.PHYType = OtherPHY;
  623. }
  624. phy_idx++;
  625. }
  626. }
  627. mtdx.mii_cnt = phy_idx;
  628. if (phy_idx == 0) {
  629. printf("%s: MII PHY not found -- this device may "
  630. "not operate correctly.\n", mtdx.nic_name);
  631. }
  632. } else {
  633. mtdx.phys[0] = 32;
  634. /* get phy type */
  635. if (inl(mtdx.ioaddr + PHYIDENTIFIER) == MysonPHYID ) {
  636. mtdx.PHYType = MysonPHY;
  637. DBG ( "MysonPHY\n" );
  638. } else {
  639. mtdx.PHYType = OtherPHY;
  640. DBG ( "OtherPHY\n" );
  641. }
  642. }
  643. getlinkstatus(nic);
  644. if( !mtdx.linkok )
  645. {
  646. printf("No link!!!\n");
  647. return 0;
  648. }
  649. mtd_reset( nic );
  650. /* point to NIC specific routines */
  651. nic->nic_op = &mtd_operations;
  652. return 1;
  653. }
  654. /**************************************************************************/
  655. static void set_rx_mode(struct nic *nic __unused)
  656. {
  657. u32 mc_filter[2]; /* Multicast hash filter */
  658. u32 rx_mode;
  659. /* Too many to match, or accept all multicasts. */
  660. mc_filter[1] = mc_filter[0] = ~0;
  661. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  662. outl(mc_filter[0], mtdx.ioaddr + MAR0);
  663. outl(mc_filter[1], mtdx.ioaddr + MAR1);
  664. mtdx.crvalue = ( mtdx.crvalue & ~RxModeMask ) | rx_mode;
  665. outb( mtdx.crvalue, mtdx.ioaddr + TCRRCR);
  666. }
  667. /**************************************************************************/
  668. static unsigned int m80x_read_tick(void)
  669. /* function: Reads the Timer tick count register which decrements by 2 from */
  670. /* 65536 to 0 every 1/36.414 of a second. Each 2 decrements of the */
  671. /* count represents 838 nsec's. */
  672. /* input : none. */
  673. /* output : none. */
  674. {
  675. unsigned char tmp;
  676. int value;
  677. outb((char) 0x06, 0x43); // Command 8254 to latch T0's count
  678. // now read the count.
  679. tmp = (unsigned char) inb(0x40);
  680. value = ((int) tmp) << 8;
  681. tmp = (unsigned char) inb(0x40);
  682. value |= (((int) tmp) & 0xff);
  683. return (value);
  684. }
  685. static void m80x_delay(unsigned int interval)
  686. /* function: to wait for a specified time. */
  687. /* input : interval ... the specified time. */
  688. /* output : none. */
  689. {
  690. unsigned int interval1, interval2, i = 0;
  691. interval1 = m80x_read_tick(); // get initial value
  692. do
  693. {
  694. interval2 = m80x_read_tick();
  695. if (interval1 < interval2)
  696. interval1 += 65536;
  697. ++i;
  698. } while (((interval1 - interval2) < (u16) interval) && (i < 65535));
  699. }
  700. static u32 m80x_send_cmd_to_phy(long miiport, int opcode, int phyad, int regad)
  701. {
  702. u32 miir;
  703. int i;
  704. unsigned int mask, data;
  705. /* enable MII output */
  706. miir = (u32) inl(miiport);
  707. miir &= 0xfffffff0;
  708. miir |= MASK_MIIR_MII_WRITE + MASK_MIIR_MII_MDO;
  709. /* send 32 1's preamble */
  710. for (i = 0; i < 32; i++) {
  711. /* low MDC; MDO is already high (miir) */
  712. miir &= ~MASK_MIIR_MII_MDC;
  713. outl(miir, miiport);
  714. /* high MDC */
  715. miir |= MASK_MIIR_MII_MDC;
  716. outl(miir, miiport);
  717. }
  718. /* calculate ST+OP+PHYAD+REGAD+TA */
  719. data = opcode | (phyad << 7) | (regad << 2);
  720. /* sent out */
  721. mask = 0x8000;
  722. while (mask) {
  723. /* low MDC, prepare MDO */
  724. miir &= ~(MASK_MIIR_MII_MDC + MASK_MIIR_MII_MDO);
  725. if (mask & data)
  726. miir |= MASK_MIIR_MII_MDO;
  727. outl(miir, miiport);
  728. /* high MDC */
  729. miir |= MASK_MIIR_MII_MDC;
  730. outl(miir, miiport);
  731. m80x_delay(30);
  732. /* next */
  733. mask >>= 1;
  734. if (mask == 0x2 && opcode == OP_READ)
  735. miir &= ~MASK_MIIR_MII_WRITE;
  736. }
  737. return miir;
  738. }
  739. static int mdio_read(struct nic *nic __unused, int phyad, int regad)
  740. {
  741. long miiport = mtdx.ioaddr + MANAGEMENT;
  742. u32 miir;
  743. unsigned int mask, data;
  744. miir = m80x_send_cmd_to_phy(miiport, OP_READ, phyad, regad);
  745. /* read data */
  746. mask = 0x8000;
  747. data = 0;
  748. while (mask)
  749. {
  750. /* low MDC */
  751. miir &= ~MASK_MIIR_MII_MDC;
  752. outl(miir, miiport);
  753. /* read MDI */
  754. miir = inl(miiport);
  755. if (miir & MASK_MIIR_MII_MDI)
  756. data |= mask;
  757. /* high MDC, and wait */
  758. miir |= MASK_MIIR_MII_MDC;
  759. outl(miir, miiport);
  760. m80x_delay((int) 30);
  761. /* next */
  762. mask >>= 1;
  763. }
  764. /* low MDC */
  765. miir &= ~MASK_MIIR_MII_MDC;
  766. outl(miir, miiport);
  767. return data & 0xffff;
  768. }
  769. #if 0 /* not used */
  770. static void mdio_write(struct nic *nic __unused, int phyad, int regad,
  771. int data)
  772. {
  773. long miiport = mtdx.ioaddr + MANAGEMENT;
  774. u32 miir;
  775. unsigned int mask;
  776. miir = m80x_send_cmd_to_phy(miiport, OP_WRITE, phyad, regad);
  777. /* write data */
  778. mask = 0x8000;
  779. while (mask)
  780. {
  781. /* low MDC, prepare MDO */
  782. miir &= ~(MASK_MIIR_MII_MDC + MASK_MIIR_MII_MDO);
  783. if (mask & data)
  784. miir |= MASK_MIIR_MII_MDO;
  785. outl(miir, miiport);
  786. /* high MDC */
  787. miir |= MASK_MIIR_MII_MDC;
  788. outl(miir, miiport);
  789. /* next */
  790. mask >>= 1;
  791. }
  792. /* low MDC */
  793. miir &= ~MASK_MIIR_MII_MDC;
  794. outl(miir, miiport);
  795. return;
  796. }
  797. #endif
  798. static void getlinkstatus(struct nic *nic)
  799. /* function: Routine will read MII Status Register to get link status. */
  800. /* input : dev... pointer to the adapter block. */
  801. /* output : none. */
  802. {
  803. unsigned int i, DelayTime = 0x1000;
  804. mtdx.linkok = 0;
  805. if (mtdx.PHYType == MysonPHY)
  806. {
  807. for (i = 0; i < DelayTime; ++i) {
  808. if (inl(mtdx.ioaddr + BMCRSR) & LinkIsUp2) {
  809. mtdx.linkok = 1;
  810. return;
  811. }
  812. // delay
  813. m80x_delay(100);
  814. }
  815. } else
  816. {
  817. for (i = 0; i < DelayTime; ++i) {
  818. if (mdio_read(nic, mtdx.phys[0], MII_BMSR) & BMSR_LSTATUS) {
  819. mtdx.linkok = 1;
  820. return;
  821. }
  822. // delay
  823. m80x_delay(100);
  824. }
  825. }
  826. }
  827. static void getlinktype(struct nic *dev)
  828. {
  829. if (mtdx.PHYType == MysonPHY)
  830. { /* 3-in-1 case */
  831. if (inl(mtdx.ioaddr + TCRRCR) & FD)
  832. mtdx.duplexmode = 2; /* full duplex */
  833. else
  834. mtdx.duplexmode = 1; /* half duplex */
  835. if (inl(mtdx.ioaddr + TCRRCR) & PS10)
  836. mtdx.line_speed = 1; /* 10M */
  837. else
  838. mtdx.line_speed = 2; /* 100M */
  839. } else
  840. {
  841. if (mtdx.PHYType == SeeqPHY) { /* this PHY is SEEQ 80225 */
  842. unsigned int data;
  843. data = mdio_read(dev, mtdx.phys[0], MIIRegister18);
  844. if (data & SPD_DET_100)
  845. mtdx.line_speed = 2; /* 100M */
  846. else
  847. mtdx.line_speed = 1; /* 10M */
  848. if (data & DPLX_DET_FULL)
  849. mtdx.duplexmode = 2; /* full duplex mode */
  850. else
  851. mtdx.duplexmode = 1; /* half duplex mode */
  852. } else if (mtdx.PHYType == AhdocPHY) {
  853. unsigned int data;
  854. data = mdio_read(dev, mtdx.phys[0], DiagnosticReg);
  855. if (data & Speed_100)
  856. mtdx.line_speed = 2; /* 100M */
  857. else
  858. mtdx.line_speed = 1; /* 10M */
  859. if (data & DPLX_FULL)
  860. mtdx.duplexmode = 2; /* full duplex mode */
  861. else
  862. mtdx.duplexmode = 1; /* half duplex mode */
  863. }
  864. /* 89/6/13 add, (begin) */
  865. else if (mtdx.PHYType == MarvellPHY) {
  866. unsigned int data;
  867. data = mdio_read(dev, mtdx.phys[0], SpecificReg);
  868. if (data & Full_Duplex)
  869. mtdx.duplexmode = 2; /* full duplex mode */
  870. else
  871. mtdx.duplexmode = 1; /* half duplex mode */
  872. data &= SpeedMask;
  873. if (data == Speed_1000M)
  874. mtdx.line_speed = 3; /* 1000M */
  875. else if (data == Speed_100M)
  876. mtdx.line_speed = 2; /* 100M */
  877. else
  878. mtdx.line_speed = 1; /* 10M */
  879. }
  880. /* 89/6/13 add, (end) */
  881. /* 89/7/27 add, (begin) */
  882. else if (mtdx.PHYType == Myson981) {
  883. unsigned int data;
  884. data = mdio_read(dev, mtdx.phys[0], StatusRegister);
  885. if (data & SPEED100)
  886. mtdx.line_speed = 2;
  887. else
  888. mtdx.line_speed = 1;
  889. if (data & FULLMODE)
  890. mtdx.duplexmode = 2;
  891. else
  892. mtdx.duplexmode = 1;
  893. }
  894. /* 89/7/27 add, (end) */
  895. /* 89/12/29 add */
  896. else if (mtdx.PHYType == LevelOnePHY) {
  897. unsigned int data;
  898. data = mdio_read(dev, mtdx.phys[0], SpecificReg);
  899. if (data & LXT1000_Full)
  900. mtdx.duplexmode = 2; /* full duplex mode */
  901. else
  902. mtdx.duplexmode = 1; /* half duplex mode */
  903. data &= SpeedMask;
  904. if (data == LXT1000_1000M)
  905. mtdx.line_speed = 3; /* 1000M */
  906. else if (data == LXT1000_100M)
  907. mtdx.line_speed = 2; /* 100M */
  908. else
  909. mtdx.line_speed = 1; /* 10M */
  910. }
  911. // chage crvalue
  912. // mtdx.crvalue&=(~PS10)&(~FD);
  913. mtdx.crvalue &= (~PS10) & (~FD) & (~PS1000);
  914. if (mtdx.line_speed == 1)
  915. mtdx.crvalue |= PS10;
  916. else if (mtdx.line_speed == 3)
  917. mtdx.crvalue |= PS1000;
  918. if (mtdx.duplexmode == 2)
  919. mtdx.crvalue |= FD;
  920. }
  921. }
  922. DRIVER ( "MTD80X", nic_driver, pci_driver, mtd80x_driver,
  923. mtd_probe, mtd_disable );