You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

jme.h 21KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet gPXE Device Driver
  3. *
  4. * Copyright 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. *
  19. */
  20. FILE_LICENCE ( GPL2_OR_LATER );
  21. #ifndef __JME_H_INCLUDED__
  22. #define __JME_H_INCLUDED__
  23. #define PCI_VENDOR_ID_JMICRON 0x197b
  24. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  25. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  26. /*
  27. * Extra PCI Configuration space interface
  28. */
  29. #define PCI_DCSR_MRRS 0x59
  30. #define PCI_DCSR_MRRS_MASK 0x70
  31. enum pci_dcsr_mrrs_vals {
  32. MRRS_128B = 0x00,
  33. MRRS_256B = 0x10,
  34. MRRS_512B = 0x20,
  35. MRRS_1024B = 0x30,
  36. MRRS_2048B = 0x40,
  37. MRRS_4096B = 0x50,
  38. };
  39. /*
  40. * TX/RX Descriptors
  41. *
  42. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  43. */
  44. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  45. #define TX_DESC_SIZE 16
  46. struct txdesc {
  47. union {
  48. uint8_t all[16];
  49. uint32_t dw[4];
  50. struct {
  51. /* DW0 */
  52. uint16_t vlan;
  53. uint8_t rsv1;
  54. uint8_t flags;
  55. /* DW1 */
  56. uint16_t datalen;
  57. uint16_t mss;
  58. /* DW2 */
  59. uint16_t pktsize;
  60. uint16_t rsv2;
  61. /* DW3 */
  62. uint32_t bufaddr;
  63. } desc1;
  64. struct {
  65. /* DW0 */
  66. uint16_t rsv1;
  67. uint8_t rsv2;
  68. uint8_t flags;
  69. /* DW1 */
  70. uint16_t datalen;
  71. uint16_t rsv3;
  72. /* DW2 */
  73. uint32_t bufaddrh;
  74. /* DW3 */
  75. uint32_t bufaddrl;
  76. } desc2;
  77. struct {
  78. /* DW0 */
  79. uint8_t ehdrsz;
  80. uint8_t rsv1;
  81. uint8_t rsv2;
  82. uint8_t flags;
  83. /* DW1 */
  84. uint16_t trycnt;
  85. uint16_t segcnt;
  86. /* DW2 */
  87. uint16_t pktsz;
  88. uint16_t rsv3;
  89. /* DW3 */
  90. uint32_t bufaddrl;
  91. } descwb;
  92. };
  93. };
  94. enum jme_txdesc_flags_bits {
  95. TXFLAG_OWN = 0x80,
  96. TXFLAG_INT = 0x40,
  97. TXFLAG_64BIT = 0x20,
  98. TXFLAG_TCPCS = 0x10,
  99. TXFLAG_UDPCS = 0x08,
  100. TXFLAG_IPCS = 0x04,
  101. TXFLAG_LSEN = 0x02,
  102. TXFLAG_TAGON = 0x01,
  103. };
  104. #define TXDESC_MSS_SHIFT 2
  105. enum jme_txwbdesc_flags_bits {
  106. TXWBFLAG_OWN = 0x80,
  107. TXWBFLAG_INT = 0x40,
  108. TXWBFLAG_TMOUT = 0x20,
  109. TXWBFLAG_TRYOUT = 0x10,
  110. TXWBFLAG_COL = 0x08,
  111. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  112. TXWBFLAG_TRYOUT |
  113. TXWBFLAG_COL,
  114. };
  115. #define RX_DESC_SIZE 16
  116. #define RX_BUF_DMA_ALIGN 8
  117. #define RX_PREPAD_SIZE 10
  118. #define ETH_CRC_LEN 2
  119. #define RX_VLANHDR_LEN 2
  120. #define RX_EXTRA_LEN (ETH_HLEN + \
  121. ETH_CRC_LEN + \
  122. RX_VLANHDR_LEN + \
  123. RX_BUF_DMA_ALIGN)
  124. #define FIXED_MTU 1500
  125. #define RX_ALLOC_LEN (FIXED_MTU + RX_EXTRA_LEN)
  126. struct rxdesc {
  127. union {
  128. uint8_t all[16];
  129. uint32_t dw[4];
  130. struct {
  131. /* DW0 */
  132. uint16_t rsv2;
  133. uint8_t rsv1;
  134. uint8_t flags;
  135. /* DW1 */
  136. uint16_t datalen;
  137. uint16_t wbcpl;
  138. /* DW2 */
  139. uint32_t bufaddrh;
  140. /* DW3 */
  141. uint32_t bufaddrl;
  142. } desc1;
  143. struct {
  144. /* DW0 */
  145. uint16_t vlan;
  146. uint16_t flags;
  147. /* DW1 */
  148. uint16_t framesize;
  149. uint8_t errstat;
  150. uint8_t desccnt;
  151. /* DW2 */
  152. uint32_t rsshash;
  153. /* DW3 */
  154. uint8_t hashfun;
  155. uint8_t hashtype;
  156. uint16_t resrv;
  157. } descwb;
  158. };
  159. };
  160. enum jme_rxdesc_flags_bits {
  161. RXFLAG_OWN = 0x80,
  162. RXFLAG_INT = 0x40,
  163. RXFLAG_64BIT = 0x20,
  164. };
  165. enum jme_rxwbdesc_flags_bits {
  166. RXWBFLAG_OWN = 0x8000,
  167. RXWBFLAG_INT = 0x4000,
  168. RXWBFLAG_MF = 0x2000,
  169. RXWBFLAG_64BIT = 0x2000,
  170. RXWBFLAG_TCPON = 0x1000,
  171. RXWBFLAG_UDPON = 0x0800,
  172. RXWBFLAG_IPCS = 0x0400,
  173. RXWBFLAG_TCPCS = 0x0200,
  174. RXWBFLAG_UDPCS = 0x0100,
  175. RXWBFLAG_TAGON = 0x0080,
  176. RXWBFLAG_IPV4 = 0x0040,
  177. RXWBFLAG_IPV6 = 0x0020,
  178. RXWBFLAG_PAUSE = 0x0010,
  179. RXWBFLAG_MAGIC = 0x0008,
  180. RXWBFLAG_WAKEUP = 0x0004,
  181. RXWBFLAG_DEST = 0x0003,
  182. RXWBFLAG_DEST_UNI = 0x0001,
  183. RXWBFLAG_DEST_MUL = 0x0002,
  184. RXWBFLAG_DEST_BRO = 0x0003,
  185. };
  186. enum jme_rxwbdesc_desccnt_mask {
  187. RXWBDCNT_WBCPL = 0x80,
  188. RXWBDCNT_DCNT = 0x7F,
  189. };
  190. enum jme_rxwbdesc_errstat_bits {
  191. RXWBERR_LIMIT = 0x80,
  192. RXWBERR_MIIER = 0x40,
  193. RXWBERR_NIBON = 0x20,
  194. RXWBERR_COLON = 0x10,
  195. RXWBERR_ABORT = 0x08,
  196. RXWBERR_SHORT = 0x04,
  197. RXWBERR_OVERUN = 0x02,
  198. RXWBERR_CRCERR = 0x01,
  199. RXWBERR_ALLERR = 0xFF,
  200. };
  201. /*
  202. * The structure holding buffer information and ring descriptors all together.
  203. */
  204. struct jme_ring {
  205. void *desc; /* pointer to ring memory */
  206. unsigned long dma; /* phys address for ring dma */
  207. /* Buffer information corresponding to each descriptor */
  208. struct io_buffer **bufinf;
  209. int next_to_clean;
  210. int next_to_fill;
  211. int next_to_use;
  212. int nr_free;
  213. };
  214. /*
  215. * Jmac Adapter Private data
  216. */
  217. struct jme_adapter {
  218. void *regs;
  219. struct mii_if_info mii_if;
  220. struct pci_device *pdev;
  221. unsigned int fpgaver;
  222. unsigned int chiprev;
  223. uint32_t reg_ghc;
  224. uint32_t reg_txcs;
  225. uint32_t reg_rxcs;
  226. uint32_t reg_rxmcs;
  227. uint32_t phylink;
  228. struct jme_ring rxring;
  229. uint32_t rx_ring_size;
  230. uint32_t rx_ring_mask;
  231. struct jme_ring txring;
  232. uint32_t tx_ring_size;
  233. uint32_t tx_ring_mask;
  234. };
  235. /*
  236. * I/O Resters
  237. */
  238. enum jme_iomap_regs_value {
  239. JME_REGS_SIZE = 0x1000,
  240. };
  241. enum jme_iomap_offsets {
  242. JME_MAC = 0x0000,
  243. JME_PHY = 0x0400,
  244. JME_MISC = 0x0800,
  245. JME_RSS = 0x0C00,
  246. };
  247. enum jme_iomap_lens {
  248. JME_MAC_LEN = 0x80,
  249. JME_PHY_LEN = 0x58,
  250. JME_MISC_LEN = 0x98,
  251. JME_RSS_LEN = 0xFF,
  252. };
  253. enum jme_iomap_regs {
  254. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  255. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  256. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  257. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  258. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  259. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  260. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  261. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  262. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  263. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  264. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  265. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  266. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  267. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  268. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  269. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  270. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  271. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  272. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  273. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  274. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  275. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  276. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  277. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  278. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  279. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  280. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  281. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  282. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  283. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  284. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  285. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  286. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  287. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  288. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  289. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  290. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  291. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  292. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  293. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  294. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  295. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  296. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  297. };
  298. /*
  299. * TX Control/Status Bits
  300. */
  301. enum jme_txcs_bits {
  302. TXCS_QUEUE7S = 0x00008000,
  303. TXCS_QUEUE6S = 0x00004000,
  304. TXCS_QUEUE5S = 0x00002000,
  305. TXCS_QUEUE4S = 0x00001000,
  306. TXCS_QUEUE3S = 0x00000800,
  307. TXCS_QUEUE2S = 0x00000400,
  308. TXCS_QUEUE1S = 0x00000200,
  309. TXCS_QUEUE0S = 0x00000100,
  310. TXCS_FIFOTH = 0x000000C0,
  311. TXCS_DMASIZE = 0x00000030,
  312. TXCS_BURST = 0x00000004,
  313. TXCS_ENABLE = 0x00000001,
  314. };
  315. enum jme_txcs_value {
  316. TXCS_FIFOTH_16QW = 0x000000C0,
  317. TXCS_FIFOTH_12QW = 0x00000080,
  318. TXCS_FIFOTH_8QW = 0x00000040,
  319. TXCS_FIFOTH_4QW = 0x00000000,
  320. TXCS_DMASIZE_64B = 0x00000000,
  321. TXCS_DMASIZE_128B = 0x00000010,
  322. TXCS_DMASIZE_256B = 0x00000020,
  323. TXCS_DMASIZE_512B = 0x00000030,
  324. TXCS_SELECT_QUEUE0 = 0x00000000,
  325. TXCS_SELECT_QUEUE1 = 0x00010000,
  326. TXCS_SELECT_QUEUE2 = 0x00020000,
  327. TXCS_SELECT_QUEUE3 = 0x00030000,
  328. TXCS_SELECT_QUEUE4 = 0x00040000,
  329. TXCS_SELECT_QUEUE5 = 0x00050000,
  330. TXCS_SELECT_QUEUE6 = 0x00060000,
  331. TXCS_SELECT_QUEUE7 = 0x00070000,
  332. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  333. TXCS_BURST,
  334. };
  335. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  336. /*
  337. * TX MAC Control/Status Bits
  338. */
  339. enum jme_txmcs_bit_masks {
  340. TXMCS_IFG2 = 0xC0000000,
  341. TXMCS_IFG1 = 0x30000000,
  342. TXMCS_TTHOLD = 0x00000300,
  343. TXMCS_FBURST = 0x00000080,
  344. TXMCS_CARRIEREXT = 0x00000040,
  345. TXMCS_DEFER = 0x00000020,
  346. TXMCS_BACKOFF = 0x00000010,
  347. TXMCS_CARRIERSENSE = 0x00000008,
  348. TXMCS_COLLISION = 0x00000004,
  349. TXMCS_CRC = 0x00000002,
  350. TXMCS_PADDING = 0x00000001,
  351. };
  352. enum jme_txmcs_values {
  353. TXMCS_IFG2_6_4 = 0x00000000,
  354. TXMCS_IFG2_8_5 = 0x40000000,
  355. TXMCS_IFG2_10_6 = 0x80000000,
  356. TXMCS_IFG2_12_7 = 0xC0000000,
  357. TXMCS_IFG1_8_4 = 0x00000000,
  358. TXMCS_IFG1_12_6 = 0x10000000,
  359. TXMCS_IFG1_16_8 = 0x20000000,
  360. TXMCS_IFG1_20_10 = 0x30000000,
  361. TXMCS_TTHOLD_1_8 = 0x00000000,
  362. TXMCS_TTHOLD_1_4 = 0x00000100,
  363. TXMCS_TTHOLD_1_2 = 0x00000200,
  364. TXMCS_TTHOLD_FULL = 0x00000300,
  365. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  366. TXMCS_IFG1_16_8 |
  367. TXMCS_TTHOLD_FULL |
  368. TXMCS_DEFER |
  369. TXMCS_CRC |
  370. TXMCS_PADDING,
  371. };
  372. enum jme_txpfc_bits_masks {
  373. TXPFC_VLAN_TAG = 0xFFFF0000,
  374. TXPFC_VLAN_EN = 0x00008000,
  375. TXPFC_PF_EN = 0x00000001,
  376. };
  377. enum jme_txtrhd_bits_masks {
  378. TXTRHD_TXPEN = 0x80000000,
  379. TXTRHD_TXP = 0x7FFFFF00,
  380. TXTRHD_TXREN = 0x00000080,
  381. TXTRHD_TXRL = 0x0000007F,
  382. };
  383. enum jme_txtrhd_shifts {
  384. TXTRHD_TXP_SHIFT = 8,
  385. TXTRHD_TXRL_SHIFT = 0,
  386. };
  387. /*
  388. * RX Control/Status Bits
  389. */
  390. enum jme_rxcs_bit_masks {
  391. /* FIFO full threshold for transmitting Tx Pause Packet */
  392. RXCS_FIFOTHTP = 0x30000000,
  393. /* FIFO threshold for processing next packet */
  394. RXCS_FIFOTHNP = 0x0C000000,
  395. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  396. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  397. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  398. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  399. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  400. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  401. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  402. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  403. RXCS_QST = 0x00000004, /* Receive queue start */
  404. RXCS_SUSPEND = 0x00000002,
  405. RXCS_ENABLE = 0x00000001,
  406. };
  407. enum jme_rxcs_values {
  408. RXCS_FIFOTHTP_16T = 0x00000000,
  409. RXCS_FIFOTHTP_32T = 0x10000000,
  410. RXCS_FIFOTHTP_64T = 0x20000000,
  411. RXCS_FIFOTHTP_128T = 0x30000000,
  412. RXCS_FIFOTHNP_16QW = 0x00000000,
  413. RXCS_FIFOTHNP_32QW = 0x04000000,
  414. RXCS_FIFOTHNP_64QW = 0x08000000,
  415. RXCS_FIFOTHNP_128QW = 0x0C000000,
  416. RXCS_DMAREQSZ_16B = 0x00000000,
  417. RXCS_DMAREQSZ_32B = 0x01000000,
  418. RXCS_DMAREQSZ_64B = 0x02000000,
  419. RXCS_DMAREQSZ_128B = 0x03000000,
  420. RXCS_QUEUESEL_Q0 = 0x00000000,
  421. RXCS_QUEUESEL_Q1 = 0x00010000,
  422. RXCS_QUEUESEL_Q2 = 0x00020000,
  423. RXCS_QUEUESEL_Q3 = 0x00030000,
  424. RXCS_RETRYGAP_256ns = 0x00000000,
  425. RXCS_RETRYGAP_512ns = 0x00001000,
  426. RXCS_RETRYGAP_1024ns = 0x00002000,
  427. RXCS_RETRYGAP_2048ns = 0x00003000,
  428. RXCS_RETRYGAP_4096ns = 0x00004000,
  429. RXCS_RETRYGAP_8192ns = 0x00005000,
  430. RXCS_RETRYGAP_16384ns = 0x00006000,
  431. RXCS_RETRYGAP_32768ns = 0x00007000,
  432. RXCS_RETRYCNT_0 = 0x00000000,
  433. RXCS_RETRYCNT_4 = 0x00000100,
  434. RXCS_RETRYCNT_8 = 0x00000200,
  435. RXCS_RETRYCNT_12 = 0x00000300,
  436. RXCS_RETRYCNT_16 = 0x00000400,
  437. RXCS_RETRYCNT_20 = 0x00000500,
  438. RXCS_RETRYCNT_24 = 0x00000600,
  439. RXCS_RETRYCNT_28 = 0x00000700,
  440. RXCS_RETRYCNT_32 = 0x00000800,
  441. RXCS_RETRYCNT_36 = 0x00000900,
  442. RXCS_RETRYCNT_40 = 0x00000A00,
  443. RXCS_RETRYCNT_44 = 0x00000B00,
  444. RXCS_RETRYCNT_48 = 0x00000C00,
  445. RXCS_RETRYCNT_52 = 0x00000D00,
  446. RXCS_RETRYCNT_56 = 0x00000E00,
  447. RXCS_RETRYCNT_60 = 0x00000F00,
  448. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  449. RXCS_FIFOTHNP_128QW |
  450. RXCS_DMAREQSZ_128B |
  451. RXCS_RETRYGAP_256ns |
  452. RXCS_RETRYCNT_32,
  453. };
  454. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  455. /*
  456. * RX MAC Control/Status Bits
  457. */
  458. enum jme_rxmcs_bits {
  459. RXMCS_ALLFRAME = 0x00000800,
  460. RXMCS_BRDFRAME = 0x00000400,
  461. RXMCS_MULFRAME = 0x00000200,
  462. RXMCS_UNIFRAME = 0x00000100,
  463. RXMCS_ALLMULFRAME = 0x00000080,
  464. RXMCS_MULFILTERED = 0x00000040,
  465. RXMCS_RXCOLLDEC = 0x00000020,
  466. RXMCS_FLOWCTRL = 0x00000008,
  467. RXMCS_VTAGRM = 0x00000004,
  468. RXMCS_PREPAD = 0x00000002,
  469. RXMCS_CHECKSUM = 0x00000001,
  470. RXMCS_DEFAULT = RXMCS_VTAGRM |
  471. RXMCS_FLOWCTRL |
  472. RXMCS_CHECKSUM,
  473. };
  474. /*
  475. * Wakeup Frame setup interface registers
  476. */
  477. #define WAKEUP_FRAME_NR 8
  478. #define WAKEUP_FRAME_MASK_DWNR 4
  479. enum jme_wfoi_bit_masks {
  480. WFOI_MASK_SEL = 0x00000070,
  481. WFOI_CRC_SEL = 0x00000008,
  482. WFOI_FRAME_SEL = 0x00000007,
  483. };
  484. enum jme_wfoi_shifts {
  485. WFOI_MASK_SHIFT = 4,
  486. };
  487. /*
  488. * SMI Related definitions
  489. */
  490. enum jme_smi_bit_mask {
  491. SMI_DATA_MASK = 0xFFFF0000,
  492. SMI_REG_ADDR_MASK = 0x0000F800,
  493. SMI_PHY_ADDR_MASK = 0x000007C0,
  494. SMI_OP_WRITE = 0x00000020,
  495. /* Set to 1, after req done it'll be cleared to 0 */
  496. SMI_OP_REQ = 0x00000010,
  497. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  498. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  499. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  500. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  501. };
  502. enum jme_smi_bit_shift {
  503. SMI_DATA_SHIFT = 16,
  504. SMI_REG_ADDR_SHIFT = 11,
  505. SMI_PHY_ADDR_SHIFT = 6,
  506. };
  507. static inline uint32_t smi_reg_addr(int x)
  508. {
  509. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  510. }
  511. static inline uint32_t smi_phy_addr(int x)
  512. {
  513. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  514. }
  515. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  516. #define JME_PHY_REG_NR 32
  517. /*
  518. * Global Host Control
  519. */
  520. enum jme_ghc_bit_mask {
  521. GHC_SWRST = 0x40000000,
  522. GHC_DPX = 0x00000040,
  523. GHC_SPEED = 0x00000030,
  524. GHC_LINK_POLL = 0x00000001,
  525. };
  526. enum jme_ghc_speed_val {
  527. GHC_SPEED_10M = 0x00000010,
  528. GHC_SPEED_100M = 0x00000020,
  529. GHC_SPEED_1000M = 0x00000030,
  530. };
  531. enum jme_ghc_to_clk {
  532. GHC_TO_CLK_OFF = 0x00000000,
  533. GHC_TO_CLK_GPHY = 0x00400000,
  534. GHC_TO_CLK_PCIE = 0x00800000,
  535. GHC_TO_CLK_INVALID = 0x00C00000,
  536. };
  537. enum jme_ghc_txmac_clk {
  538. GHC_TXMAC_CLK_OFF = 0x00000000,
  539. GHC_TXMAC_CLK_GPHY = 0x00100000,
  540. GHC_TXMAC_CLK_PCIE = 0x00200000,
  541. GHC_TXMAC_CLK_INVALID = 0x00300000,
  542. };
  543. /*
  544. * Power management control and status register
  545. */
  546. enum jme_pmcs_bit_masks {
  547. PMCS_WF7DET = 0x80000000,
  548. PMCS_WF6DET = 0x40000000,
  549. PMCS_WF5DET = 0x20000000,
  550. PMCS_WF4DET = 0x10000000,
  551. PMCS_WF3DET = 0x08000000,
  552. PMCS_WF2DET = 0x04000000,
  553. PMCS_WF1DET = 0x02000000,
  554. PMCS_WF0DET = 0x01000000,
  555. PMCS_LFDET = 0x00040000,
  556. PMCS_LRDET = 0x00020000,
  557. PMCS_MFDET = 0x00010000,
  558. PMCS_WF7EN = 0x00008000,
  559. PMCS_WF6EN = 0x00004000,
  560. PMCS_WF5EN = 0x00002000,
  561. PMCS_WF4EN = 0x00001000,
  562. PMCS_WF3EN = 0x00000800,
  563. PMCS_WF2EN = 0x00000400,
  564. PMCS_WF1EN = 0x00000200,
  565. PMCS_WF0EN = 0x00000100,
  566. PMCS_LFEN = 0x00000004,
  567. PMCS_LREN = 0x00000002,
  568. PMCS_MFEN = 0x00000001,
  569. };
  570. /*
  571. * Giga PHY Status Registers
  572. */
  573. enum jme_phy_link_bit_mask {
  574. PHY_LINK_SPEED_MASK = 0x0000C000,
  575. PHY_LINK_DUPLEX = 0x00002000,
  576. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  577. PHY_LINK_UP = 0x00000400,
  578. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  579. PHY_LINK_MDI_STAT = 0x00000040,
  580. };
  581. enum jme_phy_link_speed_val {
  582. PHY_LINK_SPEED_10M = 0x00000000,
  583. PHY_LINK_SPEED_100M = 0x00004000,
  584. PHY_LINK_SPEED_1000M = 0x00008000,
  585. };
  586. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  587. /*
  588. * SMB Control and Status
  589. */
  590. enum jme_smbcsr_bit_mask {
  591. SMBCSR_CNACK = 0x00020000,
  592. SMBCSR_RELOAD = 0x00010000,
  593. SMBCSR_EEPROMD = 0x00000020,
  594. SMBCSR_INITDONE = 0x00000010,
  595. SMBCSR_BUSY = 0x0000000F,
  596. };
  597. enum jme_smbintf_bit_mask {
  598. SMBINTF_HWDATR = 0xFF000000,
  599. SMBINTF_HWDATW = 0x00FF0000,
  600. SMBINTF_HWADDR = 0x0000FF00,
  601. SMBINTF_HWRWN = 0x00000020,
  602. SMBINTF_HWCMD = 0x00000010,
  603. SMBINTF_FASTM = 0x00000008,
  604. SMBINTF_GPIOSCL = 0x00000004,
  605. SMBINTF_GPIOSDA = 0x00000002,
  606. SMBINTF_GPIOEN = 0x00000001,
  607. };
  608. enum jme_smbintf_vals {
  609. SMBINTF_HWRWN_READ = 0x00000020,
  610. SMBINTF_HWRWN_WRITE = 0x00000000,
  611. };
  612. enum jme_smbintf_shifts {
  613. SMBINTF_HWDATR_SHIFT = 24,
  614. SMBINTF_HWDATW_SHIFT = 16,
  615. SMBINTF_HWADDR_SHIFT = 8,
  616. };
  617. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  618. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  619. #define JME_SMB_LEN 256
  620. #define JME_EEPROM_MAGIC 0x250
  621. /*
  622. * Timer Control/Status Register
  623. */
  624. enum jme_tmcsr_bit_masks {
  625. TMCSR_SWIT = 0x80000000,
  626. TMCSR_EN = 0x01000000,
  627. TMCSR_CNT = 0x00FFFFFF,
  628. };
  629. /*
  630. * General Purpose REG-0
  631. */
  632. enum jme_gpreg0_masks {
  633. GPREG0_DISSH = 0xFF000000,
  634. GPREG0_PCIRLMT = 0x00300000,
  635. GPREG0_PCCNOMUTCLR = 0x00040000,
  636. GPREG0_LNKINTPOLL = 0x00001000,
  637. GPREG0_PCCTMR = 0x00000300,
  638. GPREG0_PHYADDR = 0x0000001F,
  639. };
  640. enum jme_gpreg0_vals {
  641. GPREG0_DISSH_DW7 = 0x80000000,
  642. GPREG0_DISSH_DW6 = 0x40000000,
  643. GPREG0_DISSH_DW5 = 0x20000000,
  644. GPREG0_DISSH_DW4 = 0x10000000,
  645. GPREG0_DISSH_DW3 = 0x08000000,
  646. GPREG0_DISSH_DW2 = 0x04000000,
  647. GPREG0_DISSH_DW1 = 0x02000000,
  648. GPREG0_DISSH_DW0 = 0x01000000,
  649. GPREG0_DISSH_ALL = 0xFF000000,
  650. GPREG0_PCIRLMT_8 = 0x00000000,
  651. GPREG0_PCIRLMT_6 = 0x00100000,
  652. GPREG0_PCIRLMT_5 = 0x00200000,
  653. GPREG0_PCIRLMT_4 = 0x00300000,
  654. GPREG0_PCCTMR_16ns = 0x00000000,
  655. GPREG0_PCCTMR_256ns = 0x00000100,
  656. GPREG0_PCCTMR_1us = 0x00000200,
  657. GPREG0_PCCTMR_1ms = 0x00000300,
  658. GPREG0_PHYADDR_1 = 0x00000001,
  659. GPREG0_DEFAULT = GPREG0_DISSH_ALL |
  660. GPREG0_PCIRLMT_4 |
  661. GPREG0_PCCTMR_1us |
  662. GPREG0_PHYADDR_1,
  663. };
  664. /*
  665. * General Purpose REG-1
  666. * Note: All theses bits defined here are for
  667. * Chip mode revision 0x11 only
  668. */
  669. enum jme_gpreg1_masks {
  670. GPREG1_INTRDELAYUNIT = 0x00000018,
  671. GPREG1_INTRDELAYENABLE = 0x00000007,
  672. };
  673. enum jme_gpreg1_vals {
  674. GPREG1_RSSPATCH = 0x00000040,
  675. GPREG1_HALFMODEPATCH = 0x00000020,
  676. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  677. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  678. GPREG1_INTDLYUNIT_1US = 0x00000010,
  679. GPREG1_INTDLYUNIT_16US = 0x00000018,
  680. GPREG1_INTDLYEN_1U = 0x00000001,
  681. GPREG1_INTDLYEN_2U = 0x00000002,
  682. GPREG1_INTDLYEN_3U = 0x00000003,
  683. GPREG1_INTDLYEN_4U = 0x00000004,
  684. GPREG1_INTDLYEN_5U = 0x00000005,
  685. GPREG1_INTDLYEN_6U = 0x00000006,
  686. GPREG1_INTDLYEN_7U = 0x00000007,
  687. GPREG1_DEFAULT = 0x00000000,
  688. };
  689. /*
  690. * Interrupt Status Bits
  691. */
  692. enum jme_interrupt_bits {
  693. INTR_SWINTR = 0x80000000,
  694. INTR_TMINTR = 0x40000000,
  695. INTR_LINKCH = 0x20000000,
  696. INTR_PAUSERCV = 0x10000000,
  697. INTR_MAGICRCV = 0x08000000,
  698. INTR_WAKERCV = 0x04000000,
  699. INTR_PCCRX0TO = 0x02000000,
  700. INTR_PCCRX1TO = 0x01000000,
  701. INTR_PCCRX2TO = 0x00800000,
  702. INTR_PCCRX3TO = 0x00400000,
  703. INTR_PCCTXTO = 0x00200000,
  704. INTR_PCCRX0 = 0x00100000,
  705. INTR_PCCRX1 = 0x00080000,
  706. INTR_PCCRX2 = 0x00040000,
  707. INTR_PCCRX3 = 0x00020000,
  708. INTR_PCCTX = 0x00010000,
  709. INTR_RX3EMP = 0x00008000,
  710. INTR_RX2EMP = 0x00004000,
  711. INTR_RX1EMP = 0x00002000,
  712. INTR_RX0EMP = 0x00001000,
  713. INTR_RX3 = 0x00000800,
  714. INTR_RX2 = 0x00000400,
  715. INTR_RX1 = 0x00000200,
  716. INTR_RX0 = 0x00000100,
  717. INTR_TX7 = 0x00000080,
  718. INTR_TX6 = 0x00000040,
  719. INTR_TX5 = 0x00000020,
  720. INTR_TX4 = 0x00000010,
  721. INTR_TX3 = 0x00000008,
  722. INTR_TX2 = 0x00000004,
  723. INTR_TX1 = 0x00000002,
  724. INTR_TX0 = 0x00000001,
  725. };
  726. static const uint32_t INTR_ENABLE = INTR_LINKCH |
  727. INTR_RX0EMP |
  728. INTR_RX0 |
  729. INTR_TX0;
  730. /*
  731. * PCC Control Registers
  732. */
  733. enum jme_pccrx_masks {
  734. PCCRXTO_MASK = 0xFFFF0000,
  735. PCCRX_MASK = 0x0000FF00,
  736. };
  737. enum jme_pcctx_masks {
  738. PCCTXTO_MASK = 0xFFFF0000,
  739. PCCTX_MASK = 0x0000FF00,
  740. PCCTX_QS_MASK = 0x000000FF,
  741. };
  742. enum jme_pccrx_shifts {
  743. PCCRXTO_SHIFT = 16,
  744. PCCRX_SHIFT = 8,
  745. };
  746. enum jme_pcctx_shifts {
  747. PCCTXTO_SHIFT = 16,
  748. PCCTX_SHIFT = 8,
  749. };
  750. enum jme_pcctx_bits {
  751. PCCTXQ0_EN = 0x00000001,
  752. PCCTXQ1_EN = 0x00000002,
  753. PCCTXQ2_EN = 0x00000004,
  754. PCCTXQ3_EN = 0x00000008,
  755. PCCTXQ4_EN = 0x00000010,
  756. PCCTXQ5_EN = 0x00000020,
  757. PCCTXQ6_EN = 0x00000040,
  758. PCCTXQ7_EN = 0x00000080,
  759. };
  760. /*
  761. * Chip Mode Register
  762. */
  763. enum jme_chipmode_bit_masks {
  764. CM_FPGAVER_MASK = 0xFFFF0000,
  765. CM_CHIPREV_MASK = 0x0000FF00,
  766. CM_CHIPMODE_MASK = 0x0000000F,
  767. };
  768. enum jme_chipmode_shifts {
  769. CM_FPGAVER_SHIFT = 16,
  770. CM_CHIPREV_SHIFT = 8,
  771. };
  772. /*
  773. * Workaround
  774. */
  775. static inline int is_buggy250(unsigned short device, unsigned int chiprev)
  776. {
  777. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  778. }
  779. /*
  780. * Read/Write I/O Registers
  781. */
  782. static inline uint32_t jread32(struct jme_adapter *jme, uint32_t reg)
  783. {
  784. return readl(jme->regs + reg);
  785. }
  786. static inline void jwrite32(struct jme_adapter *jme, uint32_t reg, uint32_t val)
  787. {
  788. writel(val, jme->regs + reg);
  789. }
  790. static void jwrite32f(struct jme_adapter *jme, uint32_t reg, uint32_t val)
  791. {
  792. /*
  793. * Read after write should cause flush
  794. */
  795. writel(val, jme->regs + reg);
  796. readl(jme->regs + reg);
  797. }
  798. #endif