You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

dmfe.c 32KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. /**************************************************************************
  2. *
  3. * dmfe.c -- Etherboot device driver for the Davicom
  4. * DM9102/DM9102A/DM9102A+DM9801/DM9102A+DM9802 NIC fast ethernet card
  5. *
  6. * Written 2003-2003 by Timothy Legge <tlegge@rogers.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Portions of this code based on:
  23. *
  24. * dmfe.c: A Davicom DM9102/DM9102A/DM9102A+DM9801/DM9102A+DM9802
  25. * NIC fast ethernet driver for Linux.
  26. * Copyright (C) 1997 Sten Wang
  27. * (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
  28. *
  29. *
  30. * REVISION HISTORY:
  31. * ================
  32. * v1.0 10-02-2004 timlegge Boots ltsp needs cleanup
  33. *
  34. * Indent Options: indent -kr -i8
  35. *
  36. *
  37. ***************************************************************************/
  38. /* to get some global routines like printf */
  39. #include "etherboot.h"
  40. /* to get the interface to the body of the program */
  41. #include "nic.h"
  42. /* to get the PCI support functions, if this is a PCI NIC */
  43. #include <gpxe/pci.h>
  44. #include <gpxe/ethernet.h>
  45. /* #define EDEBUG 1 */
  46. #ifdef EDEBUG
  47. #define dprintf(x) printf x
  48. #else
  49. #define dprintf(x)
  50. #endif
  51. /* Condensed operations for readability. */
  52. #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr))
  53. #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr))
  54. /* Board/System/Debug information/definition ---------------- */
  55. #define PCI_DM9132_ID 0x91321282 /* Davicom DM9132 ID */
  56. #define PCI_DM9102_ID 0x91021282 /* Davicom DM9102 ID */
  57. #define PCI_DM9100_ID 0x91001282 /* Davicom DM9100 ID */
  58. #define PCI_DM9009_ID 0x90091282 /* Davicom DM9009 ID */
  59. #define DM9102_IO_SIZE 0x80
  60. #define DM9102A_IO_SIZE 0x100
  61. #define TX_MAX_SEND_CNT 0x1 /* Maximum tx packet per time */
  62. #define TX_DESC_CNT 0x10 /* Allocated Tx descriptors */
  63. #define RX_DESC_CNT 0x20 /* Allocated Rx descriptors */
  64. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  65. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  66. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  67. #define TX_BUF_ALLOC 0x600
  68. #define RX_ALLOC_SIZE 0x620
  69. #define DM910X_RESET 1
  70. #define CR0_DEFAULT 0x00E00000 /* TX & RX burst mode */
  71. #define CR6_DEFAULT 0x00080000 /* HD */
  72. #define CR7_DEFAULT 0x180c1
  73. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  74. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  75. #define MAX_PACKET_SIZE 1514
  76. #define DMFE_MAX_MULTICAST 14
  77. #define RX_COPY_SIZE 100
  78. #define MAX_CHECK_PACKET 0x8000
  79. #define DM9801_NOISE_FLOOR 8
  80. #define DM9802_NOISE_FLOOR 5
  81. #define DMFE_10MHF 0
  82. #define DMFE_100MHF 1
  83. #define DMFE_10MFD 4
  84. #define DMFE_100MFD 5
  85. #define DMFE_AUTO 8
  86. #define DMFE_1M_HPNA 0x10
  87. #define DMFE_TXTH_72 0x400000 /* TX TH 72 byte */
  88. #define DMFE_TXTH_96 0x404000 /* TX TH 96 byte */
  89. #define DMFE_TXTH_128 0x0000 /* TX TH 128 byte */
  90. #define DMFE_TXTH_256 0x4000 /* TX TH 256 byte */
  91. #define DMFE_TXTH_512 0x8000 /* TX TH 512 byte */
  92. #define DMFE_TXTH_1K 0xC000 /* TX TH 1K byte */
  93. #define DMFE_TIMER_WUT (jiffies + HZ * 1) /* timer wakeup time : 1 second */
  94. #define DMFE_TX_TIMEOUT ((3*HZ)/2) /* tx packet time-out time 1.5 s" */
  95. #define DMFE_TX_KICK (HZ/2) /* tx packet Kick-out time 0.5 s" */
  96. #define DMFE_DBUG(dbug_now, msg, value) if (dmfe_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
  97. #define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
  98. /* CR9 definition: SROM/MII */
  99. #define CR9_SROM_READ 0x4800
  100. #define CR9_SRCS 0x1
  101. #define CR9_SRCLK 0x2
  102. #define CR9_CRDOUT 0x8
  103. #define SROM_DATA_0 0x0
  104. #define SROM_DATA_1 0x4
  105. #define PHY_DATA_1 0x20000
  106. #define PHY_DATA_0 0x00000
  107. #define MDCLKH 0x10000
  108. #define PHY_POWER_DOWN 0x800
  109. #define SROM_V41_CODE 0x14
  110. #define SROM_CLK_WRITE(data, ioaddr) outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr);udelay(5);outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr);udelay(5);outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr);udelay(5);
  111. #define __CHK_IO_SIZE(pci_id, dev_rev) ( ((pci_id)==PCI_DM9132_ID) || ((dev_rev) >= 0x02000030) ) ? DM9102A_IO_SIZE: DM9102_IO_SIZE
  112. #define CHK_IO_SIZE(pci_dev, dev_rev) __CHK_IO_SIZE(((pci_dev)->device << 16) | (pci_dev)->vendor, dev_rev)
  113. /* Sten Check */
  114. #define DEVICE net_device
  115. /* Structure/enum declaration ------------------------------- */
  116. struct tx_desc {
  117. u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  118. void * tx_buf_ptr; /* Data for us */
  119. struct tx_desc * next_tx_desc;
  120. } __attribute__ ((aligned(32)));
  121. struct rx_desc {
  122. u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  123. void * rx_skb_ptr; /* Data for us */
  124. struct rx_desc * next_rx_desc;
  125. } __attribute__ ((aligned(32)));
  126. static struct dmfe_private {
  127. u32 chip_id; /* Chip vendor/Device ID */
  128. u32 chip_revision; /* Chip revision */
  129. u32 cr0_data;
  130. // u32 cr5_data;
  131. u32 cr6_data;
  132. u32 cr7_data;
  133. u32 cr15_data;
  134. u16 HPNA_command; /* For HPNA register 16 */
  135. u16 HPNA_timer; /* For HPNA remote device check */
  136. u16 NIC_capability; /* NIC media capability */
  137. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  138. u8 HPNA_present; /* 0:none, 1:DM9801, 2:DM9802 */
  139. u8 chip_type; /* Keep DM9102A chip type */
  140. u8 media_mode; /* user specify media mode */
  141. u8 op_mode; /* real work media mode */
  142. u8 phy_addr;
  143. u8 dm910x_chk_mode; /* Operating mode check */
  144. /* NIC SROM data */
  145. unsigned char srom[128];
  146. /* Etherboot Only */
  147. u8 cur_tx;
  148. u8 cur_rx;
  149. } dfx;
  150. static struct dmfe_private *db;
  151. enum dmfe_offsets {
  152. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  153. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  154. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 =
  155. 0x70,
  156. DCR15 = 0x78
  157. };
  158. enum dmfe_CR6_bits {
  159. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  160. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  161. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  162. };
  163. /* Global variable declaration ----------------------------- */
  164. static struct nic_operations dmfe_operations;
  165. static unsigned char dmfe_media_mode = DMFE_AUTO;
  166. static u32 dmfe_cr6_user_set;
  167. /* For module input parameter */
  168. static u8 chkmode = 1;
  169. static u8 HPNA_mode; /* Default: Low Power/High Speed */
  170. static u8 HPNA_rx_cmd; /* Default: Disable Rx remote command */
  171. static u8 HPNA_tx_cmd; /* Default: Don't issue remote command */
  172. static u8 HPNA_NoiseFloor; /* Default: HPNA NoiseFloor */
  173. static u8 SF_mode; /* Special Function: 1:VLAN, 2:RX Flow Control
  174. 4: TX pause packet */
  175. /**********************************************
  176. * Descriptor Ring and Buffer defination
  177. ***********************************************/
  178. struct {
  179. struct tx_desc txd[TX_DESC_CNT] __attribute__ ((aligned(32)));
  180. unsigned char txb[TX_BUF_ALLOC * TX_DESC_CNT]
  181. __attribute__ ((aligned(32)));
  182. struct rx_desc rxd[RX_DESC_CNT] __attribute__ ((aligned(32)));
  183. unsigned char rxb[RX_ALLOC_SIZE * RX_DESC_CNT]
  184. __attribute__ ((aligned(32)));
  185. } dmfe_bufs __shared;
  186. #define txd dmfe_bufs.txd
  187. #define txb dmfe_bufs.txb
  188. #define rxd dmfe_bufs.rxd
  189. #define rxb dmfe_bufs.rxb
  190. /* NIC specific static variables go here */
  191. static long int BASE;
  192. static u16 read_srom_word(long ioaddr, int offset);
  193. static void dmfe_init_dm910x(struct nic *nic);
  194. static void dmfe_descriptor_init(struct nic *, unsigned long ioaddr);
  195. static void update_cr6(u32, unsigned long);
  196. static void send_filter_frame(struct nic *nic);
  197. static void dm9132_id_table(struct nic *nic);
  198. static u16 phy_read(unsigned long, u8, u8, u32);
  199. static void phy_write(unsigned long, u8, u8, u16, u32);
  200. static void phy_write_1bit(unsigned long, u32);
  201. static u16 phy_read_1bit(unsigned long);
  202. static void dmfe_set_phyxcer(struct nic *nic);
  203. static void dmfe_parse_srom(struct nic *nic);
  204. static void dmfe_program_DM9801(struct nic *nic, int);
  205. static void dmfe_program_DM9802(struct nic *nic);
  206. static void dmfe_reset(struct nic *nic)
  207. {
  208. /* system variable init */
  209. db->cr6_data = CR6_DEFAULT | dmfe_cr6_user_set;
  210. db->NIC_capability = 0xf; /* All capability */
  211. db->PHY_reg4 = 0x1e0;
  212. /* CR6 operation mode decision */
  213. if (!chkmode || (db->chip_id == PCI_DM9132_ID) ||
  214. (db->chip_revision >= 0x02000030)) {
  215. db->cr6_data |= DMFE_TXTH_256;
  216. db->cr0_data = CR0_DEFAULT;
  217. db->dm910x_chk_mode = 4; /* Enter the normal mode */
  218. } else {
  219. db->cr6_data |= CR6_SFT; /* Store & Forward mode */
  220. db->cr0_data = 0;
  221. db->dm910x_chk_mode = 1; /* Enter the check mode */
  222. }
  223. /* Initilize DM910X board */
  224. dmfe_init_dm910x(nic);
  225. return;
  226. }
  227. /* Initilize DM910X board
  228. * Reset DM910X board
  229. * Initilize TX/Rx descriptor chain structure
  230. * Send the set-up frame
  231. * Enable Tx/Rx machine
  232. */
  233. static void dmfe_init_dm910x(struct nic *nic)
  234. {
  235. unsigned long ioaddr = BASE;
  236. /* Reset DM910x MAC controller */
  237. outl(DM910X_RESET, ioaddr + DCR0); /* RESET MAC */
  238. udelay(100);
  239. outl(db->cr0_data, ioaddr + DCR0);
  240. udelay(5);
  241. /* Phy addr : DM910(A)2/DM9132/9801, phy address = 1 */
  242. db->phy_addr = 1;
  243. /* Parser SROM and media mode */
  244. dmfe_parse_srom(nic);
  245. db->media_mode = dmfe_media_mode;
  246. /* RESET Phyxcer Chip by GPR port bit 7 */
  247. outl(0x180, ioaddr + DCR12); /* Let bit 7 output port */
  248. if (db->chip_id == PCI_DM9009_ID) {
  249. outl(0x80, ioaddr + DCR12); /* Issue RESET signal */
  250. mdelay(300); /* Delay 300 ms */
  251. }
  252. outl(0x0, ioaddr + DCR12); /* Clear RESET signal */
  253. /* Process Phyxcer Media Mode */
  254. if (!(db->media_mode & 0x10)) /* Force 1M mode */
  255. dmfe_set_phyxcer(nic);
  256. /* Media Mode Process */
  257. if (!(db->media_mode & DMFE_AUTO))
  258. db->op_mode = db->media_mode; /* Force Mode */
  259. /* Initiliaze Transmit/Receive decriptor and CR3/4 */
  260. dmfe_descriptor_init(nic, ioaddr);
  261. /* tx descriptor start pointer */
  262. outl(virt_to_le32desc(&txd[0]), ioaddr + DCR4); /* TX DESC address */
  263. /* rx descriptor start pointer */
  264. outl(virt_to_le32desc(&rxd[0]), ioaddr + DCR3); /* RX DESC address */
  265. /* Init CR6 to program DM910x operation */
  266. update_cr6(db->cr6_data, ioaddr);
  267. /* Send setup frame */
  268. if (db->chip_id == PCI_DM9132_ID) {
  269. dm9132_id_table(nic); /* DM9132 */
  270. } else {
  271. send_filter_frame(nic); /* DM9102/DM9102A */
  272. }
  273. /* Init CR7, interrupt active bit */
  274. db->cr7_data = CR7_DEFAULT;
  275. outl(db->cr7_data, ioaddr + DCR7);
  276. /* Init CR15, Tx jabber and Rx watchdog timer */
  277. outl(db->cr15_data, ioaddr + DCR15);
  278. /* Enable DM910X Tx/Rx function */
  279. db->cr6_data |= CR6_RXSC | CR6_TXSC | 0x40000;
  280. update_cr6(db->cr6_data, ioaddr);
  281. }
  282. #ifdef EDEBUG
  283. void hex_dump(const char *data, const unsigned int len);
  284. #endif
  285. /**************************************************************************
  286. POLL - Wait for a frame
  287. ***************************************************************************/
  288. static int dmfe_poll(struct nic *nic, int retrieve)
  289. {
  290. u32 rdes0;
  291. int entry = db->cur_rx % RX_DESC_CNT;
  292. int rxlen;
  293. rdes0 = le32_to_cpu(rxd[entry].rdes0);
  294. if (rdes0 & 0x80000000)
  295. return 0;
  296. if (!retrieve)
  297. return 1;
  298. if ((rdes0 & 0x300) != 0x300) {
  299. /* A packet without First/Last flag */
  300. printf("strange Packet\n");
  301. rxd[entry].rdes0 = cpu_to_le32(0x80000000);
  302. return 0;
  303. } else {
  304. /* A packet with First/Last flag */
  305. rxlen = ((rdes0 >> 16) & 0x3fff) - 4;
  306. /* error summary bit check */
  307. if (rdes0 & 0x8000) {
  308. printf("Error\n");
  309. return 0;
  310. }
  311. if (!(rdes0 & 0x8000) ||
  312. ((db->cr6_data & CR6_PM) && (rxlen > 6))) {
  313. if (db->dm910x_chk_mode & 1)
  314. printf("Silly check mode\n");
  315. nic->packetlen = rxlen;
  316. memcpy(nic->packet, rxb + (entry * RX_ALLOC_SIZE),
  317. nic->packetlen);
  318. }
  319. }
  320. rxd[entry].rdes0 = cpu_to_le32(0x80000000);
  321. db->cur_rx++;
  322. return 1;
  323. }
  324. static void dmfe_irq(struct nic *nic __unused, irq_action_t action __unused)
  325. {
  326. switch ( action ) {
  327. case DISABLE :
  328. break;
  329. case ENABLE :
  330. break;
  331. case FORCE :
  332. break;
  333. }
  334. }
  335. /**************************************************************************
  336. TRANSMIT - Transmit a frame
  337. ***************************************************************************/
  338. static void dmfe_transmit(struct nic *nic,
  339. const char *dest, /* Destination */
  340. unsigned int type, /* Type */
  341. unsigned int size, /* size */
  342. const char *packet) /* Packet */
  343. {
  344. u16 nstype;
  345. u8 *ptxb;
  346. ptxb = &txb[db->cur_tx];
  347. /* Stop Tx */
  348. outl(0, BASE + DCR7);
  349. memcpy(ptxb, dest, ETH_ALEN);
  350. memcpy(ptxb + ETH_ALEN, nic->node_addr, ETH_ALEN);
  351. nstype = htons((u16) type);
  352. memcpy(ptxb + 2 * ETH_ALEN, (u8 *) & nstype, 2);
  353. memcpy(ptxb + ETH_HLEN, packet, size);
  354. size += ETH_HLEN;
  355. while (size < ETH_ZLEN)
  356. ptxb[size++] = '\0';
  357. /* setup the transmit descriptor */
  358. txd[db->cur_tx].tdes1 = cpu_to_le32(0xe1000000 | size);
  359. txd[db->cur_tx].tdes0 = cpu_to_le32(0x80000000); /* give ownership to device */
  360. /* immediate transmit demand */
  361. outl(0x1, BASE + DCR1);
  362. outl(db->cr7_data, BASE + DCR7);
  363. /* Point to next TX descriptor */
  364. db->cur_tx++;
  365. db->cur_tx = db->cur_tx % TX_DESC_CNT;
  366. }
  367. /**************************************************************************
  368. DISABLE - Turn off ethernet interface
  369. ***************************************************************************/
  370. static void dmfe_disable ( struct nic *nic __unused ) {
  371. /* Reset & stop DM910X board */
  372. outl(DM910X_RESET, BASE + DCR0);
  373. udelay(5);
  374. phy_write(BASE, db->phy_addr, 0, 0x8000, db->chip_id);
  375. }
  376. /**************************************************************************
  377. PROBE - Look for an adapter, this routine's visible to the outside
  378. ***************************************************************************/
  379. #define board_found 1
  380. #define valid_link 0
  381. static int dmfe_probe ( struct nic *nic, struct pci_device *pci ) {
  382. uint32_t dev_rev, pci_pmr;
  383. int i;
  384. if (pci->ioaddr == 0)
  385. return 0;
  386. BASE = pci->ioaddr;
  387. printf("dmfe.c: Found %s Vendor=0x%hX Device=0x%hX\n",
  388. pci->driver_name, pci->vendor, pci->device);
  389. /* Read Chip revision */
  390. pci_read_config_dword(pci, PCI_REVISION_ID, &dev_rev);
  391. dprintf(("Revision %lX\n", dev_rev));
  392. /* point to private storage */
  393. db = &dfx;
  394. db->chip_id = ((u32) pci->device << 16) | pci->vendor;
  395. BASE = pci_bar_start(pci, PCI_BASE_ADDRESS_0);
  396. db->chip_revision = dev_rev;
  397. pci_read_config_dword(pci, 0x50, &pci_pmr);
  398. pci_pmr &= 0x70000;
  399. if ((pci_pmr == 0x10000) && (dev_rev == 0x02000031))
  400. db->chip_type = 1; /* DM9102A E3 */
  401. else
  402. db->chip_type = 0;
  403. dprintf(("Chip type : %d\n", db->chip_type));
  404. /* read 64 word srom data */
  405. for (i = 0; i < 64; i++)
  406. ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(BASE, i));
  407. /* Set Node address */
  408. for (i = 0; i < 6; i++)
  409. nic->node_addr[i] = db->srom[20 + i];
  410. /* Print out some hardware info */
  411. DBG ( "%s: %s at ioaddr %4.4lx\n", pci->driver_name, eth_ntoa ( nic->node_addr ), BASE );
  412. /* Set the card as PCI Bus Master */
  413. adjust_pci_device(pci);
  414. dmfe_reset(nic);
  415. nic->irqno = 0;
  416. nic->ioaddr = pci->ioaddr;
  417. /* point to NIC specific routines */
  418. nic->nic_op = &dmfe_operations;
  419. return 1;
  420. }
  421. /*
  422. * Initialize transmit/Receive descriptor
  423. * Using Chain structure, and allocate Tx/Rx buffer
  424. */
  425. static void dmfe_descriptor_init(struct nic *nic __unused, unsigned long ioaddr)
  426. {
  427. int i;
  428. db->cur_tx = 0;
  429. db->cur_rx = 0;
  430. /* tx descriptor start pointer */
  431. outl(virt_to_le32desc(&txd[0]), ioaddr + DCR4); /* TX DESC address */
  432. /* rx descriptor start pointer */
  433. outl(virt_to_le32desc(&rxd[0]), ioaddr + DCR3); /* RX DESC address */
  434. /* Init Transmit chain */
  435. for (i = 0; i < TX_DESC_CNT; i++) {
  436. txd[i].tx_buf_ptr = &txb[i];
  437. txd[i].tdes0 = cpu_to_le32(0);
  438. txd[i].tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  439. txd[i].tdes2 = cpu_to_le32(virt_to_bus(&txb[i]));
  440. txd[i].tdes3 = cpu_to_le32(virt_to_bus(&txd[i + 1]));
  441. txd[i].next_tx_desc = &txd[i + 1];
  442. }
  443. /* Mark the last entry as wrapping the ring */
  444. txd[i - 1].tdes3 = virt_to_le32desc(&txd[0]);
  445. txd[i - 1].next_tx_desc = &txd[0];
  446. /* receive descriptor chain */
  447. for (i = 0; i < RX_DESC_CNT; i++) {
  448. rxd[i].rx_skb_ptr = &rxb[i * RX_ALLOC_SIZE];
  449. rxd[i].rdes0 = cpu_to_le32(0x80000000);
  450. rxd[i].rdes1 = cpu_to_le32(0x01000600);
  451. rxd[i].rdes2 =
  452. cpu_to_le32(virt_to_bus(&rxb[i * RX_ALLOC_SIZE]));
  453. rxd[i].rdes3 = cpu_to_le32(virt_to_bus(&rxd[i + 1]));
  454. rxd[i].next_rx_desc = &rxd[i + 1];
  455. }
  456. /* Mark the last entry as wrapping the ring */
  457. rxd[i - 1].rdes3 = cpu_to_le32(virt_to_bus(&rxd[0]));
  458. rxd[i - 1].next_rx_desc = &rxd[0];
  459. }
  460. /*
  461. * Update CR6 value
  462. * Firstly stop DM910X , then written value and start
  463. */
  464. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  465. {
  466. u32 cr6_tmp;
  467. cr6_tmp = cr6_data & ~0x2002; /* stop Tx/Rx */
  468. outl(cr6_tmp, ioaddr + DCR6);
  469. udelay(5);
  470. outl(cr6_data, ioaddr + DCR6);
  471. udelay(5);
  472. }
  473. /*
  474. * Send a setup frame for DM9132
  475. * This setup frame initilize DM910X addres filter mode
  476. */
  477. static void dm9132_id_table(struct nic *nic __unused)
  478. {
  479. #ifdef LINUX
  480. u16 *addrptr;
  481. u8 dmi_addr[8];
  482. unsigned long ioaddr = BASE + 0xc0; /* ID Table */
  483. u32 hash_val;
  484. u16 i, hash_table[4];
  485. #endif
  486. dprintf(("dm9132_id_table\n"));
  487. printf("FIXME: This function is broken. If you have this card contact "
  488. "Timothy Legge at the etherboot-user list\n");
  489. #ifdef LINUX
  490. //DMFE_DBUG(0, "dm9132_id_table()", 0);
  491. /* Node address */
  492. addrptr = (u16 *) nic->node_addr;
  493. outw(addrptr[0], ioaddr);
  494. ioaddr += 4;
  495. outw(addrptr[1], ioaddr);
  496. ioaddr += 4;
  497. outw(addrptr[2], ioaddr);
  498. ioaddr += 4;
  499. /* Clear Hash Table */
  500. for (i = 0; i < 4; i++)
  501. hash_table[i] = 0x0;
  502. /* broadcast address */
  503. hash_table[3] = 0x8000;
  504. /* the multicast address in Hash Table : 64 bits */
  505. for (mcptr = mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  506. hash_val = cal_CRC((char *) mcptr->dmi_addr, 6, 0) & 0x3f;
  507. hash_table[hash_val / 16] |= (u16) 1 << (hash_val % 16);
  508. }
  509. /* Write the hash table to MAC MD table */
  510. for (i = 0; i < 4; i++, ioaddr += 4)
  511. outw(hash_table[i], ioaddr);
  512. #endif
  513. }
  514. /*
  515. * Send a setup frame for DM9102/DM9102A
  516. * This setup frame initilize DM910X addres filter mode
  517. */
  518. static void send_filter_frame(struct nic *nic)
  519. {
  520. u8 *ptxb;
  521. int i;
  522. dprintf(("send_filter_frame\n"));
  523. /* point to the current txb incase multiple tx_rings are used */
  524. ptxb = &txb[db->cur_tx];
  525. /* construct perfect filter frame with mac address as first match
  526. and broadcast address for all others */
  527. for (i = 0; i < 192; i++)
  528. ptxb[i] = 0xFF;
  529. ptxb[0] = nic->node_addr[0];
  530. ptxb[1] = nic->node_addr[1];
  531. ptxb[4] = nic->node_addr[2];
  532. ptxb[5] = nic->node_addr[3];
  533. ptxb[8] = nic->node_addr[4];
  534. ptxb[9] = nic->node_addr[5];
  535. /* prepare the setup frame */
  536. txd[db->cur_tx].tdes1 = cpu_to_le32(0x890000c0);
  537. txd[db->cur_tx].tdes0 = cpu_to_le32(0x80000000);
  538. update_cr6(db->cr6_data | 0x2000, BASE);
  539. outl(0x1, BASE + DCR1); /* Issue Tx polling */
  540. update_cr6(db->cr6_data, BASE);
  541. db->cur_tx++;
  542. }
  543. /*
  544. * Read one word data from the serial ROM
  545. */
  546. static u16 read_srom_word(long ioaddr, int offset)
  547. {
  548. int i;
  549. u16 srom_data = 0;
  550. long cr9_ioaddr = ioaddr + DCR9;
  551. outl(CR9_SROM_READ, cr9_ioaddr);
  552. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  553. /* Send the Read Command 110b */
  554. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  555. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  556. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  557. /* Send the offset */
  558. for (i = 5; i >= 0; i--) {
  559. srom_data =
  560. (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  561. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  562. }
  563. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  564. for (i = 16; i > 0; i--) {
  565. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  566. udelay(5);
  567. srom_data =
  568. (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1
  569. : 0);
  570. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  571. udelay(5);
  572. }
  573. outl(CR9_SROM_READ, cr9_ioaddr);
  574. return srom_data;
  575. }
  576. /*
  577. * Auto sense the media mode
  578. */
  579. #if 0 /* not used */
  580. static u8 dmfe_sense_speed(struct nic *nic __unused)
  581. {
  582. u8 ErrFlag = 0;
  583. u16 phy_mode;
  584. /* CR6 bit18=0, select 10/100M */
  585. update_cr6((db->cr6_data & ~0x40000), BASE);
  586. phy_mode = phy_read(BASE, db->phy_addr, 1, db->chip_id);
  587. phy_mode = phy_read(BASE, db->phy_addr, 1, db->chip_id);
  588. if ((phy_mode & 0x24) == 0x24) {
  589. if (db->chip_id == PCI_DM9132_ID) /* DM9132 */
  590. phy_mode =
  591. phy_read(BASE, db->phy_addr, 7,
  592. db->chip_id) & 0xf000;
  593. else /* DM9102/DM9102A */
  594. phy_mode =
  595. phy_read(BASE, db->phy_addr, 17,
  596. db->chip_id) & 0xf000;
  597. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  598. switch (phy_mode) {
  599. case 0x1000:
  600. db->op_mode = DMFE_10MHF;
  601. break;
  602. case 0x2000:
  603. db->op_mode = DMFE_10MFD;
  604. break;
  605. case 0x4000:
  606. db->op_mode = DMFE_100MHF;
  607. break;
  608. case 0x8000:
  609. db->op_mode = DMFE_100MFD;
  610. break;
  611. default:
  612. db->op_mode = DMFE_10MHF;
  613. ErrFlag = 1;
  614. break;
  615. }
  616. } else {
  617. db->op_mode = DMFE_10MHF;
  618. //DMFE_DBUG(0, "Link Failed :", phy_mode);
  619. ErrFlag = 1;
  620. }
  621. return ErrFlag;
  622. }
  623. #endif
  624. /*
  625. * Set 10/100 phyxcer capability
  626. * AUTO mode : phyxcer register4 is NIC capability
  627. * Force mode: phyxcer register4 is the force media
  628. */
  629. static void dmfe_set_phyxcer(struct nic *nic __unused)
  630. {
  631. u16 phy_reg;
  632. /* Select 10/100M phyxcer */
  633. db->cr6_data &= ~0x40000;
  634. update_cr6(db->cr6_data, BASE);
  635. /* DM9009 Chip: Phyxcer reg18 bit12=0 */
  636. if (db->chip_id == PCI_DM9009_ID) {
  637. phy_reg =
  638. phy_read(BASE, db->phy_addr, 18,
  639. db->chip_id) & ~0x1000;
  640. phy_write(BASE, db->phy_addr, 18, phy_reg, db->chip_id);
  641. }
  642. /* Phyxcer capability setting */
  643. phy_reg = phy_read(BASE, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  644. if (db->media_mode & DMFE_AUTO) {
  645. /* AUTO Mode */
  646. phy_reg |= db->PHY_reg4;
  647. } else {
  648. /* Force Mode */
  649. switch (db->media_mode) {
  650. case DMFE_10MHF:
  651. phy_reg |= 0x20;
  652. break;
  653. case DMFE_10MFD:
  654. phy_reg |= 0x40;
  655. break;
  656. case DMFE_100MHF:
  657. phy_reg |= 0x80;
  658. break;
  659. case DMFE_100MFD:
  660. phy_reg |= 0x100;
  661. break;
  662. }
  663. if (db->chip_id == PCI_DM9009_ID)
  664. phy_reg &= 0x61;
  665. }
  666. /* Write new capability to Phyxcer Reg4 */
  667. if (!(phy_reg & 0x01e0)) {
  668. phy_reg |= db->PHY_reg4;
  669. db->media_mode |= DMFE_AUTO;
  670. }
  671. phy_write(BASE, db->phy_addr, 4, phy_reg, db->chip_id);
  672. /* Restart Auto-Negotiation */
  673. if (db->chip_type && (db->chip_id == PCI_DM9102_ID))
  674. phy_write(BASE, db->phy_addr, 0, 0x1800, db->chip_id);
  675. if (!db->chip_type)
  676. phy_write(BASE, db->phy_addr, 0, 0x1200, db->chip_id);
  677. }
  678. /*
  679. * Process op-mode
  680. * AUTO mode : PHY controller in Auto-negotiation Mode
  681. * Force mode: PHY controller in force mode with HUB
  682. * N-way force capability with SWITCH
  683. */
  684. #if 0 /* not used */
  685. static void dmfe_process_mode(struct nic *nic __unused)
  686. {
  687. u16 phy_reg;
  688. /* Full Duplex Mode Check */
  689. if (db->op_mode & 0x4)
  690. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  691. else
  692. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  693. /* Transciver Selection */
  694. if (db->op_mode & 0x10) /* 1M HomePNA */
  695. db->cr6_data |= 0x40000; /* External MII select */
  696. else
  697. db->cr6_data &= ~0x40000; /* Internal 10/100 transciver */
  698. update_cr6(db->cr6_data, BASE);
  699. /* 10/100M phyxcer force mode need */
  700. if (!(db->media_mode & 0x18)) {
  701. /* Forece Mode */
  702. phy_reg = phy_read(BASE, db->phy_addr, 6, db->chip_id);
  703. if (!(phy_reg & 0x1)) {
  704. /* parter without N-Way capability */
  705. phy_reg = 0x0;
  706. switch (db->op_mode) {
  707. case DMFE_10MHF:
  708. phy_reg = 0x0;
  709. break;
  710. case DMFE_10MFD:
  711. phy_reg = 0x100;
  712. break;
  713. case DMFE_100MHF:
  714. phy_reg = 0x2000;
  715. break;
  716. case DMFE_100MFD:
  717. phy_reg = 0x2100;
  718. break;
  719. }
  720. phy_write(BASE, db->phy_addr, 0, phy_reg,
  721. db->chip_id);
  722. if (db->chip_type
  723. && (db->chip_id == PCI_DM9102_ID))
  724. mdelay(20);
  725. phy_write(BASE, db->phy_addr, 0, phy_reg,
  726. db->chip_id);
  727. }
  728. }
  729. }
  730. #endif
  731. /*
  732. * Write a word to Phy register
  733. */
  734. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset,
  735. u16 phy_data, u32 chip_id)
  736. {
  737. u16 i;
  738. unsigned long ioaddr;
  739. if (chip_id == PCI_DM9132_ID) {
  740. ioaddr = iobase + 0x80 + offset * 4;
  741. outw(phy_data, ioaddr);
  742. } else {
  743. /* DM9102/DM9102A Chip */
  744. ioaddr = iobase + DCR9;
  745. /* Send 33 synchronization clock to Phy controller */
  746. for (i = 0; i < 35; i++)
  747. phy_write_1bit(ioaddr, PHY_DATA_1);
  748. /* Send start command(01) to Phy */
  749. phy_write_1bit(ioaddr, PHY_DATA_0);
  750. phy_write_1bit(ioaddr, PHY_DATA_1);
  751. /* Send write command(01) to Phy */
  752. phy_write_1bit(ioaddr, PHY_DATA_0);
  753. phy_write_1bit(ioaddr, PHY_DATA_1);
  754. /* Send Phy addres */
  755. for (i = 0x10; i > 0; i = i >> 1)
  756. phy_write_1bit(ioaddr,
  757. phy_addr & i ? PHY_DATA_1 :
  758. PHY_DATA_0);
  759. /* Send register addres */
  760. for (i = 0x10; i > 0; i = i >> 1)
  761. phy_write_1bit(ioaddr,
  762. offset & i ? PHY_DATA_1 :
  763. PHY_DATA_0);
  764. /* written trasnition */
  765. phy_write_1bit(ioaddr, PHY_DATA_1);
  766. phy_write_1bit(ioaddr, PHY_DATA_0);
  767. /* Write a word data to PHY controller */
  768. for (i = 0x8000; i > 0; i >>= 1)
  769. phy_write_1bit(ioaddr,
  770. phy_data & i ? PHY_DATA_1 :
  771. PHY_DATA_0);
  772. }
  773. }
  774. /*
  775. * Read a word data from phy register
  776. */
  777. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset,
  778. u32 chip_id)
  779. {
  780. int i;
  781. u16 phy_data;
  782. unsigned long ioaddr;
  783. if (chip_id == PCI_DM9132_ID) {
  784. /* DM9132 Chip */
  785. ioaddr = iobase + 0x80 + offset * 4;
  786. phy_data = inw(ioaddr);
  787. } else {
  788. /* DM9102/DM9102A Chip */
  789. ioaddr = iobase + DCR9;
  790. /* Send 33 synchronization clock to Phy controller */
  791. for (i = 0; i < 35; i++)
  792. phy_write_1bit(ioaddr, PHY_DATA_1);
  793. /* Send start command(01) to Phy */
  794. phy_write_1bit(ioaddr, PHY_DATA_0);
  795. phy_write_1bit(ioaddr, PHY_DATA_1);
  796. /* Send read command(10) to Phy */
  797. phy_write_1bit(ioaddr, PHY_DATA_1);
  798. phy_write_1bit(ioaddr, PHY_DATA_0);
  799. /* Send Phy addres */
  800. for (i = 0x10; i > 0; i = i >> 1)
  801. phy_write_1bit(ioaddr,
  802. phy_addr & i ? PHY_DATA_1 :
  803. PHY_DATA_0);
  804. /* Send register addres */
  805. for (i = 0x10; i > 0; i = i >> 1)
  806. phy_write_1bit(ioaddr,
  807. offset & i ? PHY_DATA_1 :
  808. PHY_DATA_0);
  809. /* Skip transition state */
  810. phy_read_1bit(ioaddr);
  811. /* read 16bit data */
  812. for (phy_data = 0, i = 0; i < 16; i++) {
  813. phy_data <<= 1;
  814. phy_data |= phy_read_1bit(ioaddr);
  815. }
  816. }
  817. return phy_data;
  818. }
  819. /*
  820. * Write one bit data to Phy Controller
  821. */
  822. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data)
  823. {
  824. outl(phy_data, ioaddr); /* MII Clock Low */
  825. udelay(1);
  826. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  827. udelay(1);
  828. outl(phy_data, ioaddr); /* MII Clock Low */
  829. udelay(1);
  830. }
  831. /*
  832. * Read one bit phy data from PHY controller
  833. */
  834. static u16 phy_read_1bit(unsigned long ioaddr)
  835. {
  836. u16 phy_data;
  837. outl(0x50000, ioaddr);
  838. udelay(1);
  839. phy_data = (inl(ioaddr) >> 19) & 0x1;
  840. outl(0x40000, ioaddr);
  841. udelay(1);
  842. return phy_data;
  843. }
  844. /*
  845. * Parser SROM and media mode
  846. */
  847. static void dmfe_parse_srom(struct nic *nic)
  848. {
  849. unsigned char *srom = db->srom;
  850. int dmfe_mode, tmp_reg;
  851. /* Init CR15 */
  852. db->cr15_data = CR15_DEFAULT;
  853. /* Check SROM Version */
  854. if (((int) srom[18] & 0xff) == SROM_V41_CODE) {
  855. /* SROM V4.01 */
  856. /* Get NIC support media mode */
  857. db->NIC_capability = *(u16 *) (srom + 34);
  858. db->PHY_reg4 = 0;
  859. for (tmp_reg = 1; tmp_reg < 0x10; tmp_reg <<= 1) {
  860. switch (db->NIC_capability & tmp_reg) {
  861. case 0x1:
  862. db->PHY_reg4 |= 0x0020;
  863. break;
  864. case 0x2:
  865. db->PHY_reg4 |= 0x0040;
  866. break;
  867. case 0x4:
  868. db->PHY_reg4 |= 0x0080;
  869. break;
  870. case 0x8:
  871. db->PHY_reg4 |= 0x0100;
  872. break;
  873. }
  874. }
  875. /* Media Mode Force or not check */
  876. dmfe_mode = *((int *) srom + 34) & *((int *) srom + 36);
  877. switch (dmfe_mode) {
  878. case 0x4:
  879. dmfe_media_mode = DMFE_100MHF;
  880. break; /* 100MHF */
  881. case 0x2:
  882. dmfe_media_mode = DMFE_10MFD;
  883. break; /* 10MFD */
  884. case 0x8:
  885. dmfe_media_mode = DMFE_100MFD;
  886. break; /* 100MFD */
  887. case 0x100:
  888. case 0x200:
  889. dmfe_media_mode = DMFE_1M_HPNA;
  890. break; /* HomePNA */
  891. }
  892. /* Special Function setting */
  893. /* VLAN function */
  894. if ((SF_mode & 0x1) || (srom[43] & 0x80))
  895. db->cr15_data |= 0x40;
  896. /* Flow Control */
  897. if ((SF_mode & 0x2) || (srom[40] & 0x1))
  898. db->cr15_data |= 0x400;
  899. /* TX pause packet */
  900. if ((SF_mode & 0x4) || (srom[40] & 0xe))
  901. db->cr15_data |= 0x9800;
  902. }
  903. /* Parse HPNA parameter */
  904. db->HPNA_command = 1;
  905. /* Accept remote command or not */
  906. if (HPNA_rx_cmd == 0)
  907. db->HPNA_command |= 0x8000;
  908. /* Issue remote command & operation mode */
  909. if (HPNA_tx_cmd == 1)
  910. switch (HPNA_mode) { /* Issue Remote Command */
  911. case 0:
  912. db->HPNA_command |= 0x0904;
  913. break;
  914. case 1:
  915. db->HPNA_command |= 0x0a00;
  916. break;
  917. case 2:
  918. db->HPNA_command |= 0x0506;
  919. break;
  920. case 3:
  921. db->HPNA_command |= 0x0602;
  922. break;
  923. } else
  924. switch (HPNA_mode) { /* Don't Issue */
  925. case 0:
  926. db->HPNA_command |= 0x0004;
  927. break;
  928. case 1:
  929. db->HPNA_command |= 0x0000;
  930. break;
  931. case 2:
  932. db->HPNA_command |= 0x0006;
  933. break;
  934. case 3:
  935. db->HPNA_command |= 0x0002;
  936. break;
  937. }
  938. /* Check DM9801 or DM9802 present or not */
  939. db->HPNA_present = 0;
  940. update_cr6(db->cr6_data | 0x40000, BASE);
  941. tmp_reg = phy_read(BASE, db->phy_addr, 3, db->chip_id);
  942. if ((tmp_reg & 0xfff0) == 0xb900) {
  943. /* DM9801 or DM9802 present */
  944. db->HPNA_timer = 8;
  945. if (phy_read(BASE, db->phy_addr, 31, db->chip_id) ==
  946. 0x4404) {
  947. /* DM9801 HomeRun */
  948. db->HPNA_present = 1;
  949. dmfe_program_DM9801(nic, tmp_reg);
  950. } else {
  951. /* DM9802 LongRun */
  952. db->HPNA_present = 2;
  953. dmfe_program_DM9802(nic);
  954. }
  955. }
  956. }
  957. /*
  958. * Init HomeRun DM9801
  959. */
  960. static void dmfe_program_DM9801(struct nic *nic __unused, int HPNA_rev)
  961. {
  962. u32 reg17, reg25;
  963. if (!HPNA_NoiseFloor)
  964. HPNA_NoiseFloor = DM9801_NOISE_FLOOR;
  965. switch (HPNA_rev) {
  966. case 0xb900: /* DM9801 E3 */
  967. db->HPNA_command |= 0x1000;
  968. reg25 = phy_read(BASE, db->phy_addr, 24, db->chip_id);
  969. reg25 = ((reg25 + HPNA_NoiseFloor) & 0xff) | 0xf000;
  970. reg17 = phy_read(BASE, db->phy_addr, 17, db->chip_id);
  971. break;
  972. case 0xb901: /* DM9801 E4 */
  973. reg25 = phy_read(BASE, db->phy_addr, 25, db->chip_id);
  974. reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor;
  975. reg17 = phy_read(BASE, db->phy_addr, 17, db->chip_id);
  976. reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor + 3;
  977. break;
  978. case 0xb902: /* DM9801 E5 */
  979. case 0xb903: /* DM9801 E6 */
  980. default:
  981. db->HPNA_command |= 0x1000;
  982. reg25 = phy_read(BASE, db->phy_addr, 25, db->chip_id);
  983. reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor - 5;
  984. reg17 = phy_read(BASE, db->phy_addr, 17, db->chip_id);
  985. reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor;
  986. break;
  987. }
  988. phy_write(BASE, db->phy_addr, 16, db->HPNA_command, db->chip_id);
  989. phy_write(BASE, db->phy_addr, 17, reg17, db->chip_id);
  990. phy_write(BASE, db->phy_addr, 25, reg25, db->chip_id);
  991. }
  992. /*
  993. * Init HomeRun DM9802
  994. */
  995. static void dmfe_program_DM9802(struct nic *nic __unused)
  996. {
  997. u32 phy_reg;
  998. if (!HPNA_NoiseFloor)
  999. HPNA_NoiseFloor = DM9802_NOISE_FLOOR;
  1000. phy_write(BASE, db->phy_addr, 16, db->HPNA_command, db->chip_id);
  1001. phy_reg = phy_read(BASE, db->phy_addr, 25, db->chip_id);
  1002. phy_reg = (phy_reg & 0xff00) + HPNA_NoiseFloor;
  1003. phy_write(BASE, db->phy_addr, 25, phy_reg, db->chip_id);
  1004. }
  1005. static struct nic_operations dmfe_operations = {
  1006. .connect = dummy_connect,
  1007. .poll = dmfe_poll,
  1008. .transmit = dmfe_transmit,
  1009. .irq = dmfe_irq,
  1010. };
  1011. static struct pci_device_id dmfe_nics[] = {
  1012. PCI_ROM(0x1282, 0x9100, "dmfe9100", "Davicom 9100"),
  1013. PCI_ROM(0x1282, 0x9102, "dmfe9102", "Davicom 9102"),
  1014. PCI_ROM(0x1282, 0x9009, "dmfe9009", "Davicom 9009"),
  1015. PCI_ROM(0x1282, 0x9132, "dmfe9132", "Davicom 9132"), /* Needs probably some fixing */
  1016. };
  1017. PCI_DRIVER ( dmfe_driver, dmfe_nics, PCI_NO_CLASS );
  1018. DRIVER ( "DMFE/PCI", nic_driver, pci_driver, dmfe_driver,
  1019. dmfe_probe, dmfe_disable );
  1020. /*
  1021. * Local variables:
  1022. * c-basic-offset: 8
  1023. * c-indent-level: 8
  1024. * tab-width: 8
  1025. * End:
  1026. */