You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

qib7322.c 71KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423
  1. /*
  2. * Copyright (C) 2009 Michael Brown <mbrown@fensystems.co.uk>.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of the
  7. * License, or any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  12. * General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  17. * 02110-1301, USA.
  18. *
  19. * You can also choose to distribute this program under the terms of
  20. * the Unmodified Binary Distribution Licence (as given in the file
  21. * COPYING.UBDL), provided that you have satisfied its requirements.
  22. */
  23. FILE_LICENCE ( GPL2_OR_LATER_OR_UBDL );
  24. #include <stdint.h>
  25. #include <stdlib.h>
  26. #include <errno.h>
  27. #include <unistd.h>
  28. #include <assert.h>
  29. #include <ipxe/io.h>
  30. #include <ipxe/pci.h>
  31. #include <ipxe/infiniband.h>
  32. #include <ipxe/i2c.h>
  33. #include <ipxe/bitbash.h>
  34. #include <ipxe/malloc.h>
  35. #include <ipxe/iobuf.h>
  36. #include <ipxe/pcibackup.h>
  37. #include "qib7322.h"
  38. /**
  39. * @file
  40. *
  41. * QLogic QIB7322 Infiniband HCA
  42. *
  43. */
  44. /** A QIB7322 send buffer set */
  45. struct qib7322_send_buffers {
  46. /** Offset within register space of the first send buffer */
  47. unsigned long base;
  48. /** Send buffer size */
  49. unsigned int size;
  50. /** Index of first send buffer */
  51. unsigned int start;
  52. /** Number of send buffers
  53. *
  54. * Must be a power of two.
  55. */
  56. unsigned int count;
  57. /** Send buffer availability producer counter */
  58. unsigned int prod;
  59. /** Send buffer availability consumer counter */
  60. unsigned int cons;
  61. /** Send buffer availability */
  62. uint16_t avail[0];
  63. };
  64. /** A QIB7322 send work queue */
  65. struct qib7322_send_work_queue {
  66. /** Send buffer set */
  67. struct qib7322_send_buffers *send_bufs;
  68. /** Send buffer usage */
  69. uint16_t *used;
  70. /** Producer index */
  71. unsigned int prod;
  72. /** Consumer index */
  73. unsigned int cons;
  74. };
  75. /** A QIB7322 receive work queue */
  76. struct qib7322_recv_work_queue {
  77. /** Receive header ring */
  78. void *header;
  79. /** Receive header producer offset (written by hardware) */
  80. struct QIB_7322_scalar header_prod;
  81. /** Receive header consumer offset */
  82. unsigned int header_cons;
  83. /** Offset within register space of the eager array */
  84. unsigned long eager_array;
  85. /** Number of entries in eager array */
  86. unsigned int eager_entries;
  87. /** Eager array producer index */
  88. unsigned int eager_prod;
  89. /** Eager array consumer index */
  90. unsigned int eager_cons;
  91. };
  92. /** A QIB7322 HCA */
  93. struct qib7322 {
  94. /** Registers */
  95. void *regs;
  96. /** In-use contexts */
  97. uint8_t used_ctx[QIB7322_NUM_CONTEXTS];
  98. /** Send work queues */
  99. struct qib7322_send_work_queue send_wq[QIB7322_NUM_CONTEXTS];
  100. /** Receive work queues */
  101. struct qib7322_recv_work_queue recv_wq[QIB7322_NUM_CONTEXTS];
  102. /** Send buffer availability (reported by hardware) */
  103. struct QIB_7322_SendBufAvail *sendbufavail;
  104. /** Small send buffers */
  105. struct qib7322_send_buffers *send_bufs_small;
  106. /** VL15 port 0 send buffers */
  107. struct qib7322_send_buffers *send_bufs_vl15_port0;
  108. /** VL15 port 1 send buffers */
  109. struct qib7322_send_buffers *send_bufs_vl15_port1;
  110. /** I2C bit-bashing interface */
  111. struct i2c_bit_basher i2c;
  112. /** I2C serial EEPROM */
  113. struct i2c_device eeprom;
  114. /** Base GUID */
  115. union ib_guid guid;
  116. /** Infiniband devices */
  117. struct ib_device *ibdev[QIB7322_MAX_PORTS];
  118. };
  119. /***************************************************************************
  120. *
  121. * QIB7322 register access
  122. *
  123. ***************************************************************************
  124. *
  125. * This card requires atomic 64-bit accesses. Strange things happen
  126. * if you try to use 32-bit accesses; sometimes they work, sometimes
  127. * they don't, sometimes you get random data.
  128. */
  129. /**
  130. * Read QIB7322 qword register
  131. *
  132. * @v qib7322 QIB7322 device
  133. * @v qword Register buffer to read into
  134. * @v offset Register offset
  135. */
  136. static void qib7322_readq ( struct qib7322 *qib7322, uint64_t *qword,
  137. unsigned long offset ) {
  138. *qword = readq ( qib7322->regs + offset );
  139. }
  140. #define qib7322_readq( _qib7322, _ptr, _offset ) \
  141. qib7322_readq ( (_qib7322), (_ptr)->u.qwords, (_offset) )
  142. #define qib7322_readq_array8b( _qib7322, _ptr, _offset, _idx ) \
  143. qib7322_readq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 8 ) ) )
  144. #define qib7322_readq_array64k( _qib7322, _ptr, _offset, _idx ) \
  145. qib7322_readq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 65536 ) ) )
  146. #define qib7322_readq_port( _qib7322, _ptr, _offset, _port ) \
  147. qib7322_readq ( (_qib7322), (_ptr), ( (_offset) + ( (_port) * 4096 ) ) )
  148. /**
  149. * Write QIB7322 qword register
  150. *
  151. * @v qib7322 QIB7322 device
  152. * @v qword Register buffer to write
  153. * @v offset Register offset
  154. */
  155. static void qib7322_writeq ( struct qib7322 *qib7322, const uint64_t *qword,
  156. unsigned long offset ) {
  157. writeq ( *qword, ( qib7322->regs + offset ) );
  158. }
  159. #define qib7322_writeq( _qib7322, _ptr, _offset ) \
  160. qib7322_writeq ( (_qib7322), (_ptr)->u.qwords, (_offset) )
  161. #define qib7322_writeq_array8b( _qib7322, _ptr, _offset, _idx ) \
  162. qib7322_writeq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 8 ) ) )
  163. #define qib7322_writeq_array64k( _qib7322, _ptr, _offset, _idx ) \
  164. qib7322_writeq ( (_qib7322), (_ptr), ( (_offset) + ( (_idx) * 65536 ) ))
  165. #define qib7322_writeq_port( _qib7322, _ptr, _offset, _port ) \
  166. qib7322_writeq ( (_qib7322), (_ptr), ( (_offset) + ( (_port) * 4096 ) ))
  167. /**
  168. * Write QIB7322 dword register
  169. *
  170. * @v qib7322 QIB7322 device
  171. * @v dword Value to write
  172. * @v offset Register offset
  173. */
  174. static void qib7322_writel ( struct qib7322 *qib7322, uint32_t dword,
  175. unsigned long offset ) {
  176. writel ( dword, ( qib7322->regs + offset ) );
  177. }
  178. /***************************************************************************
  179. *
  180. * Link state management
  181. *
  182. ***************************************************************************
  183. */
  184. /**
  185. * Textual representation of link state
  186. *
  187. * @v link_state Link state
  188. * @ret link_text Link state text
  189. */
  190. static const char * qib7322_link_state_text ( unsigned int link_state ) {
  191. switch ( link_state ) {
  192. case QIB7322_LINK_STATE_DOWN: return "DOWN";
  193. case QIB7322_LINK_STATE_INIT: return "INIT";
  194. case QIB7322_LINK_STATE_ARM: return "ARM";
  195. case QIB7322_LINK_STATE_ACTIVE: return "ACTIVE";
  196. case QIB7322_LINK_STATE_ACT_DEFER: return "ACT_DEFER";
  197. default: return "UNKNOWN";
  198. }
  199. }
  200. /**
  201. * Handle link state change
  202. *
  203. * @v qib7322 QIB7322 device
  204. */
  205. static void qib7322_link_state_changed ( struct ib_device *ibdev ) {
  206. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  207. struct QIB_7322_IBCStatusA_0 ibcstatusa;
  208. struct QIB_7322_EXTCtrl extctrl;
  209. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  210. unsigned int link_training_state;
  211. unsigned int link_state;
  212. unsigned int link_width;
  213. unsigned int link_speed;
  214. unsigned int link_speed_qdr;
  215. unsigned int green;
  216. unsigned int yellow;
  217. /* Read link state */
  218. qib7322_readq_port ( qib7322, &ibcstatusa,
  219. QIB_7322_IBCStatusA_0_offset, port );
  220. link_training_state = BIT_GET ( &ibcstatusa, LinkTrainingState );
  221. link_state = BIT_GET ( &ibcstatusa, LinkState );
  222. link_width = BIT_GET ( &ibcstatusa, LinkWidthActive );
  223. link_speed = BIT_GET ( &ibcstatusa, LinkSpeedActive );
  224. link_speed_qdr = BIT_GET ( &ibcstatusa, LinkSpeedQDR );
  225. DBGC ( qib7322, "QIB7322 %p port %d training state %#x link state %s "
  226. "(%s %s)\n", qib7322, port, link_training_state,
  227. qib7322_link_state_text ( link_state ),
  228. ( link_speed_qdr ? "QDR" : ( link_speed ? "DDR" : "SDR" ) ),
  229. ( link_width ? "x4" : "x1" ) );
  230. /* Set LEDs according to link state */
  231. qib7322_readq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  232. green = ( ( link_state >= QIB7322_LINK_STATE_INIT ) ? 1 : 0 );
  233. yellow = ( ( link_state >= QIB7322_LINK_STATE_ACTIVE ) ? 1 : 0 );
  234. if ( port == 0 ) {
  235. BIT_SET ( &extctrl, LEDPort0GreenOn, green );
  236. BIT_SET ( &extctrl, LEDPort0YellowOn, yellow );
  237. } else {
  238. BIT_SET ( &extctrl, LEDPort1GreenOn, green );
  239. BIT_SET ( &extctrl, LEDPort1YellowOn, yellow );
  240. }
  241. qib7322_writeq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  242. /* Notify Infiniband core of link state change */
  243. ibdev->port_state = ( link_state + 1 );
  244. ibdev->link_width_active =
  245. ( link_width ? IB_LINK_WIDTH_4X : IB_LINK_WIDTH_1X );
  246. ibdev->link_speed_active =
  247. ( link_speed ? IB_LINK_SPEED_DDR : IB_LINK_SPEED_SDR );
  248. ib_link_state_changed ( ibdev );
  249. }
  250. /**
  251. * Wait for link state change to take effect
  252. *
  253. * @v ibdev Infiniband device
  254. * @v new_link_state Expected link state
  255. * @ret rc Return status code
  256. */
  257. static int qib7322_link_state_check ( struct ib_device *ibdev,
  258. unsigned int new_link_state ) {
  259. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  260. struct QIB_7322_IBCStatusA_0 ibcstatusa;
  261. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  262. unsigned int link_state;
  263. unsigned int i;
  264. for ( i = 0 ; i < QIB7322_LINK_STATE_MAX_WAIT_US ; i++ ) {
  265. qib7322_readq_port ( qib7322, &ibcstatusa,
  266. QIB_7322_IBCStatusA_0_offset, port );
  267. link_state = BIT_GET ( &ibcstatusa, LinkState );
  268. if ( link_state == new_link_state )
  269. return 0;
  270. udelay ( 1 );
  271. }
  272. DBGC ( qib7322, "QIB7322 %p port %d timed out waiting for link state "
  273. "%s\n", qib7322, port, qib7322_link_state_text ( link_state ) );
  274. return -ETIMEDOUT;
  275. }
  276. /**
  277. * Set port information
  278. *
  279. * @v ibdev Infiniband device
  280. * @v mad Set port information MAD
  281. */
  282. static int qib7322_set_port_info ( struct ib_device *ibdev,
  283. union ib_mad *mad ) {
  284. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  285. struct ib_port_info *port_info = &mad->smp.smp_data.port_info;
  286. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  287. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  288. unsigned int port_state;
  289. unsigned int link_state;
  290. /* Set new link state */
  291. port_state = ( port_info->link_speed_supported__port_state & 0xf );
  292. if ( port_state ) {
  293. link_state = ( port_state - 1 );
  294. DBGC ( qib7322, "QIB7322 %p set link state to %s (%x)\n",
  295. qib7322, qib7322_link_state_text ( link_state ),
  296. link_state );
  297. qib7322_readq_port ( qib7322, &ibcctrla,
  298. QIB_7322_IBCCtrlA_0_offset, port );
  299. BIT_SET ( &ibcctrla, LinkCmd, link_state );
  300. qib7322_writeq_port ( qib7322, &ibcctrla,
  301. QIB_7322_IBCCtrlA_0_offset, port );
  302. /* Wait for link state change to take effect. Ignore
  303. * errors; the current link state will be returned via
  304. * the GetResponse MAD.
  305. */
  306. qib7322_link_state_check ( ibdev, link_state );
  307. }
  308. /* Detect and report link state change */
  309. qib7322_link_state_changed ( ibdev );
  310. return 0;
  311. }
  312. /**
  313. * Set partition key table
  314. *
  315. * @v ibdev Infiniband device
  316. * @v mad Set partition key table MAD
  317. */
  318. static int qib7322_set_pkey_table ( struct ib_device *ibdev __unused,
  319. union ib_mad *mad __unused ) {
  320. /* Nothing to do */
  321. return 0;
  322. }
  323. /***************************************************************************
  324. *
  325. * Context allocation
  326. *
  327. ***************************************************************************
  328. */
  329. /**
  330. * Allocate a context and set queue pair number
  331. *
  332. * @v ibdev Infiniband device
  333. * @v qp Queue pair
  334. * @ret rc Return status code
  335. */
  336. static int qib7322_alloc_ctx ( struct ib_device *ibdev,
  337. struct ib_queue_pair *qp ) {
  338. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  339. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  340. unsigned int ctx;
  341. for ( ctx = port ; ctx < QIB7322_NUM_CONTEXTS ; ctx += 2 ) {
  342. if ( ! qib7322->used_ctx[ctx] ) {
  343. qib7322->used_ctx[ctx] = 1;
  344. qp->qpn = ( ctx & ~0x01 );
  345. DBGC2 ( qib7322, "QIB7322 %p port %d QPN %ld is CTX "
  346. "%d\n", qib7322, port, qp->qpn, ctx );
  347. return 0;
  348. }
  349. }
  350. DBGC ( qib7322, "QIB7322 %p port %d out of available contexts\n",
  351. qib7322, port );
  352. return -ENOENT;
  353. }
  354. /**
  355. * Get queue pair context number
  356. *
  357. * @v ibdev Infiniband device
  358. * @v qp Queue pair
  359. * @ret ctx Context index
  360. */
  361. static unsigned int qib7322_ctx ( struct ib_device *ibdev,
  362. struct ib_queue_pair *qp ) {
  363. return ( qp->qpn + ( ibdev->port - QIB7322_PORT_BASE ) );
  364. }
  365. /**
  366. * Free a context
  367. *
  368. * @v qib7322 QIB7322 device
  369. * @v ctx Context index
  370. */
  371. static void qib7322_free_ctx ( struct ib_device *ibdev,
  372. struct ib_queue_pair *qp ) {
  373. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  374. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  375. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  376. qib7322->used_ctx[ctx] = 0;
  377. DBGC2 ( qib7322, "QIB7322 %p port %d CTX %d freed\n",
  378. qib7322, port, ctx );
  379. }
  380. /***************************************************************************
  381. *
  382. * Send datapath
  383. *
  384. ***************************************************************************
  385. */
  386. /** Send buffer toggle bit
  387. *
  388. * We encode send buffers as 15 bits of send buffer index plus a
  389. * single bit which should match the "check" bit in the SendBufAvail
  390. * array.
  391. */
  392. #define QIB7322_SEND_BUF_TOGGLE 0x8000
  393. /**
  394. * Create send buffer set
  395. *
  396. * @v qib7322 QIB7322 device
  397. * @v base Send buffer base offset
  398. * @v size Send buffer size
  399. * @v start Index of first send buffer
  400. * @v count Number of send buffers
  401. * @ret send_bufs Send buffer set
  402. */
  403. static struct qib7322_send_buffers *
  404. qib7322_create_send_bufs ( struct qib7322 *qib7322, unsigned long base,
  405. unsigned int size, unsigned int start,
  406. unsigned int count ) {
  407. struct qib7322_send_buffers *send_bufs;
  408. unsigned int i;
  409. /* Allocate send buffer set */
  410. send_bufs = zalloc ( sizeof ( *send_bufs ) +
  411. ( count * sizeof ( send_bufs->avail[0] ) ) );
  412. if ( ! send_bufs )
  413. return NULL;
  414. /* Populate send buffer set */
  415. send_bufs->base = base;
  416. send_bufs->size = size;
  417. send_bufs->start = start;
  418. send_bufs->count = count;
  419. for ( i = 0 ; i < count ; i++ )
  420. send_bufs->avail[i] = ( start + i );
  421. DBGC2 ( qib7322, "QIB7322 %p send buffer set %p [%d,%d] at %lx\n",
  422. qib7322, send_bufs, start, ( start + count - 1 ),
  423. send_bufs->base );
  424. return send_bufs;
  425. }
  426. /**
  427. * Destroy send buffer set
  428. *
  429. * @v qib7322 QIB7322 device
  430. * @v send_bufs Send buffer set
  431. */
  432. static void
  433. qib7322_destroy_send_bufs ( struct qib7322 *qib7322 __unused,
  434. struct qib7322_send_buffers *send_bufs ) {
  435. free ( send_bufs );
  436. }
  437. /**
  438. * Allocate a send buffer
  439. *
  440. * @v qib7322 QIB7322 device
  441. * @v send_bufs Send buffer set
  442. * @ret send_buf Send buffer, or negative error
  443. */
  444. static int qib7322_alloc_send_buf ( struct qib7322 *qib7322,
  445. struct qib7322_send_buffers *send_bufs ) {
  446. unsigned int used;
  447. unsigned int mask;
  448. unsigned int send_buf;
  449. used = ( send_bufs->cons - send_bufs->prod );
  450. if ( used >= send_bufs->count ) {
  451. DBGC ( qib7322, "QIB7322 %p send buffer set %p out of "
  452. "buffers\n", qib7322, send_bufs );
  453. return -ENOBUFS;
  454. }
  455. mask = ( send_bufs->count - 1 );
  456. send_buf = send_bufs->avail[ send_bufs->cons++ & mask ];
  457. send_buf ^= QIB7322_SEND_BUF_TOGGLE;
  458. return send_buf;
  459. }
  460. /**
  461. * Free a send buffer
  462. *
  463. * @v qib7322 QIB7322 device
  464. * @v send_bufs Send buffer set
  465. * @v send_buf Send buffer
  466. */
  467. static void qib7322_free_send_buf ( struct qib7322 *qib7322 __unused,
  468. struct qib7322_send_buffers *send_bufs,
  469. unsigned int send_buf ) {
  470. unsigned int mask;
  471. mask = ( send_bufs->count - 1 );
  472. send_bufs->avail[ send_bufs->prod++ & mask ] = send_buf;
  473. }
  474. /**
  475. * Check to see if send buffer is in use
  476. *
  477. * @v qib7322 QIB7322 device
  478. * @v send_buf Send buffer
  479. * @ret in_use Send buffer is in use
  480. */
  481. static int qib7322_send_buf_in_use ( struct qib7322 *qib7322,
  482. unsigned int send_buf ) {
  483. unsigned int send_idx;
  484. unsigned int send_check;
  485. unsigned int inusecheck;
  486. unsigned int inuse;
  487. unsigned int check;
  488. send_idx = ( send_buf & ~QIB7322_SEND_BUF_TOGGLE );
  489. send_check = ( !! ( send_buf & QIB7322_SEND_BUF_TOGGLE ) );
  490. inusecheck = BIT_GET ( qib7322->sendbufavail, InUseCheck[send_idx] );
  491. inuse = ( !! ( inusecheck & 0x02 ) );
  492. check = ( !! ( inusecheck & 0x01 ) );
  493. return ( inuse || ( check != send_check ) );
  494. }
  495. /**
  496. * Calculate starting offset for send buffer
  497. *
  498. * @v qib7322 QIB7322 device
  499. * @v send_buf Send buffer
  500. * @ret offset Starting offset
  501. */
  502. static unsigned long
  503. qib7322_send_buffer_offset ( struct qib7322 *qib7322 __unused,
  504. struct qib7322_send_buffers *send_bufs,
  505. unsigned int send_buf ) {
  506. unsigned int index;
  507. index = ( ( send_buf & ~QIB7322_SEND_BUF_TOGGLE ) - send_bufs->start );
  508. return ( send_bufs->base + ( index * send_bufs->size ) );
  509. }
  510. /**
  511. * Create send work queue
  512. *
  513. * @v ibdev Infiniband device
  514. * @v qp Queue pair
  515. */
  516. static int qib7322_create_send_wq ( struct ib_device *ibdev,
  517. struct ib_queue_pair *qp ) {
  518. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  519. struct ib_work_queue *wq = &qp->send;
  520. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  521. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  522. /* Select send buffer set */
  523. if ( qp->type == IB_QPT_SMI ) {
  524. if ( port == 0 ) {
  525. qib7322_wq->send_bufs = qib7322->send_bufs_vl15_port0;
  526. } else {
  527. qib7322_wq->send_bufs = qib7322->send_bufs_vl15_port1;
  528. }
  529. } else {
  530. qib7322_wq->send_bufs = qib7322->send_bufs_small;
  531. }
  532. /* Allocate space for send buffer usage list */
  533. qib7322_wq->used = zalloc ( qp->send.num_wqes *
  534. sizeof ( qib7322_wq->used[0] ) );
  535. if ( ! qib7322_wq->used )
  536. return -ENOMEM;
  537. /* Reset work queue */
  538. qib7322_wq->prod = 0;
  539. qib7322_wq->cons = 0;
  540. return 0;
  541. }
  542. /**
  543. * Destroy send work queue
  544. *
  545. * @v ibdev Infiniband device
  546. * @v qp Queue pair
  547. */
  548. static void qib7322_destroy_send_wq ( struct ib_device *ibdev __unused,
  549. struct ib_queue_pair *qp ) {
  550. struct ib_work_queue *wq = &qp->send;
  551. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  552. free ( qib7322_wq->used );
  553. }
  554. /**
  555. * Initialise send datapath
  556. *
  557. * @v qib7322 QIB7322 device
  558. * @ret rc Return status code
  559. */
  560. static int qib7322_init_send ( struct qib7322 *qib7322 ) {
  561. struct QIB_7322_SendBufBase sendbufbase;
  562. struct QIB_7322_SendBufAvailAddr sendbufavailaddr;
  563. struct QIB_7322_SendCtrl sendctrl;
  564. struct QIB_7322_SendCtrl_0 sendctrlp;
  565. unsigned long baseaddr_smallpio;
  566. unsigned long baseaddr_largepio;
  567. unsigned long baseaddr_vl15_port0;
  568. unsigned long baseaddr_vl15_port1;
  569. int rc;
  570. /* Create send buffer sets */
  571. qib7322_readq ( qib7322, &sendbufbase, QIB_7322_SendBufBase_offset );
  572. baseaddr_smallpio = BIT_GET ( &sendbufbase, BaseAddr_SmallPIO );
  573. baseaddr_largepio = BIT_GET ( &sendbufbase, BaseAddr_LargePIO );
  574. baseaddr_vl15_port0 = ( baseaddr_largepio +
  575. ( QIB7322_LARGE_SEND_BUF_SIZE *
  576. QIB7322_LARGE_SEND_BUF_COUNT ) );
  577. baseaddr_vl15_port1 = ( baseaddr_vl15_port0 +
  578. QIB7322_VL15_PORT0_SEND_BUF_SIZE );
  579. qib7322->send_bufs_small =
  580. qib7322_create_send_bufs ( qib7322, baseaddr_smallpio,
  581. QIB7322_SMALL_SEND_BUF_SIZE,
  582. QIB7322_SMALL_SEND_BUF_START,
  583. QIB7322_SMALL_SEND_BUF_USED );
  584. if ( ! qib7322->send_bufs_small ) {
  585. rc = -ENOMEM;
  586. goto err_create_send_bufs_small;
  587. }
  588. qib7322->send_bufs_vl15_port0 =
  589. qib7322_create_send_bufs ( qib7322, baseaddr_vl15_port0,
  590. QIB7322_VL15_PORT0_SEND_BUF_SIZE,
  591. QIB7322_VL15_PORT0_SEND_BUF_START,
  592. QIB7322_VL15_PORT0_SEND_BUF_COUNT );
  593. if ( ! qib7322->send_bufs_vl15_port0 ) {
  594. rc = -ENOMEM;
  595. goto err_create_send_bufs_vl15_port0;
  596. }
  597. qib7322->send_bufs_vl15_port1 =
  598. qib7322_create_send_bufs ( qib7322, baseaddr_vl15_port1,
  599. QIB7322_VL15_PORT1_SEND_BUF_SIZE,
  600. QIB7322_VL15_PORT1_SEND_BUF_START,
  601. QIB7322_VL15_PORT1_SEND_BUF_COUNT );
  602. if ( ! qib7322->send_bufs_vl15_port1 ) {
  603. rc = -ENOMEM;
  604. goto err_create_send_bufs_vl15_port1;
  605. }
  606. /* Allocate space for the SendBufAvail array */
  607. qib7322->sendbufavail = malloc_dma ( sizeof ( *qib7322->sendbufavail ),
  608. QIB7322_SENDBUFAVAIL_ALIGN );
  609. if ( ! qib7322->sendbufavail ) {
  610. rc = -ENOMEM;
  611. goto err_alloc_sendbufavail;
  612. }
  613. memset ( qib7322->sendbufavail, 0, sizeof ( qib7322->sendbufavail ) );
  614. /* Program SendBufAvailAddr into the hardware */
  615. memset ( &sendbufavailaddr, 0, sizeof ( sendbufavailaddr ) );
  616. BIT_FILL_1 ( &sendbufavailaddr, SendBufAvailAddr,
  617. ( virt_to_bus ( qib7322->sendbufavail ) >> 6 ) );
  618. qib7322_writeq ( qib7322, &sendbufavailaddr,
  619. QIB_7322_SendBufAvailAddr_offset );
  620. /* Enable sending */
  621. memset ( &sendctrlp, 0, sizeof ( sendctrlp ) );
  622. BIT_FILL_1 ( &sendctrlp, SendEnable, 1 );
  623. qib7322_writeq ( qib7322, &sendctrlp, QIB_7322_SendCtrl_0_offset );
  624. qib7322_writeq ( qib7322, &sendctrlp, QIB_7322_SendCtrl_1_offset );
  625. /* Enable DMA of SendBufAvail */
  626. memset ( &sendctrl, 0, sizeof ( sendctrl ) );
  627. BIT_FILL_1 ( &sendctrl, SendBufAvailUpd, 1 );
  628. qib7322_writeq ( qib7322, &sendctrl, QIB_7322_SendCtrl_offset );
  629. return 0;
  630. free_dma ( qib7322->sendbufavail, sizeof ( *qib7322->sendbufavail ) );
  631. err_alloc_sendbufavail:
  632. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port1 );
  633. err_create_send_bufs_vl15_port1:
  634. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port0 );
  635. err_create_send_bufs_vl15_port0:
  636. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_small );
  637. err_create_send_bufs_small:
  638. return rc;
  639. }
  640. /**
  641. * Shut down send datapath
  642. *
  643. * @v qib7322 QIB7322 device
  644. */
  645. static void qib7322_fini_send ( struct qib7322 *qib7322 ) {
  646. struct QIB_7322_SendCtrl sendctrl;
  647. /* Disable sending and DMA of SendBufAvail */
  648. memset ( &sendctrl, 0, sizeof ( sendctrl ) );
  649. qib7322_writeq ( qib7322, &sendctrl, QIB_7322_SendCtrl_offset );
  650. mb();
  651. /* Ensure hardware has seen this disable */
  652. qib7322_readq ( qib7322, &sendctrl, QIB_7322_SendCtrl_offset );
  653. free_dma ( qib7322->sendbufavail, sizeof ( *qib7322->sendbufavail ) );
  654. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port1 );
  655. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_vl15_port0 );
  656. qib7322_destroy_send_bufs ( qib7322, qib7322->send_bufs_small );
  657. }
  658. /***************************************************************************
  659. *
  660. * Receive datapath
  661. *
  662. ***************************************************************************
  663. */
  664. /**
  665. * Create receive work queue
  666. *
  667. * @v ibdev Infiniband device
  668. * @v qp Queue pair
  669. * @ret rc Return status code
  670. */
  671. static int qib7322_create_recv_wq ( struct ib_device *ibdev,
  672. struct ib_queue_pair *qp ) {
  673. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  674. struct ib_work_queue *wq = &qp->recv;
  675. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  676. struct QIB_7322_RcvHdrAddr0 rcvhdraddr;
  677. struct QIB_7322_RcvHdrTailAddr0 rcvhdrtailaddr;
  678. struct QIB_7322_RcvHdrHead0 rcvhdrhead;
  679. struct QIB_7322_scalar rcvegrindexhead;
  680. struct QIB_7322_RcvCtrl rcvctrl;
  681. struct QIB_7322_RcvCtrl_P rcvctrlp;
  682. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  683. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  684. int rc;
  685. /* Reset context information */
  686. memset ( &qib7322_wq->header_prod, 0,
  687. sizeof ( qib7322_wq->header_prod ) );
  688. qib7322_wq->header_cons = 0;
  689. qib7322_wq->eager_prod = 0;
  690. qib7322_wq->eager_cons = 0;
  691. /* Allocate receive header buffer */
  692. qib7322_wq->header = malloc_dma ( QIB7322_RECV_HEADERS_SIZE,
  693. QIB7322_RECV_HEADERS_ALIGN );
  694. if ( ! qib7322_wq->header ) {
  695. rc = -ENOMEM;
  696. goto err_alloc_header;
  697. }
  698. /* Enable context in hardware */
  699. memset ( &rcvhdraddr, 0, sizeof ( rcvhdraddr ) );
  700. BIT_FILL_1 ( &rcvhdraddr, RcvHdrAddr,
  701. ( virt_to_bus ( qib7322_wq->header ) >> 2 ) );
  702. qib7322_writeq_array8b ( qib7322, &rcvhdraddr,
  703. QIB_7322_RcvHdrAddr0_offset, ctx );
  704. memset ( &rcvhdrtailaddr, 0, sizeof ( rcvhdrtailaddr ) );
  705. BIT_FILL_1 ( &rcvhdrtailaddr, RcvHdrTailAddr,
  706. ( virt_to_bus ( &qib7322_wq->header_prod ) >> 2 ) );
  707. qib7322_writeq_array8b ( qib7322, &rcvhdrtailaddr,
  708. QIB_7322_RcvHdrTailAddr0_offset, ctx );
  709. memset ( &rcvhdrhead, 0, sizeof ( rcvhdrhead ) );
  710. BIT_FILL_1 ( &rcvhdrhead, counter, 1 );
  711. qib7322_writeq_array64k ( qib7322, &rcvhdrhead,
  712. QIB_7322_RcvHdrHead0_offset, ctx );
  713. memset ( &rcvegrindexhead, 0, sizeof ( rcvegrindexhead ) );
  714. BIT_FILL_1 ( &rcvegrindexhead, Value, 1 );
  715. qib7322_writeq_array64k ( qib7322, &rcvegrindexhead,
  716. QIB_7322_RcvEgrIndexHead0_offset, ctx );
  717. qib7322_readq_port ( qib7322, &rcvctrlp,
  718. QIB_7322_RcvCtrl_0_offset, port );
  719. BIT_SET ( &rcvctrlp, ContextEnable[ctx], 1 );
  720. qib7322_writeq_port ( qib7322, &rcvctrlp,
  721. QIB_7322_RcvCtrl_0_offset, port );
  722. qib7322_readq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  723. BIT_SET ( &rcvctrl, IntrAvail[ctx], 1 );
  724. qib7322_writeq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  725. DBGC ( qib7322, "QIB7322 %p port %d QPN %ld CTX %d hdrs [%lx,%lx) prod "
  726. "%lx\n", qib7322, port, qp->qpn, ctx,
  727. virt_to_bus ( qib7322_wq->header ),
  728. ( virt_to_bus ( qib7322_wq->header )
  729. + QIB7322_RECV_HEADERS_SIZE ),
  730. virt_to_bus ( &qib7322_wq->header_prod ) );
  731. return 0;
  732. free_dma ( qib7322_wq->header, QIB7322_RECV_HEADERS_SIZE );
  733. err_alloc_header:
  734. return rc;
  735. }
  736. /**
  737. * Destroy receive work queue
  738. *
  739. * @v ibdev Infiniband device
  740. * @v qp Queue pair
  741. */
  742. static void qib7322_destroy_recv_wq ( struct ib_device *ibdev,
  743. struct ib_queue_pair *qp ) {
  744. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  745. struct ib_work_queue *wq = &qp->recv;
  746. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  747. struct QIB_7322_RcvCtrl rcvctrl;
  748. struct QIB_7322_RcvCtrl_P rcvctrlp;
  749. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  750. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  751. /* Disable context in hardware */
  752. qib7322_readq_port ( qib7322, &rcvctrlp,
  753. QIB_7322_RcvCtrl_0_offset, port );
  754. BIT_SET ( &rcvctrlp, ContextEnable[ctx], 0 );
  755. qib7322_writeq_port ( qib7322, &rcvctrlp,
  756. QIB_7322_RcvCtrl_0_offset, port );
  757. qib7322_readq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  758. BIT_SET ( &rcvctrl, IntrAvail[ctx], 0 );
  759. qib7322_writeq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  760. /* Make sure the hardware has seen that the context is disabled */
  761. qib7322_readq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  762. mb();
  763. /* Free headers ring */
  764. free_dma ( qib7322_wq->header, QIB7322_RECV_HEADERS_SIZE );
  765. }
  766. /**
  767. * Initialise receive datapath
  768. *
  769. * @v qib7322 QIB7322 device
  770. * @ret rc Return status code
  771. */
  772. static int qib7322_init_recv ( struct qib7322 *qib7322 ) {
  773. struct QIB_7322_RcvCtrl rcvctrl;
  774. struct QIB_7322_RcvCtrl_0 rcvctrlp;
  775. struct QIB_7322_RcvQPMapTableA_0 rcvqpmaptablea0;
  776. struct QIB_7322_RcvQPMapTableB_0 rcvqpmaptableb0;
  777. struct QIB_7322_RcvQPMapTableA_1 rcvqpmaptablea1;
  778. struct QIB_7322_RcvQPMapTableB_1 rcvqpmaptableb1;
  779. struct QIB_7322_RcvQPMulticastContext_0 rcvqpmcastctx0;
  780. struct QIB_7322_RcvQPMulticastContext_1 rcvqpmcastctx1;
  781. struct QIB_7322_scalar rcvegrbase;
  782. struct QIB_7322_scalar rcvhdrentsize;
  783. struct QIB_7322_scalar rcvhdrcnt;
  784. struct QIB_7322_RcvBTHQP_0 rcvbthqp;
  785. struct QIB_7322_RxCreditVL0_0 rxcreditvl;
  786. unsigned int contextcfg;
  787. unsigned long egrbase;
  788. unsigned int eager_array_size_kernel;
  789. unsigned int eager_array_size_user;
  790. unsigned int ctx;
  791. /* Select configuration based on number of contexts */
  792. switch ( QIB7322_NUM_CONTEXTS ) {
  793. case 6:
  794. contextcfg = QIB7322_CONTEXTCFG_6CTX;
  795. eager_array_size_kernel = QIB7322_EAGER_ARRAY_SIZE_6CTX_KERNEL;
  796. eager_array_size_user = QIB7322_EAGER_ARRAY_SIZE_6CTX_USER;
  797. break;
  798. case 10:
  799. contextcfg = QIB7322_CONTEXTCFG_10CTX;
  800. eager_array_size_kernel = QIB7322_EAGER_ARRAY_SIZE_10CTX_KERNEL;
  801. eager_array_size_user = QIB7322_EAGER_ARRAY_SIZE_10CTX_USER;
  802. break;
  803. case 18:
  804. contextcfg = QIB7322_CONTEXTCFG_18CTX;
  805. eager_array_size_kernel = QIB7322_EAGER_ARRAY_SIZE_18CTX_KERNEL;
  806. eager_array_size_user = QIB7322_EAGER_ARRAY_SIZE_18CTX_USER;
  807. break;
  808. default:
  809. linker_assert ( 0, invalid_QIB7322_NUM_CONTEXTS );
  810. return -EINVAL;
  811. }
  812. /* Configure number of contexts */
  813. memset ( &rcvctrl, 0, sizeof ( rcvctrl ) );
  814. BIT_FILL_2 ( &rcvctrl,
  815. TailUpd, 1,
  816. ContextCfg, contextcfg );
  817. qib7322_writeq ( qib7322, &rcvctrl, QIB_7322_RcvCtrl_offset );
  818. /* Map QPNs to contexts */
  819. memset ( &rcvctrlp, 0, sizeof ( rcvctrlp ) );
  820. BIT_FILL_3 ( &rcvctrlp,
  821. RcvIBPortEnable, 1,
  822. RcvQPMapEnable, 1,
  823. RcvPartitionKeyDisable, 1 );
  824. qib7322_writeq ( qib7322, &rcvctrlp, QIB_7322_RcvCtrl_0_offset );
  825. qib7322_writeq ( qib7322, &rcvctrlp, QIB_7322_RcvCtrl_1_offset );
  826. memset ( &rcvqpmaptablea0, 0, sizeof ( rcvqpmaptablea0 ) );
  827. BIT_FILL_6 ( &rcvqpmaptablea0,
  828. RcvQPMapContext0, 0,
  829. RcvQPMapContext1, 2,
  830. RcvQPMapContext2, 4,
  831. RcvQPMapContext3, 6,
  832. RcvQPMapContext4, 8,
  833. RcvQPMapContext5, 10 );
  834. qib7322_writeq ( qib7322, &rcvqpmaptablea0,
  835. QIB_7322_RcvQPMapTableA_0_offset );
  836. memset ( &rcvqpmaptableb0, 0, sizeof ( rcvqpmaptableb0 ) );
  837. BIT_FILL_3 ( &rcvqpmaptableb0,
  838. RcvQPMapContext6, 12,
  839. RcvQPMapContext7, 14,
  840. RcvQPMapContext8, 16 );
  841. qib7322_writeq ( qib7322, &rcvqpmaptableb0,
  842. QIB_7322_RcvQPMapTableB_0_offset );
  843. memset ( &rcvqpmaptablea1, 0, sizeof ( rcvqpmaptablea1 ) );
  844. BIT_FILL_6 ( &rcvqpmaptablea1,
  845. RcvQPMapContext0, 1,
  846. RcvQPMapContext1, 3,
  847. RcvQPMapContext2, 5,
  848. RcvQPMapContext3, 7,
  849. RcvQPMapContext4, 9,
  850. RcvQPMapContext5, 11 );
  851. qib7322_writeq ( qib7322, &rcvqpmaptablea1,
  852. QIB_7322_RcvQPMapTableA_1_offset );
  853. memset ( &rcvqpmaptableb1, 0, sizeof ( rcvqpmaptableb1 ) );
  854. BIT_FILL_3 ( &rcvqpmaptableb1,
  855. RcvQPMapContext6, 13,
  856. RcvQPMapContext7, 15,
  857. RcvQPMapContext8, 17 );
  858. qib7322_writeq ( qib7322, &rcvqpmaptableb1,
  859. QIB_7322_RcvQPMapTableB_1_offset );
  860. /* Map multicast QPNs to contexts */
  861. memset ( &rcvqpmcastctx0, 0, sizeof ( rcvqpmcastctx0 ) );
  862. BIT_FILL_1 ( &rcvqpmcastctx0, RcvQpMcContext, 0 );
  863. qib7322_writeq ( qib7322, &rcvqpmcastctx0,
  864. QIB_7322_RcvQPMulticastContext_0_offset );
  865. memset ( &rcvqpmcastctx1, 0, sizeof ( rcvqpmcastctx1 ) );
  866. BIT_FILL_1 ( &rcvqpmcastctx1, RcvQpMcContext, 1 );
  867. qib7322_writeq ( qib7322, &rcvqpmcastctx1,
  868. QIB_7322_RcvQPMulticastContext_1_offset );
  869. /* Configure receive header buffer sizes */
  870. memset ( &rcvhdrcnt, 0, sizeof ( rcvhdrcnt ) );
  871. BIT_FILL_1 ( &rcvhdrcnt, Value, QIB7322_RECV_HEADER_COUNT );
  872. qib7322_writeq ( qib7322, &rcvhdrcnt, QIB_7322_RcvHdrCnt_offset );
  873. memset ( &rcvhdrentsize, 0, sizeof ( rcvhdrentsize ) );
  874. BIT_FILL_1 ( &rcvhdrentsize, Value, ( QIB7322_RECV_HEADER_SIZE >> 2 ) );
  875. qib7322_writeq ( qib7322, &rcvhdrentsize,
  876. QIB_7322_RcvHdrEntSize_offset );
  877. /* Calculate eager array start addresses for each context */
  878. qib7322_readq ( qib7322, &rcvegrbase, QIB_7322_RcvEgrBase_offset );
  879. egrbase = BIT_GET ( &rcvegrbase, Value );
  880. for ( ctx = 0 ; ctx < QIB7322_MAX_PORTS ; ctx++ ) {
  881. qib7322->recv_wq[ctx].eager_array = egrbase;
  882. qib7322->recv_wq[ctx].eager_entries = eager_array_size_kernel;
  883. egrbase += ( eager_array_size_kernel *
  884. sizeof ( struct QIB_7322_RcvEgr ) );
  885. }
  886. for ( ; ctx < QIB7322_NUM_CONTEXTS ; ctx++ ) {
  887. qib7322->recv_wq[ctx].eager_array = egrbase;
  888. qib7322->recv_wq[ctx].eager_entries = eager_array_size_user;
  889. egrbase += ( eager_array_size_user *
  890. sizeof ( struct QIB_7322_RcvEgr ) );
  891. }
  892. for ( ctx = 0 ; ctx < QIB7322_NUM_CONTEXTS ; ctx++ ) {
  893. DBGC ( qib7322, "QIB7322 %p CTX %d eager array at %lx (%d "
  894. "entries)\n", qib7322, ctx,
  895. qib7322->recv_wq[ctx].eager_array,
  896. qib7322->recv_wq[ctx].eager_entries );
  897. }
  898. /* Set the BTH QP for Infinipath packets to an unused value */
  899. memset ( &rcvbthqp, 0, sizeof ( rcvbthqp ) );
  900. BIT_FILL_1 ( &rcvbthqp, RcvBTHQP, QIB7322_QP_IDETH );
  901. qib7322_writeq ( qib7322, &rcvbthqp, QIB_7322_RcvBTHQP_0_offset );
  902. qib7322_writeq ( qib7322, &rcvbthqp, QIB_7322_RcvBTHQP_1_offset );
  903. /* Assign initial credits */
  904. memset ( &rxcreditvl, 0, sizeof ( rxcreditvl ) );
  905. BIT_FILL_1 ( &rxcreditvl, RxMaxCreditVL, QIB7322_MAX_CREDITS_VL0 );
  906. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  907. QIB_7322_RxCreditVL0_0_offset, 0 );
  908. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  909. QIB_7322_RxCreditVL0_1_offset, 0 );
  910. BIT_FILL_1 ( &rxcreditvl, RxMaxCreditVL, QIB7322_MAX_CREDITS_VL15 );
  911. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  912. QIB_7322_RxCreditVL0_0_offset, 15 );
  913. qib7322_writeq_array8b ( qib7322, &rxcreditvl,
  914. QIB_7322_RxCreditVL0_1_offset, 15 );
  915. return 0;
  916. }
  917. /**
  918. * Shut down receive datapath
  919. *
  920. * @v qib7322 QIB7322 device
  921. */
  922. static void qib7322_fini_recv ( struct qib7322 *qib7322 __unused ) {
  923. /* Nothing to do; all contexts were already disabled when the
  924. * queue pairs were destroyed
  925. */
  926. }
  927. /***************************************************************************
  928. *
  929. * Completion queue operations
  930. *
  931. ***************************************************************************
  932. */
  933. /**
  934. * Create completion queue
  935. *
  936. * @v ibdev Infiniband device
  937. * @v cq Completion queue
  938. * @ret rc Return status code
  939. */
  940. static int qib7322_create_cq ( struct ib_device *ibdev,
  941. struct ib_completion_queue *cq ) {
  942. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  943. static int cqn;
  944. /* The hardware has no concept of completion queues. We
  945. * simply use the association between CQs and WQs (already
  946. * handled by the IB core) to decide which WQs to poll.
  947. *
  948. * We do set a CQN, just to avoid confusing debug messages
  949. * from the IB core.
  950. */
  951. cq->cqn = ++cqn;
  952. DBGC ( qib7322, "QIB7322 %p CQN %ld created\n", qib7322, cq->cqn );
  953. return 0;
  954. }
  955. /**
  956. * Destroy completion queue
  957. *
  958. * @v ibdev Infiniband device
  959. * @v cq Completion queue
  960. */
  961. static void qib7322_destroy_cq ( struct ib_device *ibdev,
  962. struct ib_completion_queue *cq ) {
  963. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  964. /* Nothing to do */
  965. DBGC ( qib7322, "QIB7322 %p CQN %ld destroyed\n", qib7322, cq->cqn );
  966. }
  967. /***************************************************************************
  968. *
  969. * Queue pair operations
  970. *
  971. ***************************************************************************
  972. */
  973. /**
  974. * Create queue pair
  975. *
  976. * @v ibdev Infiniband device
  977. * @v qp Queue pair
  978. * @ret rc Return status code
  979. */
  980. static int qib7322_create_qp ( struct ib_device *ibdev,
  981. struct ib_queue_pair *qp ) {
  982. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  983. unsigned int ctx;
  984. int rc;
  985. /* Allocate a context and QPN */
  986. if ( ( rc = qib7322_alloc_ctx ( ibdev, qp ) ) != 0 )
  987. goto err_alloc_ctx;
  988. ctx = qib7322_ctx ( ibdev, qp );
  989. /* Set work-queue private data pointers */
  990. ib_wq_set_drvdata ( &qp->send, &qib7322->send_wq[ctx] );
  991. ib_wq_set_drvdata ( &qp->recv, &qib7322->recv_wq[ctx] );
  992. /* Create receive work queue */
  993. if ( ( rc = qib7322_create_recv_wq ( ibdev, qp ) ) != 0 )
  994. goto err_create_recv_wq;
  995. /* Create send work queue */
  996. if ( ( rc = qib7322_create_send_wq ( ibdev, qp ) ) != 0 )
  997. goto err_create_send_wq;
  998. return 0;
  999. qib7322_destroy_send_wq ( ibdev, qp );
  1000. err_create_send_wq:
  1001. qib7322_destroy_recv_wq ( ibdev, qp );
  1002. err_create_recv_wq:
  1003. qib7322_free_ctx ( ibdev, qp );
  1004. err_alloc_ctx:
  1005. return rc;
  1006. }
  1007. /**
  1008. * Modify queue pair
  1009. *
  1010. * @v ibdev Infiniband device
  1011. * @v qp Queue pair
  1012. * @ret rc Return status code
  1013. */
  1014. static int qib7322_modify_qp ( struct ib_device *ibdev,
  1015. struct ib_queue_pair *qp ) {
  1016. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1017. /* Nothing to do; the hardware doesn't have a notion of queue
  1018. * keys
  1019. */
  1020. DBGC2 ( qib7322, "QIB7322 %p QPN %ld modified\n", qib7322, qp->qpn );
  1021. return 0;
  1022. }
  1023. /**
  1024. * Destroy queue pair
  1025. *
  1026. * @v ibdev Infiniband device
  1027. * @v qp Queue pair
  1028. */
  1029. static void qib7322_destroy_qp ( struct ib_device *ibdev,
  1030. struct ib_queue_pair *qp ) {
  1031. qib7322_destroy_send_wq ( ibdev, qp );
  1032. qib7322_destroy_recv_wq ( ibdev, qp );
  1033. qib7322_free_ctx ( ibdev, qp );
  1034. }
  1035. /***************************************************************************
  1036. *
  1037. * Work request operations
  1038. *
  1039. ***************************************************************************
  1040. */
  1041. /**
  1042. * Post send work queue entry
  1043. *
  1044. * @v ibdev Infiniband device
  1045. * @v qp Queue pair
  1046. * @v dest Destination address vector
  1047. * @v iobuf I/O buffer
  1048. * @ret rc Return status code
  1049. */
  1050. static int qib7322_post_send ( struct ib_device *ibdev,
  1051. struct ib_queue_pair *qp,
  1052. struct ib_address_vector *dest,
  1053. struct io_buffer *iobuf ) {
  1054. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1055. struct ib_work_queue *wq = &qp->send;
  1056. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1057. struct QIB_7322_SendPbc sendpbc;
  1058. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1059. uint8_t header_buf[IB_MAX_HEADER_SIZE];
  1060. struct io_buffer headers;
  1061. int send_buf;
  1062. unsigned long start_offset;
  1063. unsigned long offset;
  1064. size_t len;
  1065. ssize_t frag_len;
  1066. uint32_t *data;
  1067. /* Allocate send buffer and calculate offset */
  1068. send_buf = qib7322_alloc_send_buf ( qib7322, qib7322_wq->send_bufs );
  1069. if ( send_buf < 0 )
  1070. return send_buf;
  1071. start_offset = offset =
  1072. qib7322_send_buffer_offset ( qib7322, qib7322_wq->send_bufs,
  1073. send_buf );
  1074. /* Store I/O buffer and send buffer index */
  1075. assert ( wq->iobufs[qib7322_wq->prod] == NULL );
  1076. wq->iobufs[qib7322_wq->prod] = iobuf;
  1077. qib7322_wq->used[qib7322_wq->prod] = send_buf;
  1078. /* Construct headers */
  1079. iob_populate ( &headers, header_buf, 0, sizeof ( header_buf ) );
  1080. iob_reserve ( &headers, sizeof ( header_buf ) );
  1081. ib_push ( ibdev, &headers, qp, iob_len ( iobuf ), dest );
  1082. /* Calculate packet length */
  1083. len = ( ( sizeof ( sendpbc ) + iob_len ( &headers ) +
  1084. iob_len ( iobuf ) + 3 ) & ~3 );
  1085. /* Construct send per-buffer control word */
  1086. memset ( &sendpbc, 0, sizeof ( sendpbc ) );
  1087. BIT_FILL_3 ( &sendpbc,
  1088. LengthP1_toibc, ( ( len >> 2 ) - 1 ),
  1089. Port, port,
  1090. VL15, ( ( qp->type == IB_QPT_SMI ) ? 1 : 0 ) );
  1091. /* Write SendPbc */
  1092. DBG_DISABLE ( DBGLVL_IO );
  1093. qib7322_writeq ( qib7322, &sendpbc, offset );
  1094. offset += sizeof ( sendpbc );
  1095. /* Write headers */
  1096. for ( data = headers.data, frag_len = iob_len ( &headers ) ;
  1097. frag_len > 0 ; data++, offset += 4, frag_len -= 4 ) {
  1098. qib7322_writel ( qib7322, *data, offset );
  1099. }
  1100. /* Write data */
  1101. for ( data = iobuf->data, frag_len = iob_len ( iobuf ) ;
  1102. frag_len > 0 ; data++, offset += 4, frag_len -= 4 ) {
  1103. qib7322_writel ( qib7322, *data, offset );
  1104. }
  1105. DBG_ENABLE ( DBGLVL_IO );
  1106. assert ( ( start_offset + len ) == offset );
  1107. DBGC2 ( qib7322, "QIB7322 %p QPN %ld TX %04x(%04x) posted [%lx,%lx)\n",
  1108. qib7322, qp->qpn, send_buf, qib7322_wq->prod,
  1109. start_offset, offset );
  1110. /* Increment producer counter */
  1111. qib7322_wq->prod = ( ( qib7322_wq->prod + 1 ) & ( wq->num_wqes - 1 ) );
  1112. return 0;
  1113. }
  1114. /**
  1115. * Complete send work queue entry
  1116. *
  1117. * @v ibdev Infiniband device
  1118. * @v qp Queue pair
  1119. * @v wqe_idx Work queue entry index
  1120. */
  1121. static void qib7322_complete_send ( struct ib_device *ibdev,
  1122. struct ib_queue_pair *qp,
  1123. unsigned int wqe_idx ) {
  1124. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1125. struct ib_work_queue *wq = &qp->send;
  1126. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1127. struct io_buffer *iobuf;
  1128. unsigned int send_buf;
  1129. /* Parse completion */
  1130. send_buf = qib7322_wq->used[wqe_idx];
  1131. DBGC2 ( qib7322, "QIB7322 %p QPN %ld TX %04x(%04x) complete\n",
  1132. qib7322, qp->qpn, send_buf, wqe_idx );
  1133. /* Complete work queue entry */
  1134. iobuf = wq->iobufs[wqe_idx];
  1135. assert ( iobuf != NULL );
  1136. ib_complete_send ( ibdev, qp, iobuf, 0 );
  1137. wq->iobufs[wqe_idx] = NULL;
  1138. /* Free send buffer */
  1139. qib7322_free_send_buf ( qib7322, qib7322_wq->send_bufs, send_buf );
  1140. }
  1141. /**
  1142. * Poll send work queue
  1143. *
  1144. * @v ibdev Infiniband device
  1145. * @v qp Queue pair
  1146. */
  1147. static void qib7322_poll_send_wq ( struct ib_device *ibdev,
  1148. struct ib_queue_pair *qp ) {
  1149. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1150. struct ib_work_queue *wq = &qp->send;
  1151. struct qib7322_send_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1152. unsigned int send_buf;
  1153. /* Look for completions */
  1154. while ( wq->fill ) {
  1155. /* Check to see if send buffer has completed */
  1156. send_buf = qib7322_wq->used[qib7322_wq->cons];
  1157. if ( qib7322_send_buf_in_use ( qib7322, send_buf ) )
  1158. break;
  1159. /* Complete this buffer */
  1160. qib7322_complete_send ( ibdev, qp, qib7322_wq->cons );
  1161. /* Increment consumer counter */
  1162. qib7322_wq->cons = ( ( qib7322_wq->cons + 1 ) &
  1163. ( wq->num_wqes - 1 ) );
  1164. }
  1165. }
  1166. /**
  1167. * Post receive work queue entry
  1168. *
  1169. * @v ibdev Infiniband device
  1170. * @v qp Queue pair
  1171. * @v iobuf I/O buffer
  1172. * @ret rc Return status code
  1173. */
  1174. static int qib7322_post_recv ( struct ib_device *ibdev,
  1175. struct ib_queue_pair *qp,
  1176. struct io_buffer *iobuf ) {
  1177. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1178. struct ib_work_queue *wq = &qp->recv;
  1179. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1180. struct QIB_7322_RcvEgr rcvegr;
  1181. struct QIB_7322_scalar rcvegrindexhead;
  1182. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  1183. physaddr_t addr;
  1184. size_t len;
  1185. unsigned int wqe_idx;
  1186. unsigned int bufsize;
  1187. /* Sanity checks */
  1188. addr = virt_to_bus ( iobuf->data );
  1189. len = iob_tailroom ( iobuf );
  1190. if ( addr & ( QIB7322_EAGER_BUFFER_ALIGN - 1 ) ) {
  1191. DBGC ( qib7322, "QIB7322 %p QPN %ld misaligned RX buffer "
  1192. "(%08lx)\n", qib7322, qp->qpn, addr );
  1193. return -EINVAL;
  1194. }
  1195. if ( len != QIB7322_RECV_PAYLOAD_SIZE ) {
  1196. DBGC ( qib7322, "QIB7322 %p QPN %ld wrong RX buffer size "
  1197. "(%zd)\n", qib7322, qp->qpn, len );
  1198. return -EINVAL;
  1199. }
  1200. /* Calculate eager producer index and WQE index */
  1201. wqe_idx = ( qib7322_wq->eager_prod & ( wq->num_wqes - 1 ) );
  1202. assert ( wq->iobufs[wqe_idx] == NULL );
  1203. /* Store I/O buffer */
  1204. wq->iobufs[wqe_idx] = iobuf;
  1205. /* Calculate buffer size */
  1206. switch ( QIB7322_RECV_PAYLOAD_SIZE ) {
  1207. case 2048: bufsize = QIB7322_EAGER_BUFFER_2K; break;
  1208. case 4096: bufsize = QIB7322_EAGER_BUFFER_4K; break;
  1209. case 8192: bufsize = QIB7322_EAGER_BUFFER_8K; break;
  1210. case 16384: bufsize = QIB7322_EAGER_BUFFER_16K; break;
  1211. case 32768: bufsize = QIB7322_EAGER_BUFFER_32K; break;
  1212. case 65536: bufsize = QIB7322_EAGER_BUFFER_64K; break;
  1213. default: linker_assert ( 0, invalid_rx_payload_size );
  1214. bufsize = QIB7322_EAGER_BUFFER_NONE;
  1215. }
  1216. /* Post eager buffer */
  1217. memset ( &rcvegr, 0, sizeof ( rcvegr ) );
  1218. BIT_FILL_2 ( &rcvegr,
  1219. Addr, ( addr >> 11 ),
  1220. BufSize, bufsize );
  1221. qib7322_writeq_array8b ( qib7322, &rcvegr, qib7322_wq->eager_array,
  1222. qib7322_wq->eager_prod );
  1223. DBGC2 ( qib7322, "QIB7322 %p QPN %ld RX egr %04x(%04x) posted "
  1224. "[%lx,%lx)\n", qib7322, qp->qpn, qib7322_wq->eager_prod,
  1225. wqe_idx, addr, ( addr + len ) );
  1226. /* Increment producer index */
  1227. qib7322_wq->eager_prod = ( ( qib7322_wq->eager_prod + 1 ) &
  1228. ( qib7322_wq->eager_entries - 1 ) );
  1229. /* Update head index */
  1230. memset ( &rcvegrindexhead, 0, sizeof ( rcvegrindexhead ) );
  1231. BIT_FILL_1 ( &rcvegrindexhead,
  1232. Value, ( ( qib7322_wq->eager_prod + 1 ) &
  1233. ( qib7322_wq->eager_entries - 1 ) ) );
  1234. qib7322_writeq_array64k ( qib7322, &rcvegrindexhead,
  1235. QIB_7322_RcvEgrIndexHead0_offset, ctx );
  1236. return 0;
  1237. }
  1238. /**
  1239. * Complete receive work queue entry
  1240. *
  1241. * @v ibdev Infiniband device
  1242. * @v qp Queue pair
  1243. * @v header_offs Header offset
  1244. */
  1245. static void qib7322_complete_recv ( struct ib_device *ibdev,
  1246. struct ib_queue_pair *qp,
  1247. unsigned int header_offs ) {
  1248. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1249. struct ib_work_queue *wq = &qp->recv;
  1250. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1251. struct QIB_7322_RcvHdrFlags *rcvhdrflags;
  1252. struct QIB_7322_RcvEgr rcvegr;
  1253. struct io_buffer headers;
  1254. struct io_buffer *iobuf;
  1255. struct ib_queue_pair *intended_qp;
  1256. struct ib_address_vector dest;
  1257. struct ib_address_vector source;
  1258. unsigned int rcvtype;
  1259. unsigned int pktlen;
  1260. unsigned int egrindex;
  1261. unsigned int useegrbfr;
  1262. unsigned int iberr, mkerr, tiderr, khdrerr, mtuerr;
  1263. unsigned int lenerr, parityerr, vcrcerr, icrcerr;
  1264. unsigned int err;
  1265. unsigned int hdrqoffset;
  1266. unsigned int header_len;
  1267. unsigned int padded_payload_len;
  1268. unsigned int wqe_idx;
  1269. size_t payload_len;
  1270. int qp0;
  1271. int rc;
  1272. /* RcvHdrFlags are at the end of the header entry */
  1273. rcvhdrflags = ( qib7322_wq->header + header_offs +
  1274. QIB7322_RECV_HEADER_SIZE - sizeof ( *rcvhdrflags ) );
  1275. rcvtype = BIT_GET ( rcvhdrflags, RcvType );
  1276. pktlen = ( BIT_GET ( rcvhdrflags, PktLen ) << 2 );
  1277. egrindex = BIT_GET ( rcvhdrflags, EgrIndex );
  1278. useegrbfr = BIT_GET ( rcvhdrflags, UseEgrBfr );
  1279. hdrqoffset = ( BIT_GET ( rcvhdrflags, HdrqOffset ) << 2 );
  1280. iberr = BIT_GET ( rcvhdrflags, IBErr );
  1281. mkerr = BIT_GET ( rcvhdrflags, MKErr );
  1282. tiderr = BIT_GET ( rcvhdrflags, TIDErr );
  1283. khdrerr = BIT_GET ( rcvhdrflags, KHdrErr );
  1284. mtuerr = BIT_GET ( rcvhdrflags, MTUErr );
  1285. lenerr = BIT_GET ( rcvhdrflags, LenErr );
  1286. parityerr = BIT_GET ( rcvhdrflags, ParityErr );
  1287. vcrcerr = BIT_GET ( rcvhdrflags, VCRCErr );
  1288. icrcerr = BIT_GET ( rcvhdrflags, ICRCErr );
  1289. header_len = ( QIB7322_RECV_HEADER_SIZE - hdrqoffset -
  1290. sizeof ( *rcvhdrflags ) );
  1291. padded_payload_len = ( pktlen - header_len - 4 /* ICRC */ );
  1292. err = ( iberr | mkerr | tiderr | khdrerr | mtuerr |
  1293. lenerr | parityerr | vcrcerr | icrcerr );
  1294. /* IB header is placed immediately before RcvHdrFlags */
  1295. iob_populate ( &headers, ( ( ( void * ) rcvhdrflags ) - header_len ),
  1296. header_len, header_len );
  1297. /* Dump diagnostic information */
  1298. DBGC2 ( qib7322, "QIB7322 %p QPN %ld RX egr %04x%s hdr %d type %d len "
  1299. "%d(%d+%d+4)%s%s%s%s%s%s%s%s%s%s%s\n", qib7322, qp->qpn,
  1300. egrindex, ( useegrbfr ? "" : "(unused)" ),
  1301. ( header_offs / QIB7322_RECV_HEADER_SIZE ),
  1302. rcvtype, pktlen, header_len, padded_payload_len,
  1303. ( err ? " [Err" : "" ), ( iberr ? " IB" : "" ),
  1304. ( mkerr ? " MK" : "" ), ( tiderr ? " TID" : "" ),
  1305. ( khdrerr ? " KHdr" : "" ), ( mtuerr ? " MTU" : "" ),
  1306. ( lenerr ? " Len" : "" ), ( parityerr ? " Parity" : ""),
  1307. ( vcrcerr ? " VCRC" : "" ), ( icrcerr ? " ICRC" : "" ),
  1308. ( err ? "]" : "" ) );
  1309. DBGCP_HDA ( qib7322, hdrqoffset, headers.data,
  1310. ( header_len + sizeof ( *rcvhdrflags ) ) );
  1311. /* Parse header to generate address vector */
  1312. qp0 = ( qp->qpn == 0 );
  1313. intended_qp = NULL;
  1314. if ( ( rc = ib_pull ( ibdev, &headers, ( qp0 ? &intended_qp : NULL ),
  1315. &payload_len, &dest, &source ) ) != 0 ) {
  1316. DBGC ( qib7322, "QIB7322 %p could not parse headers: %s\n",
  1317. qib7322, strerror ( rc ) );
  1318. err = 1;
  1319. }
  1320. if ( ! intended_qp )
  1321. intended_qp = qp;
  1322. /* Complete this buffer and any skipped buffers. Note that
  1323. * when the hardware runs out of buffers, it will repeatedly
  1324. * report the same buffer (the tail) as a TID error, and that
  1325. * it also has a habit of sometimes skipping over several
  1326. * buffers at once.
  1327. */
  1328. while ( 1 ) {
  1329. /* If we have caught up to the producer counter, stop.
  1330. * This will happen when the hardware first runs out
  1331. * of buffers and starts reporting TID errors against
  1332. * the eager buffer it wants to use next.
  1333. */
  1334. if ( qib7322_wq->eager_cons == qib7322_wq->eager_prod )
  1335. break;
  1336. /* If we have caught up to where we should be after
  1337. * completing this egrindex, stop. We phrase the test
  1338. * this way to avoid completing the entire ring when
  1339. * we receive the same egrindex twice in a row.
  1340. */
  1341. if ( ( qib7322_wq->eager_cons ==
  1342. ( ( egrindex + 1 ) & ( qib7322_wq->eager_entries - 1 ))))
  1343. break;
  1344. /* Identify work queue entry and corresponding I/O
  1345. * buffer.
  1346. */
  1347. wqe_idx = ( qib7322_wq->eager_cons & ( wq->num_wqes - 1 ) );
  1348. iobuf = wq->iobufs[wqe_idx];
  1349. assert ( iobuf != NULL );
  1350. wq->iobufs[wqe_idx] = NULL;
  1351. /* Complete the eager buffer */
  1352. if ( qib7322_wq->eager_cons == egrindex ) {
  1353. /* Completing the eager buffer described in
  1354. * this header entry.
  1355. */
  1356. iob_put ( iobuf, payload_len );
  1357. rc = ( err ? -EIO : ( useegrbfr ? 0 : -ECANCELED ) );
  1358. /* Redirect to target QP if necessary */
  1359. if ( qp != intended_qp ) {
  1360. DBGC2 ( qib7322, "QIB7322 %p redirecting QPN "
  1361. "%ld => %ld\n",
  1362. qib7322, qp->qpn, intended_qp->qpn );
  1363. /* Compensate for incorrect fill levels */
  1364. qp->recv.fill--;
  1365. intended_qp->recv.fill++;
  1366. }
  1367. ib_complete_recv ( ibdev, intended_qp, &dest, &source,
  1368. iobuf, rc);
  1369. } else {
  1370. /* Completing on a skipped-over eager buffer */
  1371. ib_complete_recv ( ibdev, qp, &dest, &source, iobuf,
  1372. -ECANCELED );
  1373. }
  1374. /* Clear eager buffer */
  1375. memset ( &rcvegr, 0, sizeof ( rcvegr ) );
  1376. qib7322_writeq_array8b ( qib7322, &rcvegr,
  1377. qib7322_wq->eager_array,
  1378. qib7322_wq->eager_cons );
  1379. /* Increment consumer index */
  1380. qib7322_wq->eager_cons = ( ( qib7322_wq->eager_cons + 1 ) &
  1381. ( qib7322_wq->eager_entries - 1 ) );
  1382. }
  1383. }
  1384. /**
  1385. * Poll receive work queue
  1386. *
  1387. * @v ibdev Infiniband device
  1388. * @v qp Queue pair
  1389. */
  1390. static void qib7322_poll_recv_wq ( struct ib_device *ibdev,
  1391. struct ib_queue_pair *qp ) {
  1392. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1393. struct ib_work_queue *wq = &qp->recv;
  1394. struct qib7322_recv_work_queue *qib7322_wq = ib_wq_get_drvdata ( wq );
  1395. struct QIB_7322_RcvHdrHead0 rcvhdrhead;
  1396. unsigned int ctx = qib7322_ctx ( ibdev, qp );
  1397. unsigned int header_prod;
  1398. /* Check for received packets */
  1399. header_prod = ( BIT_GET ( &qib7322_wq->header_prod, Value ) << 2 );
  1400. if ( header_prod == qib7322_wq->header_cons )
  1401. return;
  1402. /* Process all received packets */
  1403. while ( qib7322_wq->header_cons != header_prod ) {
  1404. /* Complete the receive */
  1405. qib7322_complete_recv ( ibdev, qp, qib7322_wq->header_cons );
  1406. /* Increment the consumer offset */
  1407. qib7322_wq->header_cons += QIB7322_RECV_HEADER_SIZE;
  1408. qib7322_wq->header_cons %= QIB7322_RECV_HEADERS_SIZE;
  1409. /* QIB7322 has only one send buffer per port for VL15,
  1410. * which almost always leads to send buffer exhaustion
  1411. * and dropped MADs. Mitigate this by refusing to
  1412. * process more than one VL15 MAD per poll, which will
  1413. * enforce interleaved TX/RX polls.
  1414. */
  1415. if ( qp->type == IB_QPT_SMI )
  1416. break;
  1417. }
  1418. /* Update consumer offset */
  1419. memset ( &rcvhdrhead, 0, sizeof ( rcvhdrhead ) );
  1420. BIT_FILL_2 ( &rcvhdrhead,
  1421. RcvHeadPointer, ( qib7322_wq->header_cons >> 2 ),
  1422. counter, 1 );
  1423. qib7322_writeq_array64k ( qib7322, &rcvhdrhead,
  1424. QIB_7322_RcvHdrHead0_offset, ctx );
  1425. }
  1426. /**
  1427. * Poll completion queue
  1428. *
  1429. * @v ibdev Infiniband device
  1430. * @v cq Completion queue
  1431. */
  1432. static void qib7322_poll_cq ( struct ib_device *ibdev,
  1433. struct ib_completion_queue *cq ) {
  1434. struct ib_work_queue *wq;
  1435. /* Poll associated send and receive queues */
  1436. list_for_each_entry ( wq, &cq->work_queues, list ) {
  1437. if ( wq->is_send ) {
  1438. qib7322_poll_send_wq ( ibdev, wq->qp );
  1439. } else {
  1440. qib7322_poll_recv_wq ( ibdev, wq->qp );
  1441. }
  1442. }
  1443. }
  1444. /***************************************************************************
  1445. *
  1446. * Event queues
  1447. *
  1448. ***************************************************************************
  1449. */
  1450. /**
  1451. * Poll event queue
  1452. *
  1453. * @v ibdev Infiniband device
  1454. */
  1455. static void qib7322_poll_eq ( struct ib_device *ibdev ) {
  1456. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1457. struct QIB_7322_ErrStatus_0 errstatus;
  1458. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1459. /* Check for and clear status bits */
  1460. DBG_DISABLE ( DBGLVL_IO );
  1461. qib7322_readq_port ( qib7322, &errstatus,
  1462. QIB_7322_ErrStatus_0_offset, port );
  1463. if ( errstatus.u.qwords[0] ) {
  1464. DBGC ( qib7322, "QIB7322 %p port %d status %08x%08x\n", qib7322,
  1465. port, errstatus.u.dwords[1], errstatus.u.dwords[0] );
  1466. qib7322_writeq_port ( qib7322, &errstatus,
  1467. QIB_7322_ErrClear_0_offset, port );
  1468. }
  1469. DBG_ENABLE ( DBGLVL_IO );
  1470. /* Check for link status changes */
  1471. if ( BIT_GET ( &errstatus, IBStatusChanged ) )
  1472. qib7322_link_state_changed ( ibdev );
  1473. }
  1474. /***************************************************************************
  1475. *
  1476. * Infiniband link-layer operations
  1477. *
  1478. ***************************************************************************
  1479. */
  1480. /**
  1481. * Determine supported link speeds
  1482. *
  1483. * @v qib7322 QIB7322 device
  1484. * @ret supported Supported link speeds
  1485. */
  1486. static unsigned int qib7322_link_speed_supported ( struct qib7322 *qib7322,
  1487. unsigned int port ) {
  1488. struct QIB_7322_feature_mask features;
  1489. struct QIB_7322_Revision revision;
  1490. unsigned int supported;
  1491. unsigned int boardid;
  1492. /* Read the active feature mask */
  1493. qib7322_readq ( qib7322, &features,
  1494. QIB_7322_active_feature_mask_offset );
  1495. switch ( port ) {
  1496. case 0 :
  1497. supported = BIT_GET ( &features, Port0_Link_Speed_Supported );
  1498. break;
  1499. case 1 :
  1500. supported = BIT_GET ( &features, Port1_Link_Speed_Supported );
  1501. break;
  1502. default:
  1503. DBGC ( qib7322, "QIB7322 %p port %d is invalid\n",
  1504. qib7322, port );
  1505. supported = 0;
  1506. break;
  1507. }
  1508. /* Apply hacks for specific board IDs */
  1509. qib7322_readq ( qib7322, &revision, QIB_7322_Revision_offset );
  1510. boardid = BIT_GET ( &revision, BoardID );
  1511. switch ( boardid ) {
  1512. case QIB7322_BOARD_QMH7342 :
  1513. DBGC2 ( qib7322, "QIB7322 %p is a QMH7342; forcing QDR-only\n",
  1514. qib7322 );
  1515. supported = IB_LINK_SPEED_QDR;
  1516. break;
  1517. default:
  1518. /* Do nothing */
  1519. break;
  1520. }
  1521. DBGC2 ( qib7322, "QIB7322 %p port %d %s%s%s%s\n", qib7322, port,
  1522. ( supported ? "supports" : "disabled" ),
  1523. ( ( supported & IB_LINK_SPEED_SDR ) ? " SDR" : "" ),
  1524. ( ( supported & IB_LINK_SPEED_DDR ) ? " DDR" : "" ),
  1525. ( ( supported & IB_LINK_SPEED_QDR ) ? " QDR" : "" ) );
  1526. return supported;
  1527. }
  1528. /**
  1529. * Initialise Infiniband link
  1530. *
  1531. * @v ibdev Infiniband device
  1532. * @ret rc Return status code
  1533. */
  1534. static int qib7322_open ( struct ib_device *ibdev ) {
  1535. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1536. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  1537. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1538. /* Enable link */
  1539. qib7322_readq_port ( qib7322, &ibcctrla,
  1540. QIB_7322_IBCCtrlA_0_offset, port );
  1541. BIT_SET ( &ibcctrla, IBLinkEn, 1 );
  1542. qib7322_writeq_port ( qib7322, &ibcctrla,
  1543. QIB_7322_IBCCtrlA_0_offset, port );
  1544. return 0;
  1545. }
  1546. /**
  1547. * Close Infiniband link
  1548. *
  1549. * @v ibdev Infiniband device
  1550. */
  1551. static void qib7322_close ( struct ib_device *ibdev ) {
  1552. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1553. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  1554. unsigned int port = ( ibdev->port - QIB7322_PORT_BASE );
  1555. /* Disable link */
  1556. qib7322_readq_port ( qib7322, &ibcctrla,
  1557. QIB_7322_IBCCtrlA_0_offset, port );
  1558. BIT_SET ( &ibcctrla, IBLinkEn, 0 );
  1559. qib7322_writeq_port ( qib7322, &ibcctrla,
  1560. QIB_7322_IBCCtrlA_0_offset, port );
  1561. }
  1562. /***************************************************************************
  1563. *
  1564. * Multicast group operations
  1565. *
  1566. ***************************************************************************
  1567. */
  1568. /**
  1569. * Attach to multicast group
  1570. *
  1571. * @v ibdev Infiniband device
  1572. * @v qp Queue pair
  1573. * @v gid Multicast GID
  1574. * @ret rc Return status code
  1575. */
  1576. static int qib7322_mcast_attach ( struct ib_device *ibdev,
  1577. struct ib_queue_pair *qp,
  1578. union ib_gid *gid ) {
  1579. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1580. ( void ) qib7322;
  1581. ( void ) qp;
  1582. ( void ) gid;
  1583. return 0;
  1584. }
  1585. /**
  1586. * Detach from multicast group
  1587. *
  1588. * @v ibdev Infiniband device
  1589. * @v qp Queue pair
  1590. * @v gid Multicast GID
  1591. */
  1592. static void qib7322_mcast_detach ( struct ib_device *ibdev,
  1593. struct ib_queue_pair *qp,
  1594. union ib_gid *gid ) {
  1595. struct qib7322 *qib7322 = ib_get_drvdata ( ibdev );
  1596. ( void ) qib7322;
  1597. ( void ) qp;
  1598. ( void ) gid;
  1599. }
  1600. /** QIB7322 Infiniband operations */
  1601. static struct ib_device_operations qib7322_ib_operations = {
  1602. .create_cq = qib7322_create_cq,
  1603. .destroy_cq = qib7322_destroy_cq,
  1604. .create_qp = qib7322_create_qp,
  1605. .modify_qp = qib7322_modify_qp,
  1606. .destroy_qp = qib7322_destroy_qp,
  1607. .post_send = qib7322_post_send,
  1608. .post_recv = qib7322_post_recv,
  1609. .poll_cq = qib7322_poll_cq,
  1610. .poll_eq = qib7322_poll_eq,
  1611. .open = qib7322_open,
  1612. .close = qib7322_close,
  1613. .mcast_attach = qib7322_mcast_attach,
  1614. .mcast_detach = qib7322_mcast_detach,
  1615. .set_port_info = qib7322_set_port_info,
  1616. .set_pkey_table = qib7322_set_pkey_table,
  1617. };
  1618. /***************************************************************************
  1619. *
  1620. * I2C bus operations
  1621. *
  1622. ***************************************************************************
  1623. */
  1624. /** QIB7322 I2C bit to GPIO mappings */
  1625. static unsigned int qib7322_i2c_bits[] = {
  1626. [I2C_BIT_SCL] = ( 1 << QIB7322_GPIO_SCL ),
  1627. [I2C_BIT_SDA] = ( 1 << QIB7322_GPIO_SDA ),
  1628. };
  1629. /**
  1630. * Read QIB7322 I2C line status
  1631. *
  1632. * @v basher Bit-bashing interface
  1633. * @v bit_id Bit number
  1634. * @ret zero Input is a logic 0
  1635. * @ret non-zero Input is a logic 1
  1636. */
  1637. static int qib7322_i2c_read_bit ( struct bit_basher *basher,
  1638. unsigned int bit_id ) {
  1639. struct qib7322 *qib7322 =
  1640. container_of ( basher, struct qib7322, i2c.basher );
  1641. struct QIB_7322_EXTStatus extstatus;
  1642. unsigned int status;
  1643. DBG_DISABLE ( DBGLVL_IO );
  1644. qib7322_readq ( qib7322, &extstatus, QIB_7322_EXTStatus_offset );
  1645. status = ( BIT_GET ( &extstatus, GPIOIn ) & qib7322_i2c_bits[bit_id] );
  1646. DBG_ENABLE ( DBGLVL_IO );
  1647. return status;
  1648. }
  1649. /**
  1650. * Write QIB7322 I2C line status
  1651. *
  1652. * @v basher Bit-bashing interface
  1653. * @v bit_id Bit number
  1654. * @v data Value to write
  1655. */
  1656. static void qib7322_i2c_write_bit ( struct bit_basher *basher,
  1657. unsigned int bit_id, unsigned long data ) {
  1658. struct qib7322 *qib7322 =
  1659. container_of ( basher, struct qib7322, i2c.basher );
  1660. struct QIB_7322_EXTCtrl extctrl;
  1661. struct QIB_7322_GPIO gpioout;
  1662. unsigned int bit = qib7322_i2c_bits[bit_id];
  1663. unsigned int outputs = 0;
  1664. unsigned int output_enables = 0;
  1665. DBG_DISABLE ( DBGLVL_IO );
  1666. /* Read current GPIO mask and outputs */
  1667. qib7322_readq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  1668. qib7322_readq ( qib7322, &gpioout, QIB_7322_GPIOOut_offset );
  1669. /* Update outputs and output enables. I2C lines are tied
  1670. * high, so we always set the output to 0 and use the output
  1671. * enable to control the line.
  1672. */
  1673. output_enables = BIT_GET ( &extctrl, GPIOOe );
  1674. output_enables = ( ( output_enables & ~bit ) | ( ~data & bit ) );
  1675. outputs = BIT_GET ( &gpioout, GPIO );
  1676. outputs = ( outputs & ~bit );
  1677. BIT_SET ( &extctrl, GPIOOe, output_enables );
  1678. BIT_SET ( &gpioout, GPIO, outputs );
  1679. /* Write the output enable first; that way we avoid logic
  1680. * hazards.
  1681. */
  1682. qib7322_writeq ( qib7322, &extctrl, QIB_7322_EXTCtrl_offset );
  1683. qib7322_writeq ( qib7322, &gpioout, QIB_7322_GPIOOut_offset );
  1684. mb();
  1685. DBG_ENABLE ( DBGLVL_IO );
  1686. }
  1687. /** QIB7322 I2C bit-bashing interface operations */
  1688. static struct bit_basher_operations qib7322_i2c_basher_ops = {
  1689. .read = qib7322_i2c_read_bit,
  1690. .write = qib7322_i2c_write_bit,
  1691. };
  1692. /**
  1693. * Initialise QIB7322 I2C subsystem
  1694. *
  1695. * @v qib7322 QIB7322 device
  1696. * @ret rc Return status code
  1697. */
  1698. static int qib7322_init_i2c ( struct qib7322 *qib7322 ) {
  1699. static int try_eeprom_address[] = { 0x51, 0x50 };
  1700. unsigned int i;
  1701. int rc;
  1702. /* Initialise bus */
  1703. if ( ( rc = init_i2c_bit_basher ( &qib7322->i2c,
  1704. &qib7322_i2c_basher_ops ) ) != 0 ) {
  1705. DBGC ( qib7322, "QIB7322 %p could not initialise I2C bus: %s\n",
  1706. qib7322, strerror ( rc ) );
  1707. return rc;
  1708. }
  1709. /* Probe for devices */
  1710. for ( i = 0 ; i < ( sizeof ( try_eeprom_address ) /
  1711. sizeof ( try_eeprom_address[0] ) ) ; i++ ) {
  1712. init_i2c_eeprom ( &qib7322->eeprom, try_eeprom_address[i] );
  1713. if ( ( rc = i2c_check_presence ( &qib7322->i2c.i2c,
  1714. &qib7322->eeprom ) ) == 0 ) {
  1715. DBGC2 ( qib7322, "QIB7322 %p found EEPROM at %02x\n",
  1716. qib7322, try_eeprom_address[i] );
  1717. return 0;
  1718. }
  1719. }
  1720. DBGC ( qib7322, "QIB7322 %p could not find EEPROM\n", qib7322 );
  1721. return -ENODEV;
  1722. }
  1723. /**
  1724. * Read EEPROM parameters
  1725. *
  1726. * @v qib7322 QIB7322 device
  1727. * @ret rc Return status code
  1728. */
  1729. static int qib7322_read_eeprom ( struct qib7322 *qib7322 ) {
  1730. struct i2c_interface *i2c = &qib7322->i2c.i2c;
  1731. union ib_guid *guid = &qib7322->guid;
  1732. int rc;
  1733. /* Read GUID */
  1734. if ( ( rc = i2c->read ( i2c, &qib7322->eeprom,
  1735. QIB7322_EEPROM_GUID_OFFSET, guid->bytes,
  1736. sizeof ( *guid ) ) ) != 0 ) {
  1737. DBGC ( qib7322, "QIB7322 %p could not read GUID: %s\n",
  1738. qib7322, strerror ( rc ) );
  1739. return rc;
  1740. }
  1741. DBGC2 ( qib7322, "QIB7322 %p has GUID " IB_GUID_FMT "\n",
  1742. qib7322, IB_GUID_ARGS ( guid ) );
  1743. /* Read serial number (debug only) */
  1744. if ( DBG_LOG ) {
  1745. uint8_t serial[QIB7322_EEPROM_SERIAL_SIZE + 1];
  1746. serial[ sizeof ( serial ) - 1 ] = '\0';
  1747. if ( ( rc = i2c->read ( i2c, &qib7322->eeprom,
  1748. QIB7322_EEPROM_SERIAL_OFFSET, serial,
  1749. ( sizeof ( serial ) - 1 ) ) ) != 0 ) {
  1750. DBGC ( qib7322, "QIB7322 %p could not read serial: "
  1751. "%s\n", qib7322, strerror ( rc ) );
  1752. return rc;
  1753. }
  1754. DBGC2 ( qib7322, "QIB7322 %p has serial number \"%s\"\n",
  1755. qib7322, serial );
  1756. }
  1757. return 0;
  1758. }
  1759. /***************************************************************************
  1760. *
  1761. * Advanced High-performance Bus (AHB) access
  1762. *
  1763. ***************************************************************************
  1764. */
  1765. /**
  1766. * Wait for AHB transaction to complete
  1767. *
  1768. * @v qib7322 QIB7322 device
  1769. * @ret rc Return status code
  1770. */
  1771. static int qib7322_ahb_wait ( struct qib7322 *qib7322 ) {
  1772. struct QIB_7322_ahb_transaction_reg transaction;
  1773. unsigned int i;
  1774. /* Wait for Ready bit to be asserted */
  1775. for ( i = 0 ; i < QIB7322_AHB_MAX_WAIT_US ; i++ ) {
  1776. qib7322_readq ( qib7322, &transaction,
  1777. QIB_7322_ahb_transaction_reg_offset );
  1778. if ( BIT_GET ( &transaction, ahb_rdy ) )
  1779. return 0;
  1780. udelay ( 1 );
  1781. }
  1782. DBGC ( qib7322, "QIB7322 %p timed out waiting for AHB transaction\n",
  1783. qib7322 );
  1784. return -ETIMEDOUT;
  1785. }
  1786. /**
  1787. * Request ownership of the AHB
  1788. *
  1789. * @v qib7322 QIB7322 device
  1790. * @v location AHB location
  1791. * @ret rc Return status code
  1792. */
  1793. static int qib7322_ahb_request ( struct qib7322 *qib7322,
  1794. unsigned int location ) {
  1795. struct QIB_7322_ahb_access_ctrl access;
  1796. int rc;
  1797. /* Request ownership */
  1798. memset ( &access, 0, sizeof ( access ) );
  1799. BIT_FILL_2 ( &access,
  1800. sw_ahb_sel, 1,
  1801. sw_sel_ahb_trgt, QIB7322_AHB_LOC_TARGET ( location ) );
  1802. qib7322_writeq ( qib7322, &access, QIB_7322_ahb_access_ctrl_offset );
  1803. /* Wait for ownership to be granted */
  1804. if ( ( rc = qib7322_ahb_wait ( qib7322 ) ) != 0 ) {
  1805. DBGC ( qib7322, "QIB7322 %p could not obtain AHB ownership: "
  1806. "%s\n", qib7322, strerror ( rc ) );
  1807. return rc;
  1808. }
  1809. return 0;
  1810. }
  1811. /**
  1812. * Release ownership of the AHB
  1813. *
  1814. * @v qib7322 QIB7322 device
  1815. */
  1816. static void qib7322_ahb_release ( struct qib7322 *qib7322 ) {
  1817. struct QIB_7322_ahb_access_ctrl access;
  1818. memset ( &access, 0, sizeof ( access ) );
  1819. qib7322_writeq ( qib7322, &access, QIB_7322_ahb_access_ctrl_offset );
  1820. }
  1821. /**
  1822. * Read data via AHB
  1823. *
  1824. * @v qib7322 QIB7322 device
  1825. * @v location AHB location
  1826. * @v data Data to read
  1827. * @ret rc Return status code
  1828. *
  1829. * You must have already acquired ownership of the AHB.
  1830. */
  1831. static int qib7322_ahb_read ( struct qib7322 *qib7322, unsigned int location,
  1832. uint32_t *data ) {
  1833. struct QIB_7322_ahb_transaction_reg xact;
  1834. int rc;
  1835. /* Avoid returning uninitialised data on error */
  1836. *data = 0;
  1837. /* Initiate transaction */
  1838. memset ( &xact, 0, sizeof ( xact ) );
  1839. BIT_FILL_2 ( &xact,
  1840. ahb_address, QIB7322_AHB_LOC_ADDRESS ( location ),
  1841. write_not_read, 0 );
  1842. qib7322_writeq ( qib7322, &xact, QIB_7322_ahb_transaction_reg_offset );
  1843. /* Wait for transaction to complete */
  1844. if ( ( rc = qib7322_ahb_wait ( qib7322 ) ) != 0 )
  1845. return rc;
  1846. /* Read transaction data */
  1847. qib7322_readq ( qib7322, &xact, QIB_7322_ahb_transaction_reg_offset );
  1848. *data = BIT_GET ( &xact, ahb_data );
  1849. return 0;
  1850. }
  1851. /**
  1852. * Write data via AHB
  1853. *
  1854. * @v qib7322 QIB7322 device
  1855. * @v location AHB location
  1856. * @v data Data to write
  1857. * @ret rc Return status code
  1858. *
  1859. * You must have already acquired ownership of the AHB.
  1860. */
  1861. static int qib7322_ahb_write ( struct qib7322 *qib7322, unsigned int location,
  1862. uint32_t data ) {
  1863. struct QIB_7322_ahb_transaction_reg xact;
  1864. int rc;
  1865. /* Initiate transaction */
  1866. memset ( &xact, 0, sizeof ( xact ) );
  1867. BIT_FILL_3 ( &xact,
  1868. ahb_address, QIB7322_AHB_LOC_ADDRESS ( location ),
  1869. write_not_read, 1,
  1870. ahb_data, data );
  1871. qib7322_writeq ( qib7322, &xact, QIB_7322_ahb_transaction_reg_offset );
  1872. /* Wait for transaction to complete */
  1873. if ( ( rc = qib7322_ahb_wait ( qib7322 ) ) != 0 )
  1874. return rc;
  1875. return 0;
  1876. }
  1877. /**
  1878. * Read/modify/write AHB register
  1879. *
  1880. * @v qib7322 QIB7322 device
  1881. * @v location AHB location
  1882. * @v value Value to set
  1883. * @v mask Mask to apply to old value
  1884. * @ret rc Return status code
  1885. */
  1886. static int qib7322_ahb_mod_reg ( struct qib7322 *qib7322, unsigned int location,
  1887. uint32_t value, uint32_t mask ) {
  1888. uint32_t old_value;
  1889. uint32_t new_value;
  1890. int rc;
  1891. DBG_DISABLE ( DBGLVL_IO );
  1892. /* Sanity check */
  1893. assert ( ( value & mask ) == value );
  1894. /* Acquire bus ownership */
  1895. if ( ( rc = qib7322_ahb_request ( qib7322, location ) ) != 0 )
  1896. goto out;
  1897. /* Read existing value */
  1898. if ( ( rc = qib7322_ahb_read ( qib7322, location, &old_value ) ) != 0 )
  1899. goto out_release;
  1900. /* Update value */
  1901. new_value = ( ( old_value & ~mask ) | value );
  1902. DBGCP ( qib7322, "QIB7322 %p AHB %x %#08x => %#08x\n",
  1903. qib7322, location, old_value, new_value );
  1904. if ( ( rc = qib7322_ahb_write ( qib7322, location, new_value ) ) != 0 )
  1905. goto out_release;
  1906. out_release:
  1907. /* Release bus */
  1908. qib7322_ahb_release ( qib7322 );
  1909. out:
  1910. DBG_ENABLE ( DBGLVL_IO );
  1911. return rc;
  1912. }
  1913. /**
  1914. * Read/modify/write AHB register across all ports and channels
  1915. *
  1916. * @v qib7322 QIB7322 device
  1917. * @v reg AHB register
  1918. * @v value Value to set
  1919. * @v mask Mask to apply to old value
  1920. * @ret rc Return status code
  1921. */
  1922. static int qib7322_ahb_mod_reg_all ( struct qib7322 *qib7322, unsigned int reg,
  1923. uint32_t value, uint32_t mask ) {
  1924. unsigned int port;
  1925. unsigned int channel;
  1926. unsigned int location;
  1927. int rc;
  1928. for ( port = 0 ; port < QIB7322_MAX_PORTS ; port++ ) {
  1929. for ( channel = 0 ; channel < QIB7322_MAX_WIDTH ; channel++ ) {
  1930. location = QIB7322_AHB_LOCATION ( port, channel, reg );
  1931. if ( ( rc = qib7322_ahb_mod_reg ( qib7322, location,
  1932. value, mask ) ) != 0 )
  1933. return rc;
  1934. }
  1935. }
  1936. return 0;
  1937. }
  1938. /***************************************************************************
  1939. *
  1940. * Infiniband SerDes initialisation
  1941. *
  1942. ***************************************************************************
  1943. */
  1944. /**
  1945. * Initialise the IB SerDes
  1946. *
  1947. * @v qib7322 QIB7322 device
  1948. * @ret rc Return status code
  1949. */
  1950. static int qib7322_init_ib_serdes ( struct qib7322 *qib7322 ) {
  1951. struct QIB_7322_IBCCtrlA_0 ibcctrla;
  1952. struct QIB_7322_IBCCtrlB_0 ibcctrlb;
  1953. struct QIB_7322_IBPCSConfig_0 ibpcsconfig;
  1954. /* Configure sensible defaults for IBC */
  1955. memset ( &ibcctrla, 0, sizeof ( ibcctrla ) );
  1956. BIT_FILL_5 ( &ibcctrla, /* Tuning values taken from Linux driver */
  1957. FlowCtrlPeriod, 0x03,
  1958. FlowCtrlWaterMark, 0x05,
  1959. MaxPktLen, ( ( QIB7322_RECV_HEADER_SIZE +
  1960. QIB7322_RECV_PAYLOAD_SIZE +
  1961. 4 /* ICRC */ ) >> 2 ),
  1962. PhyerrThreshold, 0xf,
  1963. OverrunThreshold, 0xf );
  1964. qib7322_writeq ( qib7322, &ibcctrla, QIB_7322_IBCCtrlA_0_offset );
  1965. qib7322_writeq ( qib7322, &ibcctrla, QIB_7322_IBCCtrlA_1_offset );
  1966. /* Force SDR only to avoid needing all the DDR tuning,
  1967. * Mellanox compatibility hacks etc. SDR is plenty for
  1968. * boot-time operation.
  1969. */
  1970. qib7322_readq ( qib7322, &ibcctrlb, QIB_7322_IBCCtrlB_0_offset );
  1971. BIT_SET ( &ibcctrlb, IB_ENHANCED_MODE, 0 );
  1972. BIT_SET ( &ibcctrlb, SD_SPEED_SDR, 1 );
  1973. BIT_SET ( &ibcctrlb, SD_SPEED_DDR, 0 );
  1974. BIT_SET ( &ibcctrlb, SD_SPEED_QDR, 0 );
  1975. BIT_SET ( &ibcctrlb, IB_NUM_CHANNELS, 1 ); /* 4X only */
  1976. BIT_SET ( &ibcctrlb, IB_LANE_REV_SUPPORTED, 0 );
  1977. BIT_SET ( &ibcctrlb, HRTBT_ENB, 0 );
  1978. BIT_SET ( &ibcctrlb, HRTBT_AUTO, 0 );
  1979. qib7322_writeq ( qib7322, &ibcctrlb, QIB_7322_IBCCtrlB_0_offset );
  1980. qib7322_writeq ( qib7322, &ibcctrlb, QIB_7322_IBCCtrlB_1_offset );
  1981. /* Tune SerDes */
  1982. qib7322_ahb_mod_reg_all ( qib7322, 2, 0, 0x00000e00UL );
  1983. /* Bring XGXS out of reset */
  1984. memset ( &ibpcsconfig, 0, sizeof ( ibpcsconfig ) );
  1985. qib7322_writeq ( qib7322, &ibpcsconfig, QIB_7322_IBPCSConfig_0_offset );
  1986. qib7322_writeq ( qib7322, &ibpcsconfig, QIB_7322_IBPCSConfig_1_offset );
  1987. return 0;
  1988. }
  1989. /***************************************************************************
  1990. *
  1991. * PCI layer interface
  1992. *
  1993. ***************************************************************************
  1994. */
  1995. /**
  1996. * Reset QIB7322
  1997. *
  1998. * @v qib7322 QIB7322 device
  1999. * @v pci PCI device
  2000. * @ret rc Return status code
  2001. */
  2002. static void qib7322_reset ( struct qib7322 *qib7322, struct pci_device *pci ) {
  2003. struct QIB_7322_Control control;
  2004. struct pci_config_backup backup;
  2005. /* Back up PCI configuration space */
  2006. pci_backup ( pci, &backup, NULL );
  2007. /* Assert reset */
  2008. memset ( &control, 0, sizeof ( control ) );
  2009. BIT_FILL_1 ( &control, SyncReset, 1 );
  2010. qib7322_writeq ( qib7322, &control, QIB_7322_Control_offset );
  2011. /* Wait for reset to complete */
  2012. mdelay ( 1000 );
  2013. /* Restore PCI configuration space */
  2014. pci_restore ( pci, &backup, NULL );
  2015. }
  2016. /**
  2017. * Probe PCI device
  2018. *
  2019. * @v pci PCI device
  2020. * @v id PCI ID
  2021. * @ret rc Return status code
  2022. */
  2023. static int qib7322_probe ( struct pci_device *pci ) {
  2024. struct qib7322 *qib7322;
  2025. struct QIB_7322_Revision revision;
  2026. struct ib_device *ibdev;
  2027. unsigned int link_speed_supported;
  2028. int i;
  2029. int rc;
  2030. /* Allocate QIB7322 device */
  2031. qib7322 = zalloc ( sizeof ( *qib7322 ) );
  2032. if ( ! qib7322 ) {
  2033. rc = -ENOMEM;
  2034. goto err_alloc_qib7322;
  2035. }
  2036. pci_set_drvdata ( pci, qib7322 );
  2037. /* Fix up PCI device */
  2038. adjust_pci_device ( pci );
  2039. /* Map PCI BARs */
  2040. qib7322->regs = ioremap ( pci->membase, QIB7322_BAR0_SIZE );
  2041. DBGC2 ( qib7322, "QIB7322 %p has BAR at %08lx\n",
  2042. qib7322, pci->membase );
  2043. /* Reset device */
  2044. qib7322_reset ( qib7322, pci );
  2045. /* Print some general data */
  2046. qib7322_readq ( qib7322, &revision, QIB_7322_Revision_offset );
  2047. DBGC2 ( qib7322, "QIB7322 %p board %02lx v%ld.%ld.%ld.%ld\n", qib7322,
  2048. BIT_GET ( &revision, BoardID ),
  2049. BIT_GET ( &revision, R_SW ),
  2050. BIT_GET ( &revision, R_Arch ),
  2051. BIT_GET ( &revision, R_ChipRevMajor ),
  2052. BIT_GET ( &revision, R_ChipRevMinor ) );
  2053. /* Initialise I2C subsystem */
  2054. if ( ( rc = qib7322_init_i2c ( qib7322 ) ) != 0 )
  2055. goto err_init_i2c;
  2056. /* Read EEPROM parameters */
  2057. if ( ( rc = qib7322_read_eeprom ( qib7322 ) ) != 0 )
  2058. goto err_read_eeprom;
  2059. /* Initialise send datapath */
  2060. if ( ( rc = qib7322_init_send ( qib7322 ) ) != 0 )
  2061. goto err_init_send;
  2062. /* Initialise receive datapath */
  2063. if ( ( rc = qib7322_init_recv ( qib7322 ) ) != 0 )
  2064. goto err_init_recv;
  2065. /* Initialise the IB SerDes */
  2066. if ( ( rc = qib7322_init_ib_serdes ( qib7322 ) ) != 0 )
  2067. goto err_init_ib_serdes;
  2068. /* Allocate Infiniband devices */
  2069. for ( i = 0 ; i < QIB7322_MAX_PORTS ; i++ ) {
  2070. link_speed_supported =
  2071. qib7322_link_speed_supported ( qib7322, i );
  2072. if ( ! link_speed_supported )
  2073. continue;
  2074. ibdev = alloc_ibdev ( 0 );
  2075. if ( ! ibdev ) {
  2076. rc = -ENOMEM;
  2077. goto err_alloc_ibdev;
  2078. }
  2079. qib7322->ibdev[i] = ibdev;
  2080. ibdev->dev = &pci->dev;
  2081. ibdev->op = &qib7322_ib_operations;
  2082. ibdev->port = ( QIB7322_PORT_BASE + i );
  2083. ibdev->link_width_enabled = ibdev->link_width_supported =
  2084. IB_LINK_WIDTH_4X; /* 1x does not work */
  2085. ibdev->link_speed_enabled = ibdev->link_speed_supported =
  2086. IB_LINK_SPEED_SDR; /* to avoid need for link tuning */
  2087. memcpy ( &ibdev->node_guid, &qib7322->guid,
  2088. sizeof ( ibdev->node_guid ) );
  2089. memcpy ( &ibdev->gid.s.guid, &qib7322->guid,
  2090. sizeof ( ibdev->gid.s.guid ) );
  2091. assert ( ( ibdev->gid.s.guid.bytes[7] & i ) == 0 );
  2092. ibdev->gid.s.guid.bytes[7] |= i;
  2093. ib_set_drvdata ( ibdev, qib7322 );
  2094. }
  2095. /* Register Infiniband devices */
  2096. for ( i = 0 ; i < QIB7322_MAX_PORTS ; i++ ) {
  2097. if ( ! qib7322->ibdev[i] )
  2098. continue;
  2099. if ( ( rc = register_ibdev ( qib7322->ibdev[i] ) ) != 0 ) {
  2100. DBGC ( qib7322, "QIB7322 %p port %d could not register "
  2101. "IB device: %s\n", qib7322, i, strerror ( rc ) );
  2102. goto err_register_ibdev;
  2103. }
  2104. }
  2105. return 0;
  2106. i = QIB7322_MAX_PORTS;
  2107. err_register_ibdev:
  2108. for ( i-- ; i >= 0 ; i-- ) {
  2109. if ( qib7322->ibdev[i] )
  2110. unregister_ibdev ( qib7322->ibdev[i] );
  2111. }
  2112. i = QIB7322_MAX_PORTS;
  2113. err_alloc_ibdev:
  2114. for ( i-- ; i >= 0 ; i-- )
  2115. ibdev_put ( qib7322->ibdev[i] );
  2116. err_init_ib_serdes:
  2117. qib7322_fini_send ( qib7322 );
  2118. err_init_send:
  2119. qib7322_fini_recv ( qib7322 );
  2120. err_init_recv:
  2121. err_read_eeprom:
  2122. err_init_i2c:
  2123. iounmap ( qib7322->regs );
  2124. free ( qib7322 );
  2125. err_alloc_qib7322:
  2126. return rc;
  2127. }
  2128. /**
  2129. * Remove PCI device
  2130. *
  2131. * @v pci PCI device
  2132. */
  2133. static void qib7322_remove ( struct pci_device *pci ) {
  2134. struct qib7322 *qib7322 = pci_get_drvdata ( pci );
  2135. int i;
  2136. for ( i = ( QIB7322_MAX_PORTS - 1 ) ; i >= 0 ; i-- ) {
  2137. if ( qib7322->ibdev[i] )
  2138. unregister_ibdev ( qib7322->ibdev[i] );
  2139. }
  2140. for ( i = ( QIB7322_MAX_PORTS - 1 ) ; i >= 0 ; i-- )
  2141. ibdev_put ( qib7322->ibdev[i] );
  2142. qib7322_fini_send ( qib7322 );
  2143. qib7322_fini_recv ( qib7322 );
  2144. iounmap ( qib7322->regs );
  2145. free ( qib7322 );
  2146. }
  2147. static struct pci_device_id qib7322_nics[] = {
  2148. PCI_ROM ( 0x1077, 0x7322, "iba7322", "IBA7322 QDR InfiniBand HCA", 0 ),
  2149. };
  2150. struct pci_driver qib7322_driver __pci_driver = {
  2151. .ids = qib7322_nics,
  2152. .id_count = ( sizeof ( qib7322_nics ) / sizeof ( qib7322_nics[0] ) ),
  2153. .probe = qib7322_probe,
  2154. .remove = qib7322_remove,
  2155. };